blob: 9f874658a60dfb79cf10cba60682d84d159c9315 [file] [log] [blame]
Ben Dooksa21765a2007-02-11 18:31:01 +01001/* linux/arch/arm/mach-s3c2440/mach-rx3715.c
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 *
3 * Copyright (c) 2003,2004 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://www.handhelds.org/projects/rx3715.html
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070012*/
13
14#include <linux/kernel.h>
15#include <linux/types.h>
16#include <linux/interrupt.h>
17#include <linux/list.h>
18#include <linux/timer.h>
19#include <linux/init.h>
20#include <linux/tty.h>
21#include <linux/console.h>
Ben Dooks333a42e2007-05-20 11:55:53 +010022#include <linux/sysdev.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010023#include <linux/platform_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/serial_core.h>
25#include <linux/serial.h>
26
Ben Dooks272eb572006-04-02 16:16:15 +010027#include <linux/mtd/mtd.h>
28#include <linux/mtd/nand.h>
29#include <linux/mtd/nand_ecc.h>
30#include <linux/mtd/partitions.h>
31
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/mach/arch.h>
33#include <asm/mach/map.h>
34#include <asm/mach/irq.h>
35
36#include <asm/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/io.h>
38#include <asm/irq.h>
39#include <asm/mach-types.h>
40
Ben Dooks531b6172007-07-22 16:05:25 +010041#include <asm/plat-s3c/regs-serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042#include <asm/arch/regs-gpio.h>
Ben Dookse838ffc2005-11-01 19:44:28 +000043#include <asm/arch/regs-lcd.h>
44
Ben Dooksbbf6f282006-12-07 20:47:58 +010045#include <asm/arch/h1940.h>
Ben Dooks531b6172007-07-22 16:05:25 +010046#include <asm/plat-s3c/nand.h>
Ben Dookse838ffc2005-11-01 19:44:28 +000047#include <asm/arch/fb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Ben Dooksa21765a2007-02-11 18:31:01 +010049#include <asm/plat-s3c24xx/clock.h>
50#include <asm/plat-s3c24xx/devs.h>
51#include <asm/plat-s3c24xx/cpu.h>
52#include <asm/plat-s3c24xx/pm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54static struct map_desc rx3715_iodesc[] __initdata = {
55 /* dump ISA space somewhere unused */
56
Ben Dooksff6ffa82005-11-09 14:05:31 +000057 {
58 .virtual = (u32)S3C24XX_VA_ISA_WORD,
59 .pfn = __phys_to_pfn(S3C2410_CS3),
60 .length = SZ_1M,
61 .type = MT_DEVICE,
62 }, {
63 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
64 .pfn = __phys_to_pfn(S3C2410_CS3),
65 .length = SZ_1M,
66 .type = MT_DEVICE,
67 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070068};
69
70
71static struct s3c24xx_uart_clksrc rx3715_serial_clocks[] = {
72 [0] = {
73 .name = "fclk",
74 .divisor = 0,
75 .min_baud = 0,
76 .max_baud = 0,
77 }
78};
79
80static struct s3c2410_uartcfg rx3715_uartcfgs[] = {
81 [0] = {
82 .hwport = 0,
83 .flags = 0,
84 .ucon = 0x3c5,
85 .ulcon = 0x03,
86 .ufcon = 0x51,
87 .clocks = rx3715_serial_clocks,
88 .clocks_size = ARRAY_SIZE(rx3715_serial_clocks),
89 },
90 [1] = {
91 .hwport = 1,
92 .flags = 0,
93 .ucon = 0x3c5,
94 .ulcon = 0x03,
95 .ufcon = 0x00,
96 .clocks = rx3715_serial_clocks,
97 .clocks_size = ARRAY_SIZE(rx3715_serial_clocks),
98 },
99 /* IR port */
100 [2] = {
101 .hwport = 2,
102 .uart_flags = UPF_CONS_FLOW,
103 .ucon = 0x3c5,
104 .ulcon = 0x43,
105 .ufcon = 0x51,
106 .clocks = rx3715_serial_clocks,
107 .clocks_size = ARRAY_SIZE(rx3715_serial_clocks),
108 }
109};
110
Ben Dookse838ffc2005-11-01 19:44:28 +0000111/* framebuffer lcd controller information */
112
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700113static struct s3c2410fb_display rx3715_lcdcfg __initdata = {
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700114 .lcdcon1 = S3C2410_LCDCON1_TFT16BPP | \
115 S3C2410_LCDCON1_TFT | \
116 S3C2410_LCDCON1_CLKVAL(0x0C),
Ben Dookse838ffc2005-11-01 19:44:28 +0000117
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700118 .lcdcon2 = S3C2410_LCDCON2_VBPD(5) | \
119 S3C2410_LCDCON2_LINEVAL(319) | \
120 S3C2410_LCDCON2_VFPD(6) | \
121 S3C2410_LCDCON2_VSPW(2),
Ben Dookse838ffc2005-11-01 19:44:28 +0000122
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700123 .lcdcon4 = S3C2410_LCDCON4_MVAL(0) | \
124 S3C2410_LCDCON4_HSPW(7),
Ben Dookse838ffc2005-11-01 19:44:28 +0000125
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700126 .lcdcon5 = S3C2410_LCDCON5_INVVLINE |
127 S3C2410_LCDCON5_FRM565 |
128 S3C2410_LCDCON5_HWSWP,
Ben Dookse838ffc2005-11-01 19:44:28 +0000129
Krzysztof Helt1f411532007-10-16 01:28:57 -0700130 .type = S3C2410_LCDCON1_TFT,
131 .width = 240,
132 .height = 320,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700133
Krzysztof Helt1f411532007-10-16 01:28:57 -0700134 .xres = 240,
135 .yres = 320,
136 .bpp = 16,
137 .left_margin = 36,
138 .right_margin = 36,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700139 .upper_margin = 6,
140 .lower_margin = 7,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700141};
142
143static struct s3c2410fb_mach_info rx3715_fb_info __initdata = {
144
145 .displays = &rx3715_lcdcfg,
146 .num_displays = 1,
147 .default_display = 0,
148
Ben Dookse838ffc2005-11-01 19:44:28 +0000149 .lpcsel = 0xf82,
150
151 .gpccon = 0xaa955699,
152 .gpccon_mask = 0xffc003cc,
153 .gpcup = 0x0000ffff,
154 .gpcup_mask = 0xffffffff,
155
156 .gpdcon = 0xaa95aaa1,
157 .gpdcon_mask = 0xffc0fff0,
158 .gpdup = 0x0000faff,
159 .gpdup_mask = 0xffffffff,
160
161 .fixed_syncs = 1,
Ben Dookse838ffc2005-11-01 19:44:28 +0000162};
163
Ben Dooks272eb572006-04-02 16:16:15 +0100164static struct mtd_partition rx3715_nand_part[] = {
165 [0] = {
166 .name = "Whole Flash",
167 .offset = 0,
168 .size = MTDPART_SIZ_FULL,
169 .mask_flags = MTD_WRITEABLE,
170 }
171};
172
173static struct s3c2410_nand_set rx3715_nand_sets[] = {
174 [0] = {
175 .name = "Internal",
176 .nr_chips = 1,
177 .nr_partitions = ARRAY_SIZE(rx3715_nand_part),
178 .partitions = rx3715_nand_part,
179 },
180};
181
182static struct s3c2410_platform_nand rx3715_nand_info = {
183 .tacls = 25,
184 .twrph0 = 50,
185 .twrph1 = 15,
186 .nr_sets = ARRAY_SIZE(rx3715_nand_sets),
187 .sets = rx3715_nand_sets,
188};
189
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190static struct platform_device *rx3715_devices[] __initdata = {
191 &s3c_device_usb,
192 &s3c_device_lcd,
193 &s3c_device_wdt,
194 &s3c_device_i2c,
195 &s3c_device_iis,
Ben Dooks272eb572006-04-02 16:16:15 +0100196 &s3c_device_nand,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197};
198
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100199static void __init rx3715_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200{
Ben Dooks272eb572006-04-02 16:16:15 +0100201 s3c_device_nand.dev.platform_data = &rx3715_nand_info;
202
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203 s3c24xx_init_io(rx3715_iodesc, ARRAY_SIZE(rx3715_iodesc));
204 s3c24xx_init_clocks(16934000);
205 s3c24xx_init_uarts(rx3715_uartcfgs, ARRAY_SIZE(rx3715_uartcfgs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206}
207
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100208static void __init rx3715_init_irq(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209{
210 s3c24xx_init_irq();
211}
212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213static void __init rx3715_init_machine(void)
214{
Krzysztof Heltb1dfe1f2007-03-19 15:10:20 +0100215#ifdef CONFIG_PM_H1940
Ben Dooksbbf6f282006-12-07 20:47:58 +0100216 memcpy(phys_to_virt(H1940_SUSPEND_RESUMEAT), h1940_pm_return, 1024);
Krzysztof Heltb1dfe1f2007-03-19 15:10:20 +0100217#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 s3c2410_pm_init();
Ben Dooksbbf6f282006-12-07 20:47:58 +0100219
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700220 s3c24xx_fb_set_platdata(&rx3715_fb_info);
Ben Dooks57e51712007-04-20 11:19:16 +0100221 platform_add_devices(rx3715_devices, ARRAY_SIZE(rx3715_devices));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222}
Ben Dookse838ffc2005-11-01 19:44:28 +0000223
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224MACHINE_START(RX3715, "IPAQ-RX3715")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100225 /* Maintainer: Ben Dooks <ben@fluff.org> */
Russell Kinge9dea0c2005-07-03 17:38:58 +0100226 .phys_io = S3C2410_PA_UART,
227 .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
228 .boot_params = S3C2410_SDRAM_PA + 0x100,
229 .map_io = rx3715_map_io,
230 .init_irq = rx3715_init_irq,
231 .init_machine = rx3715_init_machine,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700232 .timer = &s3c24xx_timer,
233MACHINE_END