blob: 453543a1f29346c73e4b253d6d4bf2c41e69a942 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Transmeta's Efficeon AGPGART driver.
Dave Jones6a92a4e2006-02-28 00:54:25 -05003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Based upon a diff by Linus around November '02.
5 *
6 * Ported to the 2.6 kernel by Carlos Puchol <cpglinux@puchol.com>
7 * and H. Peter Anvin <hpa@transmeta.com>.
8 */
9
10/*
11 * NOTE-cpg-040217:
Dave Jones6a92a4e2006-02-28 00:54:25 -050012 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * - when compiled as a module, after loading the module,
14 * it will refuse to unload, indicating it is in use,
15 * when it is not.
16 * - no s3 (suspend to ram) testing.
17 * - tested on the efficeon integrated nothbridge for tens
18 * of iterations of starting x and glxgears.
19 * - tested with radeon 9000 and radeon mobility m9 cards
20 * - tested with c3/c4 enabled (with the mobility m9 card)
21 */
22
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <linux/init.h>
26#include <linux/agp_backend.h>
27#include <linux/gfp.h>
28#include <linux/page-flags.h>
29#include <linux/mm.h>
30#include "agp.h"
31
32/*
33 * The real differences to the generic AGP code is
34 * in the GART mappings - a two-level setup with the
35 * first level being an on-chip 64-entry table.
36 *
37 * The page array is filled through the ATTPAGE register
38 * (Aperture Translation Table Page Register) at 0xB8. Bits:
39 * 31:20: physical page address
40 * 11:9: Page Attribute Table Index (PATI)
41 * must match the PAT index for the
42 * mapped pages (the 2nd level page table pages
43 * themselves should be just regular WB-cacheable,
44 * so this is normally zero.)
45 * 8: Present
46 * 7:6: reserved, write as zero
47 * 5:0: GATT directory index: which 1st-level entry
Dave Jones6a92a4e2006-02-28 00:54:25 -050048 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 * The Efficeon AGP spec requires pages to be WB-cacheable
50 * but to be explicitly CLFLUSH'd after any changes.
51 */
52#define EFFICEON_ATTPAGE 0xb8
53#define EFFICEON_L1_SIZE 64 /* Number of PDE pages */
54
55#define EFFICEON_PATI (0 << 9)
56#define EFFICEON_PRESENT (1 << 8)
57
58static struct _efficeon_private {
59 unsigned long l1_table[EFFICEON_L1_SIZE];
60} efficeon_private;
61
Dave Jonese5524f32007-02-22 18:41:28 -050062static const struct gatt_mask efficeon_generic_masks[] =
Linus Torvalds1da177e2005-04-16 15:20:36 -070063{
64 {.mask = 0x00000001, .type = 0}
65};
66
H. Peter Anvin1f602452006-04-14 17:25:30 -070067/* This function does the same thing as mask_memory() for this chipset... */
68static inline unsigned long efficeon_mask_memory(unsigned long addr)
69{
70 return addr | 0x00000001;
71}
72
Dave Jonese5524f32007-02-22 18:41:28 -050073static const struct aper_size_info_lvl2 efficeon_generic_sizes[4] =
Linus Torvalds1da177e2005-04-16 15:20:36 -070074{
75 {256, 65536, 0},
76 {128, 32768, 32},
77 {64, 16384, 48},
78 {32, 8192, 56}
79};
80
81/*
82 * Control interfaces are largely identical to
83 * the legacy Intel 440BX..
84 */
85
86static int efficeon_fetch_size(void)
87{
88 int i;
89 u16 temp;
90 struct aper_size_info_lvl2 *values;
91
92 pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
93 values = A_SIZE_LVL2(agp_bridge->driver->aperture_sizes);
94
95 for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
96 if (temp == values[i].size_value) {
97 agp_bridge->previous_size =
98 agp_bridge->current_size = (void *) (values + i);
99 agp_bridge->aperture_size_idx = i;
100 return values[i].size;
101 }
102 }
103
104 return 0;
105}
106
107static void efficeon_tlbflush(struct agp_memory * mem)
108{
109 printk(KERN_DEBUG PFX "efficeon_tlbflush()\n");
110 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
111 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
112}
113
114static void efficeon_cleanup(void)
115{
116 u16 temp;
117 struct aper_size_info_lvl2 *previous_size;
118
119 printk(KERN_DEBUG PFX "efficeon_cleanup()\n");
120 previous_size = A_SIZE_LVL2(agp_bridge->previous_size);
121 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
122 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
123 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE,
124 previous_size->size_value);
125}
126
127static int efficeon_configure(void)
128{
129 u32 temp;
130 u16 temp2;
131 struct aper_size_info_lvl2 *current_size;
132
133 printk(KERN_DEBUG PFX "efficeon_configure()\n");
Dave Jones6a92a4e2006-02-28 00:54:25 -0500134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 current_size = A_SIZE_LVL2(agp_bridge->current_size);
136
137 /* aperture size */
138 pci_write_config_word(agp_bridge->dev, INTEL_APSIZE,
139 current_size->size_value);
140
141 /* address to map to */
142 pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
143 agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
144
145 /* agpctrl */
146 pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
147
148 /* paccfg/nbxcfg */
149 pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
150 pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
151 (temp2 & ~(1 << 10)) | (1 << 9) | (1 << 11));
152 /* clear any possible error conditions */
153 pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
154 return 0;
155}
156
157static int efficeon_free_gatt_table(struct agp_bridge_data *bridge)
158{
159 int index, freed = 0;
160
161 for (index = 0; index < EFFICEON_L1_SIZE; index++) {
162 unsigned long page = efficeon_private.l1_table[index];
163 if (page) {
164 efficeon_private.l1_table[index] = 0;
165 ClearPageReserved(virt_to_page((char *)page));
166 free_page(page);
167 freed++;
168 }
169 printk(KERN_DEBUG PFX "efficeon_free_gatt_table(%p, %02x, %08x)\n",
170 agp_bridge->dev, EFFICEON_ATTPAGE, index);
171 pci_write_config_dword(agp_bridge->dev,
172 EFFICEON_ATTPAGE, index);
173 }
174 printk(KERN_DEBUG PFX "efficeon_free_gatt_table() freed %d pages\n", freed);
175 return 0;
176}
177
178
179/*
Andreas Mohrd6e05ed2006-06-26 18:35:02 +0200180 * Since we don't need contiguous memory we just try
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 * to get the gatt table once
182 */
183
184#define GET_PAGE_DIR_OFF(addr) (addr >> 22)
185#define GET_PAGE_DIR_IDX(addr) (GET_PAGE_DIR_OFF(addr) - \
186 GET_PAGE_DIR_OFF(agp_bridge->gart_bus_addr))
187#define GET_GATT_OFF(addr) ((addr & 0x003ff000) >> 12)
188#undef GET_GATT
189#define GET_GATT(addr) (efficeon_private.gatt_pages[\
190 GET_PAGE_DIR_IDX(addr)]->remapped)
191
192static int efficeon_create_gatt_table(struct agp_bridge_data *bridge)
193{
194 int index;
195 const int pati = EFFICEON_PATI;
196 const int present = EFFICEON_PRESENT;
197 const int clflush_chunk = ((cpuid_ebx(1) >> 8) & 0xff) << 3;
198 int num_entries, l1_pages;
Dave Jones6a92a4e2006-02-28 00:54:25 -0500199
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
201
202 printk(KERN_DEBUG PFX "efficeon_create_gatt_table(%d)\n", num_entries);
203
204 /* There are 2^10 PTE pages per PDE page */
205 BUG_ON(num_entries & 0x3ff);
206 l1_pages = num_entries >> 10;
207
208 for (index = 0 ; index < l1_pages ; index++) {
209 int offset;
210 unsigned long page;
211 unsigned long value;
212
213 page = efficeon_private.l1_table[index];
214 BUG_ON(page);
215
216 page = get_zeroed_page(GFP_KERNEL);
217 if (!page) {
218 efficeon_free_gatt_table(agp_bridge);
219 return -ENOMEM;
220 }
221 SetPageReserved(virt_to_page((char *)page));
222
223 for (offset = 0; offset < PAGE_SIZE; offset += clflush_chunk)
H. Peter Anvin6619a8f2007-10-17 18:04:37 +0200224 clflush((char *)page+offset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226 efficeon_private.l1_table[index] = page;
227
Dave Jones0a1cc0b2005-11-05 20:32:26 -0800228 value = virt_to_gart((unsigned long *)page) | pati | present | index;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 pci_write_config_dword(agp_bridge->dev,
231 EFFICEON_ATTPAGE, value);
232 }
233
234 return 0;
235}
236
237static int efficeon_insert_memory(struct agp_memory * mem, off_t pg_start, int type)
238{
239 int i, count = mem->page_count, num_entries;
240 unsigned int *page, *last_page;
241 const int clflush_chunk = ((cpuid_ebx(1) >> 8) & 0xff) << 3;
242 const unsigned long clflush_mask = ~(clflush_chunk-1);
243
244 printk(KERN_DEBUG PFX "efficeon_insert_memory(%lx, %d)\n", pg_start, count);
245
246 num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
247 if ((pg_start + mem->page_count) > num_entries)
248 return -EINVAL;
249 if (type != 0 || mem->type != 0)
250 return -EINVAL;
251
Joe Perchesc7258012008-03-26 14:10:02 -0700252 if (!mem->is_flushed) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 global_cache_flush();
Joe Perchesc7258012008-03-26 14:10:02 -0700254 mem->is_flushed = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 }
256
257 last_page = NULL;
258 for (i = 0; i < count; i++) {
259 int index = pg_start + i;
H. Peter Anvin1f602452006-04-14 17:25:30 -0700260 unsigned long insert = efficeon_mask_memory(mem->memory[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262 page = (unsigned int *) efficeon_private.l1_table[index >> 10];
263
264 if (!page)
265 continue;
Dave Jones6a92a4e2006-02-28 00:54:25 -0500266
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267 page += (index & 0x3ff);
268 *page = insert;
269
270 /* clflush is slow, so don't clflush until we have to */
H. Peter Anvin6619a8f2007-10-17 18:04:37 +0200271 if (last_page &&
272 (((unsigned long)page^(unsigned long)last_page) &
273 clflush_mask))
274 clflush(last_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
276 last_page = page;
277 }
278
279 if ( last_page )
H. Peter Anvin6619a8f2007-10-17 18:04:37 +0200280 clflush(last_page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281
282 agp_bridge->driver->tlb_flush(mem);
283 return 0;
284}
285
286static int efficeon_remove_memory(struct agp_memory * mem, off_t pg_start, int type)
287{
288 int i, count = mem->page_count, num_entries;
289
290 printk(KERN_DEBUG PFX "efficeon_remove_memory(%lx, %d)\n", pg_start, count);
291
292 num_entries = A_SIZE_LVL2(agp_bridge->current_size)->num_entries;
293
294 if ((pg_start + mem->page_count) > num_entries)
295 return -EINVAL;
296 if (type != 0 || mem->type != 0)
297 return -EINVAL;
298
299 for (i = 0; i < count; i++) {
300 int index = pg_start + i;
301 unsigned int *page = (unsigned int *) efficeon_private.l1_table[index >> 10];
302
303 if (!page)
304 continue;
305 page += (index & 0x3ff);
306 *page = 0;
307 }
308 agp_bridge->driver->tlb_flush(mem);
309 return 0;
310}
311
312
Dave Jonese5524f32007-02-22 18:41:28 -0500313static const struct agp_bridge_driver efficeon_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 .owner = THIS_MODULE,
315 .aperture_sizes = efficeon_generic_sizes,
316 .size_type = LVL2_APER_SIZE,
317 .num_aperture_sizes = 4,
318 .configure = efficeon_configure,
319 .fetch_size = efficeon_fetch_size,
320 .cleanup = efficeon_cleanup,
321 .tlb_flush = efficeon_tlbflush,
322 .mask_memory = agp_generic_mask_memory,
323 .masks = efficeon_generic_masks,
324 .agp_enable = agp_generic_enable,
325 .cache_flush = global_cache_flush,
326
327 // Efficeon-specific GATT table setup / populate / teardown
328 .create_gatt_table = efficeon_create_gatt_table,
329 .free_gatt_table = efficeon_free_gatt_table,
330 .insert_memory = efficeon_insert_memory,
331 .remove_memory = efficeon_remove_memory,
Joe Perchesc7258012008-03-26 14:10:02 -0700332 .cant_use_aperture = false, // true might be faster?
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334 // Generic
335 .alloc_by_type = agp_generic_alloc_by_type,
336 .free_by_type = agp_generic_free_by_type,
337 .agp_alloc_page = agp_generic_alloc_page,
Rene Herman5f310b62008-08-21 19:15:46 +0200338 .agp_alloc_pages = agp_generic_alloc_pages,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 .agp_destroy_page = agp_generic_destroy_page,
Rene Herman5f310b62008-08-21 19:15:46 +0200340 .agp_destroy_pages = agp_generic_destroy_pages,
Thomas Hellstroma030ce42007-01-23 10:33:43 +0100341 .agp_type_to_mask_type = agp_generic_type_to_mask_type,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342};
343
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344static int __devinit agp_efficeon_probe(struct pci_dev *pdev,
345 const struct pci_device_id *ent)
346{
347 struct agp_bridge_data *bridge;
348 u8 cap_ptr;
349 struct resource *r;
350
351 cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
352 if (!cap_ptr)
353 return -ENODEV;
354
355 /* Probe for Efficeon controller */
356 if (pdev->device != PCI_DEVICE_ID_EFFICEON) {
357 printk(KERN_ERR PFX "Unsupported Efficeon chipset (device id: %04x)\n",
358 pdev->device);
359 return -ENODEV;
360 }
361
362 printk(KERN_INFO PFX "Detected Transmeta Efficeon TM8000 series chipset\n");
363
364 bridge = agp_alloc_bridge();
365 if (!bridge)
366 return -ENOMEM;
367
368 bridge->driver = &efficeon_driver;
369 bridge->dev = pdev;
370 bridge->capndx = cap_ptr;
371
372 /*
373 * The following fixes the case where the BIOS has "forgotten" to
374 * provide an address range for the GART.
375 * 20030610 - hamish@zot.org
376 */
377 r = &pdev->resource[0];
378 if (!r->start && r->end) {
Dave Jones6a92a4e2006-02-28 00:54:25 -0500379 if (pci_assign_resource(pdev, 0)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 printk(KERN_ERR PFX "could not assign resource 0\n");
Jesper Juhldb7f3de2007-08-04 20:30:58 +0200381 agp_put_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 return -ENODEV;
383 }
384 }
385
386 /*
387 * If the device has not been properly setup, the following will catch
388 * the problem and should stop the system from crashing.
389 * 20030610 - hamish@zot.org
390 */
391 if (pci_enable_device(pdev)) {
392 printk(KERN_ERR PFX "Unable to Enable PCI device\n");
Jesper Juhldb7f3de2007-08-04 20:30:58 +0200393 agp_put_bridge(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 return -ENODEV;
395 }
396
397 /* Fill in the mode register */
398 if (cap_ptr) {
399 pci_read_config_dword(pdev,
400 bridge->capndx+PCI_AGP_STATUS,
401 &bridge->mode);
402 }
403
404 pci_set_drvdata(pdev, bridge);
405 return agp_add_bridge(bridge);
406}
407
408static void __devexit agp_efficeon_remove(struct pci_dev *pdev)
409{
410 struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
411
412 agp_remove_bridge(bridge);
413 agp_put_bridge(bridge);
414}
415
Alexey Dobriyan71565612006-08-12 01:59:50 +0400416#ifdef CONFIG_PM
Pavel Machek4fd416c2005-04-16 15:25:24 -0700417static int agp_efficeon_suspend(struct pci_dev *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418{
419 return 0;
420}
421
Alexey Dobriyan71565612006-08-12 01:59:50 +0400422static int agp_efficeon_resume(struct pci_dev *pdev)
423{
424 printk(KERN_DEBUG PFX "agp_efficeon_resume()\n");
425 return efficeon_configure();
426}
427#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429static struct pci_device_id agp_efficeon_pci_table[] = {
430 {
431 .class = (PCI_CLASS_BRIDGE_HOST << 8),
432 .class_mask = ~0,
433 .vendor = PCI_VENDOR_ID_TRANSMETA,
434 .device = PCI_ANY_ID,
435 .subvendor = PCI_ANY_ID,
436 .subdevice = PCI_ANY_ID,
437 },
438 { }
439};
440
441MODULE_DEVICE_TABLE(pci, agp_efficeon_pci_table);
442
443static struct pci_driver agp_efficeon_pci_driver = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700444 .name = "agpgart-efficeon",
445 .id_table = agp_efficeon_pci_table,
446 .probe = agp_efficeon_probe,
447 .remove = agp_efficeon_remove,
Alexey Dobriyan71565612006-08-12 01:59:50 +0400448#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449 .suspend = agp_efficeon_suspend,
450 .resume = agp_efficeon_resume,
Alexey Dobriyan71565612006-08-12 01:59:50 +0400451#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452};
453
454static int __init agp_efficeon_init(void)
455{
456 static int agp_initialised=0;
457
458 if (agp_off)
459 return -EINVAL;
460
461 if (agp_initialised == 1)
462 return 0;
463 agp_initialised=1;
464
465 return pci_register_driver(&agp_efficeon_pci_driver);
466}
467
468static void __exit agp_efficeon_cleanup(void)
469{
470 pci_unregister_driver(&agp_efficeon_pci_driver);
471}
472
473module_init(agp_efficeon_init);
474module_exit(agp_efficeon_cleanup);
475
476MODULE_AUTHOR("Carlos Puchol <cpglinux@puchol.com>");
477MODULE_LICENSE("GPL and additional rights");