blob: c0254b5e7d921bded35223f27de040711f06cc0d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +02002 * linux/drivers/ide/pci/sc1200.c Version 0.92 Mar 10 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2000-2002 Mark Lord <mlord@pobox.com>
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +02005 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * May be copied or modified under the terms of the GNU General Public License
8 *
9 * Development of this chipset driver was funded
10 * by the nice folks at National Semiconductor.
11 *
12 * Documentation:
13 * Available from National Semiconductor
14 */
15
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/types.h>
18#include <linux/kernel.h>
19#include <linux/delay.h>
20#include <linux/timer.h>
21#include <linux/mm.h>
22#include <linux/ioport.h>
23#include <linux/blkdev.h>
24#include <linux/hdreg.h>
25#include <linux/interrupt.h>
26#include <linux/pci.h>
27#include <linux/init.h>
28#include <linux/ide.h>
29#include <linux/pm.h>
30#include <asm/io.h>
31#include <asm/irq.h>
32
33#define SC1200_REV_A 0x00
34#define SC1200_REV_B1 0x01
35#define SC1200_REV_B3 0x02
36#define SC1200_REV_C1 0x03
37#define SC1200_REV_D1 0x04
38
39#define PCI_CLK_33 0x00
40#define PCI_CLK_48 0x01
41#define PCI_CLK_66 0x02
42#define PCI_CLK_33A 0x03
43
44static unsigned short sc1200_get_pci_clock (void)
45{
46 unsigned char chip_id, silicon_revision;
47 unsigned int pci_clock;
48 /*
49 * Check the silicon revision, as not all versions of the chip
50 * have the register with the fast PCI bus timings.
51 */
52 chip_id = inb (0x903c);
53 silicon_revision = inb (0x903d);
54
55 // Read the fast pci clock frequency
56 if (chip_id == 0x04 && silicon_revision < SC1200_REV_B1) {
57 pci_clock = PCI_CLK_33;
58 } else {
59 // check clock generator configuration (cfcc)
60 // the clock is in bits 8 and 9 of this word
61
62 pci_clock = inw (0x901e);
63 pci_clock >>= 8;
64 pci_clock &= 0x03;
65 if (pci_clock == PCI_CLK_33A)
66 pci_clock = PCI_CLK_33;
67 }
68 return pci_clock;
69}
70
71extern char *ide_xfer_verbose (byte xfer_rate);
72
73/*
74 * Set a new transfer mode at the drive
75 */
76static int sc1200_set_xfer_mode (ide_drive_t *drive, byte mode)
77{
78 printk("%s: sc1200_set_xfer_mode(%s)\n", drive->name, ide_xfer_verbose(mode));
79 return ide_config_drive_speed(drive, mode);
80}
81
82/*
83 * Here are the standard PIO mode 0-4 timings for each "format".
84 * Format-0 uses fast data reg timings, with slower command reg timings.
85 * Format-1 uses fast timings for all registers, but won't work with all drives.
86 */
87static const unsigned int sc1200_pio_timings[4][5] =
88 {{0x00009172, 0x00012171, 0x00020080, 0x00032010, 0x00040010}, // format0 33Mhz
89 {0xd1329172, 0x71212171, 0x30200080, 0x20102010, 0x00100010}, // format1, 33Mhz
90 {0xfaa3f4f3, 0xc23232b2, 0x513101c1, 0x31213121, 0x10211021}, // format1, 48Mhz
91 {0xfff4fff4, 0xf35353d3, 0x814102f1, 0x42314231, 0x11311131}}; // format1, 66Mhz
92
93/*
94 * After chip reset, the PIO timings are set to 0x00009172, which is not valid.
95 */
96//#define SC1200_BAD_PIO(timings) (((timings)&~0x80000000)==0x00009172)
97
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +020098/*
99 * The SC1200 specifies that two drives sharing a cable cannot mix
100 * UDMA/MDMA. It has to be one or the other, for the pair, though
101 * different timings can still be chosen for each drive. We could
102 * set the appropriate timing bits on the fly, but that might be
103 * a bit confusing. So, for now we statically handle this requirement
104 * by looking at our mate drive to see what it is capable of, before
105 * choosing a mode for our own drive.
106 */
107static u8 sc1200_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200109 ide_hwif_t *hwif = drive->hwif;
110 ide_drive_t *mate = &hwif->drives[(drive->dn & 1) ^ 1];
111 struct hd_driveid *mateid = mate->id;
112 u8 mask = hwif->ultra_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200114 if (mate->present == 0)
115 goto out;
116
117 if ((mateid->capability & 1) && __ide_dma_bad_drive(mate) == 0) {
118 if ((mateid->field_valid & 4) && (mateid->dma_ultra & 7))
119 goto out;
120 if ((mateid->field_valid & 2) && (mateid->dma_mword & 7))
121 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122 }
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200123out:
124 return mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125}
126
127/*
128 * sc1200_config_dma2() handles selection/setting of DMA/UDMA modes
129 * for both the chipset and drive.
130 */
131static int sc1200_config_dma2 (ide_drive_t *drive, int mode)
132{
133 ide_hwif_t *hwif = HWIF(drive);
134 int unit = drive->select.b.unit;
135 unsigned int reg, timings;
136 unsigned short pci_clock;
137 unsigned int basereg = hwif->channel ? 0x50 : 0x40;
138
139 /*
140 * Default to DMA-off in case we run into trouble here.
141 */
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100142 hwif->dma_off_quietly(drive); /* turn off DMA while we fiddle */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 outb(inb(hwif->dma_base+2)&~(unit?0x40:0x20), hwif->dma_base+2); /* clear DMA_capable bit */
144
145 /*
146 * Tell the drive to switch to the new mode; abort on failure.
147 */
148 if (!mode || sc1200_set_xfer_mode(drive, mode)) {
149 printk("SC1200: set xfer mode failure\n");
150 return 1; /* failure */
151 }
152
153 pci_clock = sc1200_get_pci_clock();
154
155 /*
156 * Now tune the chipset to match the drive:
157 *
158 * Note that each DMA mode has several timings associated with it.
159 * The correct timing depends on the fast PCI clock freq.
160 */
161 timings = 0;
162 switch (mode) {
163 case XFER_UDMA_0:
164 switch (pci_clock) {
165 case PCI_CLK_33: timings = 0x00921250; break;
166 case PCI_CLK_48: timings = 0x00932470; break;
167 case PCI_CLK_66: timings = 0x009436a1; break;
168 }
169 break;
170 case XFER_UDMA_1:
171 switch (pci_clock) {
172 case PCI_CLK_33: timings = 0x00911140; break;
173 case PCI_CLK_48: timings = 0x00922260; break;
174 case PCI_CLK_66: timings = 0x00933481; break;
175 }
176 break;
177 case XFER_UDMA_2:
178 switch (pci_clock) {
179 case PCI_CLK_33: timings = 0x00911030; break;
180 case PCI_CLK_48: timings = 0x00922140; break;
181 case PCI_CLK_66: timings = 0x00923261; break;
182 }
183 break;
184 case XFER_MW_DMA_0:
185 switch (pci_clock) {
186 case PCI_CLK_33: timings = 0x00077771; break;
187 case PCI_CLK_48: timings = 0x000bbbb2; break;
188 case PCI_CLK_66: timings = 0x000ffff3; break;
189 }
190 break;
191 case XFER_MW_DMA_1:
192 switch (pci_clock) {
193 case PCI_CLK_33: timings = 0x00012121; break;
194 case PCI_CLK_48: timings = 0x00024241; break;
195 case PCI_CLK_66: timings = 0x00035352; break;
196 }
197 break;
198 case XFER_MW_DMA_2:
199 switch (pci_clock) {
200 case PCI_CLK_33: timings = 0x00002020; break;
201 case PCI_CLK_48: timings = 0x00013131; break;
202 case PCI_CLK_66: timings = 0x00015151; break;
203 }
204 break;
205 }
206
207 if (timings == 0) {
208 printk("%s: sc1200_config_dma: huh? mode=%02x clk=%x \n", drive->name, mode, pci_clock);
209 return 1; /* failure */
210 }
211
212 if (unit == 0) { /* are we configuring drive0? */
213 pci_read_config_dword(hwif->pci_dev, basereg+4, &reg);
214 timings |= reg & 0x80000000; /* preserve PIO format bit */
215 pci_write_config_dword(hwif->pci_dev, basereg+4, timings);
216 } else {
217 pci_write_config_dword(hwif->pci_dev, basereg+12, timings);
218 }
219
220 outb(inb(hwif->dma_base+2)|(unit?0x40:0x20), hwif->dma_base+2); /* set DMA_capable bit */
221
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100222 return 0; /* success */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223}
224
225/*
226 * sc1200_config_dma() handles selection/setting of DMA/UDMA modes
227 * for both the chipset and drive.
228 */
229static int sc1200_config_dma (ide_drive_t *drive)
230{
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200231 u8 mode = 0;
232
233 if (ide_use_dma(drive))
234 mode = ide_max_dma_mode(drive);
235
236 return sc1200_config_dma2(drive, mode);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237}
238
239
240/* Replacement for the standard ide_dma_end action in
241 * dma_proc.
242 *
243 * returns 1 on error, 0 otherwise
244 */
245static int sc1200_ide_dma_end (ide_drive_t *drive)
246{
247 ide_hwif_t *hwif = HWIF(drive);
248 unsigned long dma_base = hwif->dma_base;
249 byte dma_stat;
250
251 dma_stat = inb(dma_base+2); /* get DMA status */
252
253 if (!(dma_stat & 4))
254 printk(" ide_dma_end dma_stat=%0x err=%x newerr=%x\n",
255 dma_stat, ((dma_stat&7)!=4), ((dma_stat&2)==2));
256
257 outb(dma_stat|0x1b, dma_base+2); /* clear the INTR & ERROR bits */
258 outb(inb(dma_base)&~1, dma_base); /* !! DO THIS HERE !! stop DMA */
259
260 drive->waiting_for_dma = 0;
261 ide_destroy_dmatable(drive); /* purge DMA mappings */
262
263 return (dma_stat & 7) != 4; /* verify good DMA status */
264}
265
266/*
267 * sc1200_tuneproc() handles selection/setting of PIO modes
268 * for both the chipset and drive.
269 *
270 * All existing BIOSs for this chipset guarantee that all drives
271 * will have valid default PIO timings set up before we get here.
272 */
273static void sc1200_tuneproc (ide_drive_t *drive, byte pio) /* mode=255 means "autotune" */
274{
275 ide_hwif_t *hwif = HWIF(drive);
276 unsigned int format;
277 static byte modes[5] = {XFER_PIO_0, XFER_PIO_1, XFER_PIO_2, XFER_PIO_3, XFER_PIO_4};
278 int mode = -1;
279
280 switch (pio) {
281 case 200: mode = XFER_UDMA_0; break;
282 case 201: mode = XFER_UDMA_1; break;
283 case 202: mode = XFER_UDMA_2; break;
284 case 100: mode = XFER_MW_DMA_0; break;
285 case 101: mode = XFER_MW_DMA_1; break;
286 case 102: mode = XFER_MW_DMA_2; break;
287 }
288 if (mode != -1) {
289 printk("SC1200: %s: changing (U)DMA mode\n", drive->name);
290 (void)sc1200_config_dma2(drive, mode);
291 return;
292 }
293
294 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
295 printk("SC1200: %s: setting PIO mode%d\n", drive->name, pio);
296 if (!sc1200_set_xfer_mode(drive, modes[pio])) {
297 unsigned int basereg = hwif->channel ? 0x50 : 0x40;
298 pci_read_config_dword (hwif->pci_dev, basereg+4, &format);
299 format = (format >> 31) & 1;
300 if (format)
301 format += sc1200_get_pci_clock();
302 pci_write_config_dword(hwif->pci_dev, basereg + (drive->select.b.unit << 3), sc1200_pio_timings[format][pio]);
303 }
304}
305
Alexey Dobriyanb86cc292006-10-03 01:14:32 -0700306#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307static ide_hwif_t *lookup_pci_dev (ide_hwif_t *prev, struct pci_dev *dev)
308{
309 int h;
310
311 for (h = 0; h < MAX_HWIFS; h++) {
312 ide_hwif_t *hwif = &ide_hwifs[h];
313 if (prev) {
314 if (hwif == prev)
315 prev = NULL; // found previous, now look for next match
316 } else {
317 if (hwif && hwif->pci_dev == dev)
318 return hwif; // found next match
319 }
320 }
321 return NULL; // not found
322}
323
324typedef struct sc1200_saved_state_s {
325 __u32 regs[4];
326} sc1200_saved_state_t;
327
328
Pavel Machek3bfffd92005-04-16 15:25:37 -0700329static int sc1200_suspend (struct pci_dev *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330{
331 ide_hwif_t *hwif = NULL;
332
Pavel Machekca078ba2005-09-03 15:56:57 -0700333 printk("SC1200: suspend(%u)\n", state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334
Pavel Machekca078ba2005-09-03 15:56:57 -0700335 if (state.event == PM_EVENT_ON) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 // we only save state when going from full power to less
337
338 //
339 // Loop over all interfaces that are part of this PCI device:
340 //
341 while ((hwif = lookup_pci_dev(hwif, dev)) != NULL) {
342 sc1200_saved_state_t *ss;
343 unsigned int basereg, r;
344 //
345 // allocate a permanent save area, if not already allocated
346 //
347 ss = (sc1200_saved_state_t *)hwif->config_data;
348 if (ss == NULL) {
349 ss = kmalloc(sizeof(sc1200_saved_state_t), GFP_KERNEL);
350 if (ss == NULL)
351 return -ENOMEM;
352 hwif->config_data = (unsigned long)ss;
353 }
354 ss = (sc1200_saved_state_t *)hwif->config_data;
355 //
356 // Save timing registers: this may be unnecessary if
357 // BIOS also does it
358 //
359 basereg = hwif->channel ? 0x50 : 0x40;
360 for (r = 0; r < 4; ++r) {
361 pci_read_config_dword (hwif->pci_dev, basereg + (r<<2), &ss->regs[r]);
362 }
363 }
364 }
365
366 /* You don't need to iterate over disks -- sysfs should have done that for you already */
367
368 pci_disable_device(dev);
Pavel Machekca078ba2005-09-03 15:56:57 -0700369 pci_set_power_state(dev, pci_choose_state(dev, state));
370 dev->current_state = state.event;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 return 0;
372}
373
374static int sc1200_resume (struct pci_dev *dev)
375{
376 ide_hwif_t *hwif = NULL;
377
Pavel Machekca078ba2005-09-03 15:56:57 -0700378 pci_set_power_state(dev, PCI_D0); // bring chip back from sleep state
379 dev->current_state = PM_EVENT_ON;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 pci_enable_device(dev);
381 //
382 // loop over all interfaces that are part of this pci device:
383 //
384 while ((hwif = lookup_pci_dev(hwif, dev)) != NULL) {
385 unsigned int basereg, r, d, format;
386 sc1200_saved_state_t *ss = (sc1200_saved_state_t *)hwif->config_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
388 //
389 // Restore timing registers: this may be unnecessary if BIOS also does it
390 //
391 basereg = hwif->channel ? 0x50 : 0x40;
392 if (ss != NULL) {
393 for (r = 0; r < 4; ++r) {
394 pci_write_config_dword(hwif->pci_dev, basereg + (r<<2), ss->regs[r]);
395 }
396 }
397 //
398 // Re-program drive PIO modes
399 //
400 pci_read_config_dword(hwif->pci_dev, basereg+4, &format);
401 format = (format >> 31) & 1;
402 if (format)
403 format += sc1200_get_pci_clock();
404 for (d = 0; d < 2; ++d) {
405 ide_drive_t *drive = &(hwif->drives[d]);
406 if (drive->present) {
407 unsigned int pio, timings;
408 pci_read_config_dword(hwif->pci_dev, basereg+(drive->select.b.unit << 3), &timings);
409 for (pio = 0; pio <= 4; ++pio) {
410 if (sc1200_pio_timings[format][pio] == timings)
411 break;
412 }
413 if (pio > 4)
414 pio = 255; /* autotune */
415 (void)sc1200_tuneproc(drive, pio);
416 }
417 }
418 //
419 // Re-program drive DMA modes
420 //
421 for (d = 0; d < MAX_DRIVES; ++d) {
422 ide_drive_t *drive = &(hwif->drives[d]);
423 if (drive->present && !__ide_dma_bad_drive(drive)) {
424 int was_using_dma = drive->using_dma;
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100425 hwif->dma_off_quietly(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 sc1200_config_dma(drive);
427 if (!was_using_dma && drive->using_dma) {
Bartlomiej Zolnierkiewicz7469aaf2007-02-17 02:40:26 +0100428 hwif->dma_off_quietly(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 }
430 }
431 }
432 }
433 return 0;
434}
Alexey Dobriyanb86cc292006-10-03 01:14:32 -0700435#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436
437/*
438 * This gets invoked by the IDE driver once for each channel,
439 * and performs channel-specific pre-initialization before drive probing.
440 */
Herbert Xu6a6e1b12005-07-03 16:35:07 +0200441static void __devinit init_hwif_sc1200 (ide_hwif_t *hwif)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442{
443 if (hwif->mate)
444 hwif->serialized = hwif->mate->serialized = 1;
445 hwif->autodma = 0;
446 if (hwif->dma_base) {
Bartlomiej Zolnierkiewicz5fd216b2007-05-16 00:51:43 +0200447 hwif->udma_filter = sc1200_udma_filter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 hwif->ide_dma_check = &sc1200_config_dma;
449 hwif->ide_dma_end = &sc1200_ide_dma_end;
450 if (!noautodma)
451 hwif->autodma = 1;
452 hwif->tuneproc = &sc1200_tuneproc;
453 }
454 hwif->atapi_dma = 1;
455 hwif->ultra_mask = 0x07;
456 hwif->mwdma_mask = 0x07;
457
458 hwif->drives[0].autodma = hwif->autodma;
459 hwif->drives[1].autodma = hwif->autodma;
460}
461
462static ide_pci_device_t sc1200_chipset __devinitdata = {
463 .name = "SC1200",
464 .init_hwif = init_hwif_sc1200,
465 .channels = 2,
466 .autodma = AUTODMA,
467 .bootable = ON_BOARD,
468};
469
470static int __devinit sc1200_init_one(struct pci_dev *dev, const struct pci_device_id *id)
471{
472 return ide_setup_pci_device(dev, &sc1200_chipset);
473}
474
475static struct pci_device_id sc1200_pci_tbl[] = {
Alan Cox2930d1b2006-06-28 04:27:00 -0700476 { PCI_DEVICE(PCI_VENDOR_ID_NS, PCI_DEVICE_ID_NS_SCx200_IDE), 0},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 { 0, },
478};
479MODULE_DEVICE_TABLE(pci, sc1200_pci_tbl);
480
481static struct pci_driver driver = {
482 .name = "SC1200_IDE",
483 .id_table = sc1200_pci_tbl,
484 .probe = sc1200_init_one,
Alexey Dobriyanb86cc292006-10-03 01:14:32 -0700485#ifdef CONFIG_PM
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 .suspend = sc1200_suspend,
487 .resume = sc1200_resume,
Alexey Dobriyanb86cc292006-10-03 01:14:32 -0700488#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489};
490
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +0100491static int __init sc1200_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492{
493 return ide_pci_register_driver(&driver);
494}
495
496module_init(sc1200_ide_init);
497
498MODULE_AUTHOR("Mark Lord");
499MODULE_DESCRIPTION("PCI driver module for NS SC1200 IDE");
500MODULE_LICENSE("GPL");