blob: fa74a37ccb6c423f6abc9c97d53d98e71ee403f5 [file] [log] [blame]
Maxime Bizone7300d02009-08-18 13:23:37 +01001#ifndef BCM63XX_REGS_H_
2#define BCM63XX_REGS_H_
3
4/*************************************************************************
5 * _REG relative to RSET_PERF
6 *************************************************************************/
7
8/* Chip Identifier / Revision register */
9#define PERF_REV_REG 0x0
10#define REV_CHIPID_SHIFT 16
11#define REV_CHIPID_MASK (0xffff << REV_CHIPID_SHIFT)
12#define REV_REVID_SHIFT 0
13#define REV_REVID_MASK (0xffff << REV_REVID_SHIFT)
14
15/* Clock Control register */
16#define PERF_CKCTL_REG 0x4
17
Jonas Gorskie5766ae2012-07-24 16:33:12 +020018#define CKCTL_6328_PHYMIPS_EN (1 << 0)
19#define CKCTL_6328_ADSL_QPROC_EN (1 << 1)
20#define CKCTL_6328_ADSL_AFE_EN (1 << 2)
21#define CKCTL_6328_ADSL_EN (1 << 3)
22#define CKCTL_6328_MIPS_EN (1 << 4)
23#define CKCTL_6328_SAR_EN (1 << 5)
24#define CKCTL_6328_PCM_EN (1 << 6)
25#define CKCTL_6328_USBD_EN (1 << 7)
26#define CKCTL_6328_USBH_EN (1 << 8)
27#define CKCTL_6328_HSSPI_EN (1 << 9)
28#define CKCTL_6328_PCIE_EN (1 << 10)
29#define CKCTL_6328_ROBOSW_EN (1 << 11)
30
31#define CKCTL_6328_ALL_SAFE_EN (CKCTL_6328_PHYMIPS_EN | \
32 CKCTL_6328_ADSL_QPROC_EN | \
33 CKCTL_6328_ADSL_AFE_EN | \
34 CKCTL_6328_ADSL_EN | \
35 CKCTL_6328_SAR_EN | \
36 CKCTL_6328_PCM_EN | \
37 CKCTL_6328_USBD_EN | \
38 CKCTL_6328_USBH_EN | \
39 CKCTL_6328_ROBOSW_EN | \
40 CKCTL_6328_PCIE_EN)
41
Maxime Bizone7300d02009-08-18 13:23:37 +010042#define CKCTL_6338_ADSLPHY_EN (1 << 0)
43#define CKCTL_6338_MPI_EN (1 << 1)
44#define CKCTL_6338_DRAM_EN (1 << 2)
45#define CKCTL_6338_ENET_EN (1 << 4)
46#define CKCTL_6338_USBS_EN (1 << 4)
47#define CKCTL_6338_SAR_EN (1 << 5)
48#define CKCTL_6338_SPI_EN (1 << 9)
49
50#define CKCTL_6338_ALL_SAFE_EN (CKCTL_6338_ADSLPHY_EN | \
51 CKCTL_6338_MPI_EN | \
52 CKCTL_6338_ENET_EN | \
53 CKCTL_6338_SAR_EN | \
54 CKCTL_6338_SPI_EN)
55
56#define CKCTL_6345_CPU_EN (1 << 0)
57#define CKCTL_6345_BUS_EN (1 << 1)
58#define CKCTL_6345_EBI_EN (1 << 2)
59#define CKCTL_6345_UART_EN (1 << 3)
60#define CKCTL_6345_ADSLPHY_EN (1 << 4)
61#define CKCTL_6345_ENET_EN (1 << 7)
62#define CKCTL_6345_USBH_EN (1 << 8)
63
64#define CKCTL_6345_ALL_SAFE_EN (CKCTL_6345_ENET_EN | \
65 CKCTL_6345_USBH_EN | \
66 CKCTL_6345_ADSLPHY_EN)
67
68#define CKCTL_6348_ADSLPHY_EN (1 << 0)
69#define CKCTL_6348_MPI_EN (1 << 1)
70#define CKCTL_6348_SDRAM_EN (1 << 2)
71#define CKCTL_6348_M2M_EN (1 << 3)
72#define CKCTL_6348_ENET_EN (1 << 4)
73#define CKCTL_6348_SAR_EN (1 << 5)
74#define CKCTL_6348_USBS_EN (1 << 6)
75#define CKCTL_6348_USBH_EN (1 << 8)
76#define CKCTL_6348_SPI_EN (1 << 9)
77
78#define CKCTL_6348_ALL_SAFE_EN (CKCTL_6348_ADSLPHY_EN | \
79 CKCTL_6348_M2M_EN | \
80 CKCTL_6348_ENET_EN | \
81 CKCTL_6348_SAR_EN | \
82 CKCTL_6348_USBS_EN | \
83 CKCTL_6348_USBH_EN | \
84 CKCTL_6348_SPI_EN)
85
86#define CKCTL_6358_ENET_EN (1 << 4)
87#define CKCTL_6358_ADSLPHY_EN (1 << 5)
88#define CKCTL_6358_PCM_EN (1 << 8)
89#define CKCTL_6358_SPI_EN (1 << 9)
90#define CKCTL_6358_USBS_EN (1 << 10)
91#define CKCTL_6358_SAR_EN (1 << 11)
92#define CKCTL_6358_EMUSB_EN (1 << 17)
93#define CKCTL_6358_ENET0_EN (1 << 18)
94#define CKCTL_6358_ENET1_EN (1 << 19)
95#define CKCTL_6358_USBSU_EN (1 << 20)
96#define CKCTL_6358_EPHY_EN (1 << 21)
97
98#define CKCTL_6358_ALL_SAFE_EN (CKCTL_6358_ENET_EN | \
99 CKCTL_6358_ADSLPHY_EN | \
100 CKCTL_6358_PCM_EN | \
101 CKCTL_6358_SPI_EN | \
102 CKCTL_6358_USBS_EN | \
103 CKCTL_6358_SAR_EN | \
104 CKCTL_6358_EMUSB_EN | \
105 CKCTL_6358_ENET0_EN | \
106 CKCTL_6358_ENET1_EN | \
107 CKCTL_6358_USBSU_EN | \
108 CKCTL_6358_EPHY_EN)
109
Maxime Bizon04712f32011-11-04 19:09:35 +0100110#define CKCTL_6368_VDSL_QPROC_EN (1 << 2)
111#define CKCTL_6368_VDSL_AFE_EN (1 << 3)
112#define CKCTL_6368_VDSL_BONDING_EN (1 << 4)
113#define CKCTL_6368_VDSL_EN (1 << 5)
114#define CKCTL_6368_PHYMIPS_EN (1 << 6)
115#define CKCTL_6368_SWPKT_USB_EN (1 << 7)
116#define CKCTL_6368_SWPKT_SAR_EN (1 << 8)
Florian Fainellid9831a42012-07-04 16:57:09 +0200117#define CKCTL_6368_SPI_EN (1 << 9)
118#define CKCTL_6368_USBD_EN (1 << 10)
119#define CKCTL_6368_SAR_EN (1 << 11)
120#define CKCTL_6368_ROBOSW_EN (1 << 12)
121#define CKCTL_6368_UTOPIA_EN (1 << 13)
122#define CKCTL_6368_PCM_EN (1 << 14)
123#define CKCTL_6368_USBH_EN (1 << 15)
Maxime Bizon04712f32011-11-04 19:09:35 +0100124#define CKCTL_6368_DISABLE_GLESS_EN (1 << 16)
Florian Fainellid9831a42012-07-04 16:57:09 +0200125#define CKCTL_6368_NAND_EN (1 << 17)
126#define CKCTL_6368_IPSEC_EN (1 << 18)
Maxime Bizon04712f32011-11-04 19:09:35 +0100127
128#define CKCTL_6368_ALL_SAFE_EN (CKCTL_6368_SWPKT_USB_EN | \
129 CKCTL_6368_SWPKT_SAR_EN | \
Florian Fainellid9831a42012-07-04 16:57:09 +0200130 CKCTL_6368_SPI_EN | \
131 CKCTL_6368_USBD_EN | \
132 CKCTL_6368_SAR_EN | \
133 CKCTL_6368_ROBOSW_EN | \
134 CKCTL_6368_UTOPIA_EN | \
135 CKCTL_6368_PCM_EN | \
136 CKCTL_6368_USBH_EN | \
Maxime Bizon04712f32011-11-04 19:09:35 +0100137 CKCTL_6368_DISABLE_GLESS_EN | \
Florian Fainellid9831a42012-07-04 16:57:09 +0200138 CKCTL_6368_NAND_EN | \
139 CKCTL_6368_IPSEC_EN)
Maxime Bizon04712f32011-11-04 19:09:35 +0100140
Maxime Bizone7300d02009-08-18 13:23:37 +0100141/* System PLL Control register */
142#define PERF_SYS_PLL_CTL_REG 0x8
143#define SYS_PLL_SOFT_RESET 0x1
144
145/* Interrupt Mask register */
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200146#define PERF_IRQMASK_6328_REG 0x20
Maxime Bizonf61cced2011-11-04 19:09:31 +0100147#define PERF_IRQMASK_6338_REG 0xc
148#define PERF_IRQMASK_6345_REG 0xc
149#define PERF_IRQMASK_6348_REG 0xc
150#define PERF_IRQMASK_6358_REG 0xc
Maxime Bizon04712f32011-11-04 19:09:35 +0100151#define PERF_IRQMASK_6368_REG 0x20
Maxime Bizone7300d02009-08-18 13:23:37 +0100152
153/* Interrupt Status register */
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200154#define PERF_IRQSTAT_6328_REG 0x28
Maxime Bizonf61cced2011-11-04 19:09:31 +0100155#define PERF_IRQSTAT_6338_REG 0x10
156#define PERF_IRQSTAT_6345_REG 0x10
157#define PERF_IRQSTAT_6348_REG 0x10
158#define PERF_IRQSTAT_6358_REG 0x10
Maxime Bizon04712f32011-11-04 19:09:35 +0100159#define PERF_IRQSTAT_6368_REG 0x28
Maxime Bizone7300d02009-08-18 13:23:37 +0100160
161/* External Interrupt Configuration register */
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200162#define PERF_EXTIRQ_CFG_REG_6328 0x18
Maxime Bizon62248922011-11-04 19:09:34 +0100163#define PERF_EXTIRQ_CFG_REG_6338 0x14
164#define PERF_EXTIRQ_CFG_REG_6348 0x14
165#define PERF_EXTIRQ_CFG_REG_6358 0x14
Maxime Bizon04712f32011-11-04 19:09:35 +0100166#define PERF_EXTIRQ_CFG_REG_6368 0x18
167
168#define PERF_EXTIRQ_CFG_REG2_6368 0x1c
Maxime Bizone7300d02009-08-18 13:23:37 +0100169
Maxime Bizon62248922011-11-04 19:09:34 +0100170/* for 6348 only */
171#define EXTIRQ_CFG_SENSE_6348(x) (1 << (x))
172#define EXTIRQ_CFG_STAT_6348(x) (1 << (x + 5))
173#define EXTIRQ_CFG_CLEAR_6348(x) (1 << (x + 10))
174#define EXTIRQ_CFG_MASK_6348(x) (1 << (x + 15))
175#define EXTIRQ_CFG_BOTHEDGE_6348(x) (1 << (x + 20))
176#define EXTIRQ_CFG_LEVELSENSE_6348(x) (1 << (x + 25))
177#define EXTIRQ_CFG_CLEAR_ALL_6348 (0xf << 10)
178#define EXTIRQ_CFG_MASK_ALL_6348 (0xf << 15)
179
180/* for all others */
181#define EXTIRQ_CFG_SENSE(x) (1 << (x))
182#define EXTIRQ_CFG_STAT(x) (1 << (x + 4))
183#define EXTIRQ_CFG_CLEAR(x) (1 << (x + 8))
184#define EXTIRQ_CFG_MASK(x) (1 << (x + 12))
185#define EXTIRQ_CFG_BOTHEDGE(x) (1 << (x + 16))
186#define EXTIRQ_CFG_LEVELSENSE(x) (1 << (x + 20))
187#define EXTIRQ_CFG_CLEAR_ALL (0xf << 8)
188#define EXTIRQ_CFG_MASK_ALL (0xf << 12)
Maxime Bizone7300d02009-08-18 13:23:37 +0100189
190/* Soft Reset register */
191#define PERF_SOFTRESET_REG 0x28
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200192#define PERF_SOFTRESET_6328_REG 0x10
Maxime Bizon04712f32011-11-04 19:09:35 +0100193#define PERF_SOFTRESET_6368_REG 0x10
Maxime Bizone7300d02009-08-18 13:23:37 +0100194
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200195#define SOFTRESET_6328_SPI_MASK (1 << 0)
196#define SOFTRESET_6328_EPHY_MASK (1 << 1)
197#define SOFTRESET_6328_SAR_MASK (1 << 2)
198#define SOFTRESET_6328_ENETSW_MASK (1 << 3)
199#define SOFTRESET_6328_USBS_MASK (1 << 4)
200#define SOFTRESET_6328_USBH_MASK (1 << 5)
201#define SOFTRESET_6328_PCM_MASK (1 << 6)
202#define SOFTRESET_6328_PCIE_CORE_MASK (1 << 7)
203#define SOFTRESET_6328_PCIE_MASK (1 << 8)
204#define SOFTRESET_6328_PCIE_EXT_MASK (1 << 9)
205#define SOFTRESET_6328_PCIE_HARD_MASK (1 << 10)
206
Maxime Bizone7300d02009-08-18 13:23:37 +0100207#define SOFTRESET_6338_SPI_MASK (1 << 0)
208#define SOFTRESET_6338_ENET_MASK (1 << 2)
209#define SOFTRESET_6338_USBH_MASK (1 << 3)
210#define SOFTRESET_6338_USBS_MASK (1 << 4)
211#define SOFTRESET_6338_ADSL_MASK (1 << 5)
212#define SOFTRESET_6338_DMAMEM_MASK (1 << 6)
213#define SOFTRESET_6338_SAR_MASK (1 << 7)
214#define SOFTRESET_6338_ACLC_MASK (1 << 8)
215#define SOFTRESET_6338_ADSLMIPSPLL_MASK (1 << 10)
216#define SOFTRESET_6338_ALL (SOFTRESET_6338_SPI_MASK | \
217 SOFTRESET_6338_ENET_MASK | \
218 SOFTRESET_6338_USBH_MASK | \
219 SOFTRESET_6338_USBS_MASK | \
220 SOFTRESET_6338_ADSL_MASK | \
221 SOFTRESET_6338_DMAMEM_MASK | \
222 SOFTRESET_6338_SAR_MASK | \
223 SOFTRESET_6338_ACLC_MASK | \
224 SOFTRESET_6338_ADSLMIPSPLL_MASK)
225
226#define SOFTRESET_6348_SPI_MASK (1 << 0)
227#define SOFTRESET_6348_ENET_MASK (1 << 2)
228#define SOFTRESET_6348_USBH_MASK (1 << 3)
229#define SOFTRESET_6348_USBS_MASK (1 << 4)
230#define SOFTRESET_6348_ADSL_MASK (1 << 5)
231#define SOFTRESET_6348_DMAMEM_MASK (1 << 6)
232#define SOFTRESET_6348_SAR_MASK (1 << 7)
233#define SOFTRESET_6348_ACLC_MASK (1 << 8)
234#define SOFTRESET_6348_ADSLMIPSPLL_MASK (1 << 10)
235
236#define SOFTRESET_6348_ALL (SOFTRESET_6348_SPI_MASK | \
237 SOFTRESET_6348_ENET_MASK | \
238 SOFTRESET_6348_USBH_MASK | \
239 SOFTRESET_6348_USBS_MASK | \
240 SOFTRESET_6348_ADSL_MASK | \
241 SOFTRESET_6348_DMAMEM_MASK | \
242 SOFTRESET_6348_SAR_MASK | \
243 SOFTRESET_6348_ACLC_MASK | \
244 SOFTRESET_6348_ADSLMIPSPLL_MASK)
245
Maxime Bizon04712f32011-11-04 19:09:35 +0100246#define SOFTRESET_6368_SPI_MASK (1 << 0)
247#define SOFTRESET_6368_MPI_MASK (1 << 3)
248#define SOFTRESET_6368_EPHY_MASK (1 << 6)
249#define SOFTRESET_6368_SAR_MASK (1 << 7)
250#define SOFTRESET_6368_ENETSW_MASK (1 << 10)
251#define SOFTRESET_6368_USBS_MASK (1 << 11)
252#define SOFTRESET_6368_USBH_MASK (1 << 12)
253#define SOFTRESET_6368_PCM_MASK (1 << 13)
254
Maxime Bizone7300d02009-08-18 13:23:37 +0100255/* MIPS PLL control register */
256#define PERF_MIPSPLLCTL_REG 0x34
257#define MIPSPLLCTL_N1_SHIFT 20
258#define MIPSPLLCTL_N1_MASK (0x7 << MIPSPLLCTL_N1_SHIFT)
259#define MIPSPLLCTL_N2_SHIFT 15
260#define MIPSPLLCTL_N2_MASK (0x1f << MIPSPLLCTL_N2_SHIFT)
261#define MIPSPLLCTL_M1REF_SHIFT 12
262#define MIPSPLLCTL_M1REF_MASK (0x7 << MIPSPLLCTL_M1REF_SHIFT)
263#define MIPSPLLCTL_M2REF_SHIFT 9
264#define MIPSPLLCTL_M2REF_MASK (0x7 << MIPSPLLCTL_M2REF_SHIFT)
265#define MIPSPLLCTL_M1CPU_SHIFT 6
266#define MIPSPLLCTL_M1CPU_MASK (0x7 << MIPSPLLCTL_M1CPU_SHIFT)
267#define MIPSPLLCTL_M1BUS_SHIFT 3
268#define MIPSPLLCTL_M1BUS_MASK (0x7 << MIPSPLLCTL_M1BUS_SHIFT)
269#define MIPSPLLCTL_M2BUS_SHIFT 0
270#define MIPSPLLCTL_M2BUS_MASK (0x7 << MIPSPLLCTL_M2BUS_SHIFT)
271
272/* ADSL PHY PLL Control register */
273#define PERF_ADSLPLLCTL_REG 0x38
274#define ADSLPLLCTL_N1_SHIFT 20
275#define ADSLPLLCTL_N1_MASK (0x7 << ADSLPLLCTL_N1_SHIFT)
276#define ADSLPLLCTL_N2_SHIFT 15
277#define ADSLPLLCTL_N2_MASK (0x1f << ADSLPLLCTL_N2_SHIFT)
278#define ADSLPLLCTL_M1REF_SHIFT 12
279#define ADSLPLLCTL_M1REF_MASK (0x7 << ADSLPLLCTL_M1REF_SHIFT)
280#define ADSLPLLCTL_M2REF_SHIFT 9
281#define ADSLPLLCTL_M2REF_MASK (0x7 << ADSLPLLCTL_M2REF_SHIFT)
282#define ADSLPLLCTL_M1CPU_SHIFT 6
283#define ADSLPLLCTL_M1CPU_MASK (0x7 << ADSLPLLCTL_M1CPU_SHIFT)
284#define ADSLPLLCTL_M1BUS_SHIFT 3
285#define ADSLPLLCTL_M1BUS_MASK (0x7 << ADSLPLLCTL_M1BUS_SHIFT)
286#define ADSLPLLCTL_M2BUS_SHIFT 0
287#define ADSLPLLCTL_M2BUS_MASK (0x7 << ADSLPLLCTL_M2BUS_SHIFT)
288
289#define ADSLPLLCTL_VAL(n1, n2, m1ref, m2ref, m1cpu, m1bus, m2bus) \
290 (((n1) << ADSLPLLCTL_N1_SHIFT) | \
291 ((n2) << ADSLPLLCTL_N2_SHIFT) | \
292 ((m1ref) << ADSLPLLCTL_M1REF_SHIFT) | \
293 ((m2ref) << ADSLPLLCTL_M2REF_SHIFT) | \
294 ((m1cpu) << ADSLPLLCTL_M1CPU_SHIFT) | \
295 ((m1bus) << ADSLPLLCTL_M1BUS_SHIFT) | \
296 ((m2bus) << ADSLPLLCTL_M2BUS_SHIFT))
297
298
299/*************************************************************************
300 * _REG relative to RSET_TIMER
301 *************************************************************************/
302
303#define BCM63XX_TIMER_COUNT 4
304#define TIMER_T0_ID 0
305#define TIMER_T1_ID 1
306#define TIMER_T2_ID 2
307#define TIMER_WDT_ID 3
308
309/* Timer irqstat register */
310#define TIMER_IRQSTAT_REG 0
311#define TIMER_IRQSTAT_TIMER_CAUSE(x) (1 << (x))
312#define TIMER_IRQSTAT_TIMER0_CAUSE (1 << 0)
313#define TIMER_IRQSTAT_TIMER1_CAUSE (1 << 1)
314#define TIMER_IRQSTAT_TIMER2_CAUSE (1 << 2)
315#define TIMER_IRQSTAT_WDT_CAUSE (1 << 3)
316#define TIMER_IRQSTAT_TIMER_IR_EN(x) (1 << ((x) + 8))
317#define TIMER_IRQSTAT_TIMER0_IR_EN (1 << 8)
318#define TIMER_IRQSTAT_TIMER1_IR_EN (1 << 9)
319#define TIMER_IRQSTAT_TIMER2_IR_EN (1 << 10)
320
321/* Timer control register */
322#define TIMER_CTLx_REG(x) (0x4 + (x * 4))
323#define TIMER_CTL0_REG 0x4
324#define TIMER_CTL1_REG 0x8
325#define TIMER_CTL2_REG 0xC
326#define TIMER_CTL_COUNTDOWN_MASK (0x3fffffff)
327#define TIMER_CTL_MONOTONIC_MASK (1 << 30)
328#define TIMER_CTL_ENABLE_MASK (1 << 31)
329
330
331/*************************************************************************
332 * _REG relative to RSET_WDT
333 *************************************************************************/
334
335/* Watchdog default count register */
336#define WDT_DEFVAL_REG 0x0
337
338/* Watchdog control register */
339#define WDT_CTL_REG 0x4
340
341/* Watchdog control register constants */
342#define WDT_START_1 (0xff00)
343#define WDT_START_2 (0x00ff)
344#define WDT_STOP_1 (0xee00)
345#define WDT_STOP_2 (0x00ee)
346
347/* Watchdog reset length register */
348#define WDT_RSTLEN_REG 0x8
349
Jonas Gorskie5766ae2012-07-24 16:33:12 +0200350/* Watchdog soft reset register (BCM6328 only) */
351#define WDT_SOFTRESET_REG 0xc
Maxime Bizone7300d02009-08-18 13:23:37 +0100352
353/*************************************************************************
354 * _REG relative to RSET_UARTx
355 *************************************************************************/
356
357/* UART Control Register */
358#define UART_CTL_REG 0x0
359#define UART_CTL_RXTMOUTCNT_SHIFT 0
360#define UART_CTL_RXTMOUTCNT_MASK (0x1f << UART_CTL_RXTMOUTCNT_SHIFT)
361#define UART_CTL_RSTTXDN_SHIFT 5
362#define UART_CTL_RSTTXDN_MASK (1 << UART_CTL_RSTTXDN_SHIFT)
363#define UART_CTL_RSTRXFIFO_SHIFT 6
364#define UART_CTL_RSTRXFIFO_MASK (1 << UART_CTL_RSTRXFIFO_SHIFT)
365#define UART_CTL_RSTTXFIFO_SHIFT 7
366#define UART_CTL_RSTTXFIFO_MASK (1 << UART_CTL_RSTTXFIFO_SHIFT)
367#define UART_CTL_STOPBITS_SHIFT 8
368#define UART_CTL_STOPBITS_MASK (0xf << UART_CTL_STOPBITS_SHIFT)
369#define UART_CTL_STOPBITS_1 (0x7 << UART_CTL_STOPBITS_SHIFT)
370#define UART_CTL_STOPBITS_2 (0xf << UART_CTL_STOPBITS_SHIFT)
371#define UART_CTL_BITSPERSYM_SHIFT 12
372#define UART_CTL_BITSPERSYM_MASK (0x3 << UART_CTL_BITSPERSYM_SHIFT)
373#define UART_CTL_XMITBRK_SHIFT 14
374#define UART_CTL_XMITBRK_MASK (1 << UART_CTL_XMITBRK_SHIFT)
375#define UART_CTL_RSVD_SHIFT 15
376#define UART_CTL_RSVD_MASK (1 << UART_CTL_RSVD_SHIFT)
377#define UART_CTL_RXPAREVEN_SHIFT 16
378#define UART_CTL_RXPAREVEN_MASK (1 << UART_CTL_RXPAREVEN_SHIFT)
379#define UART_CTL_RXPAREN_SHIFT 17
380#define UART_CTL_RXPAREN_MASK (1 << UART_CTL_RXPAREN_SHIFT)
381#define UART_CTL_TXPAREVEN_SHIFT 18
382#define UART_CTL_TXPAREVEN_MASK (1 << UART_CTL_TXPAREVEN_SHIFT)
383#define UART_CTL_TXPAREN_SHIFT 18
384#define UART_CTL_TXPAREN_MASK (1 << UART_CTL_TXPAREN_SHIFT)
385#define UART_CTL_LOOPBACK_SHIFT 20
386#define UART_CTL_LOOPBACK_MASK (1 << UART_CTL_LOOPBACK_SHIFT)
387#define UART_CTL_RXEN_SHIFT 21
388#define UART_CTL_RXEN_MASK (1 << UART_CTL_RXEN_SHIFT)
389#define UART_CTL_TXEN_SHIFT 22
390#define UART_CTL_TXEN_MASK (1 << UART_CTL_TXEN_SHIFT)
391#define UART_CTL_BRGEN_SHIFT 23
392#define UART_CTL_BRGEN_MASK (1 << UART_CTL_BRGEN_SHIFT)
393
394/* UART Baudword register */
395#define UART_BAUD_REG 0x4
396
397/* UART Misc Control register */
398#define UART_MCTL_REG 0x8
399#define UART_MCTL_DTR_SHIFT 0
400#define UART_MCTL_DTR_MASK (1 << UART_MCTL_DTR_SHIFT)
401#define UART_MCTL_RTS_SHIFT 1
402#define UART_MCTL_RTS_MASK (1 << UART_MCTL_RTS_SHIFT)
403#define UART_MCTL_RXFIFOTHRESH_SHIFT 8
404#define UART_MCTL_RXFIFOTHRESH_MASK (0xf << UART_MCTL_RXFIFOTHRESH_SHIFT)
405#define UART_MCTL_TXFIFOTHRESH_SHIFT 12
406#define UART_MCTL_TXFIFOTHRESH_MASK (0xf << UART_MCTL_TXFIFOTHRESH_SHIFT)
407#define UART_MCTL_RXFIFOFILL_SHIFT 16
408#define UART_MCTL_RXFIFOFILL_MASK (0x1f << UART_MCTL_RXFIFOFILL_SHIFT)
409#define UART_MCTL_TXFIFOFILL_SHIFT 24
410#define UART_MCTL_TXFIFOFILL_MASK (0x1f << UART_MCTL_TXFIFOFILL_SHIFT)
411
412/* UART External Input Configuration register */
413#define UART_EXTINP_REG 0xc
414#define UART_EXTINP_RI_SHIFT 0
415#define UART_EXTINP_RI_MASK (1 << UART_EXTINP_RI_SHIFT)
416#define UART_EXTINP_CTS_SHIFT 1
417#define UART_EXTINP_CTS_MASK (1 << UART_EXTINP_CTS_SHIFT)
418#define UART_EXTINP_DCD_SHIFT 2
419#define UART_EXTINP_DCD_MASK (1 << UART_EXTINP_DCD_SHIFT)
420#define UART_EXTINP_DSR_SHIFT 3
421#define UART_EXTINP_DSR_MASK (1 << UART_EXTINP_DSR_SHIFT)
422#define UART_EXTINP_IRSTAT(x) (1 << (x + 4))
423#define UART_EXTINP_IRMASK(x) (1 << (x + 8))
424#define UART_EXTINP_IR_RI 0
425#define UART_EXTINP_IR_CTS 1
426#define UART_EXTINP_IR_DCD 2
427#define UART_EXTINP_IR_DSR 3
428#define UART_EXTINP_RI_NOSENSE_SHIFT 16
429#define UART_EXTINP_RI_NOSENSE_MASK (1 << UART_EXTINP_RI_NOSENSE_SHIFT)
430#define UART_EXTINP_CTS_NOSENSE_SHIFT 17
431#define UART_EXTINP_CTS_NOSENSE_MASK (1 << UART_EXTINP_CTS_NOSENSE_SHIFT)
432#define UART_EXTINP_DCD_NOSENSE_SHIFT 18
433#define UART_EXTINP_DCD_NOSENSE_MASK (1 << UART_EXTINP_DCD_NOSENSE_SHIFT)
434#define UART_EXTINP_DSR_NOSENSE_SHIFT 19
435#define UART_EXTINP_DSR_NOSENSE_MASK (1 << UART_EXTINP_DSR_NOSENSE_SHIFT)
436
437/* UART Interrupt register */
438#define UART_IR_REG 0x10
439#define UART_IR_MASK(x) (1 << (x + 16))
440#define UART_IR_STAT(x) (1 << (x))
441#define UART_IR_EXTIP 0
442#define UART_IR_TXUNDER 1
443#define UART_IR_TXOVER 2
444#define UART_IR_TXTRESH 3
445#define UART_IR_TXRDLATCH 4
446#define UART_IR_TXEMPTY 5
447#define UART_IR_RXUNDER 6
448#define UART_IR_RXOVER 7
449#define UART_IR_RXTIMEOUT 8
450#define UART_IR_RXFULL 9
451#define UART_IR_RXTHRESH 10
452#define UART_IR_RXNOTEMPTY 11
453#define UART_IR_RXFRAMEERR 12
454#define UART_IR_RXPARERR 13
455#define UART_IR_RXBRK 14
456#define UART_IR_TXDONE 15
457
458/* UART Fifo register */
459#define UART_FIFO_REG 0x14
460#define UART_FIFO_VALID_SHIFT 0
461#define UART_FIFO_VALID_MASK 0xff
462#define UART_FIFO_FRAMEERR_SHIFT 8
463#define UART_FIFO_FRAMEERR_MASK (1 << UART_FIFO_FRAMEERR_SHIFT)
464#define UART_FIFO_PARERR_SHIFT 9
465#define UART_FIFO_PARERR_MASK (1 << UART_FIFO_PARERR_SHIFT)
466#define UART_FIFO_BRKDET_SHIFT 10
467#define UART_FIFO_BRKDET_MASK (1 << UART_FIFO_BRKDET_SHIFT)
468#define UART_FIFO_ANYERR_MASK (UART_FIFO_FRAMEERR_MASK | \
469 UART_FIFO_PARERR_MASK | \
470 UART_FIFO_BRKDET_MASK)
471
472
473/*************************************************************************
474 * _REG relative to RSET_GPIO
475 *************************************************************************/
476
477/* GPIO registers */
478#define GPIO_CTL_HI_REG 0x0
479#define GPIO_CTL_LO_REG 0x4
480#define GPIO_DATA_HI_REG 0x8
481#define GPIO_DATA_LO_REG 0xC
Florian Fainelli92d9ae22011-11-16 19:11:21 +0100482#define GPIO_DATA_LO_REG_6345 0x8
Maxime Bizone7300d02009-08-18 13:23:37 +0100483
484/* GPIO mux registers and constants */
485#define GPIO_MODE_REG 0x18
486
487#define GPIO_MODE_6348_G4_DIAG 0x00090000
488#define GPIO_MODE_6348_G4_UTOPIA 0x00080000
489#define GPIO_MODE_6348_G4_LEGACY_LED 0x00030000
490#define GPIO_MODE_6348_G4_MII_SNOOP 0x00020000
491#define GPIO_MODE_6348_G4_EXT_EPHY 0x00010000
492#define GPIO_MODE_6348_G3_DIAG 0x00009000
493#define GPIO_MODE_6348_G3_UTOPIA 0x00008000
494#define GPIO_MODE_6348_G3_EXT_MII 0x00007000
495#define GPIO_MODE_6348_G2_DIAG 0x00000900
496#define GPIO_MODE_6348_G2_PCI 0x00000500
497#define GPIO_MODE_6348_G1_DIAG 0x00000090
498#define GPIO_MODE_6348_G1_UTOPIA 0x00000080
499#define GPIO_MODE_6348_G1_SPI_UART 0x00000060
500#define GPIO_MODE_6348_G1_SPI_MASTER 0x00000060
501#define GPIO_MODE_6348_G1_MII_PCCARD 0x00000040
502#define GPIO_MODE_6348_G1_MII_SNOOP 0x00000020
503#define GPIO_MODE_6348_G1_EXT_EPHY 0x00000010
504#define GPIO_MODE_6348_G0_DIAG 0x00000009
505#define GPIO_MODE_6348_G0_EXT_MII 0x00000007
506
507#define GPIO_MODE_6358_EXTRACS (1 << 5)
508#define GPIO_MODE_6358_UART1 (1 << 6)
509#define GPIO_MODE_6358_EXTRA_SPI_SS (1 << 7)
510#define GPIO_MODE_6358_SERIAL_LED (1 << 10)
511#define GPIO_MODE_6358_UTOPIA (1 << 12)
512
Maxime Bizon04712f32011-11-04 19:09:35 +0100513#define GPIO_MODE_6368_ANALOG_AFE_0 (1 << 0)
514#define GPIO_MODE_6368_ANALOG_AFE_1 (1 << 1)
515#define GPIO_MODE_6368_SYS_IRQ (1 << 2)
516#define GPIO_MODE_6368_SERIAL_LED_DATA (1 << 3)
517#define GPIO_MODE_6368_SERIAL_LED_CLK (1 << 4)
518#define GPIO_MODE_6368_INET_LED (1 << 5)
519#define GPIO_MODE_6368_EPHY0_LED (1 << 6)
520#define GPIO_MODE_6368_EPHY1_LED (1 << 7)
521#define GPIO_MODE_6368_EPHY2_LED (1 << 8)
522#define GPIO_MODE_6368_EPHY3_LED (1 << 9)
523#define GPIO_MODE_6368_ROBOSW_LED_DAT (1 << 10)
524#define GPIO_MODE_6368_ROBOSW_LED_CLK (1 << 11)
525#define GPIO_MODE_6368_ROBOSW_LED0 (1 << 12)
526#define GPIO_MODE_6368_ROBOSW_LED1 (1 << 13)
527#define GPIO_MODE_6368_USBD_LED (1 << 14)
528#define GPIO_MODE_6368_NTR_PULSE (1 << 15)
529#define GPIO_MODE_6368_PCI_REQ1 (1 << 16)
530#define GPIO_MODE_6368_PCI_GNT1 (1 << 17)
531#define GPIO_MODE_6368_PCI_INTB (1 << 18)
532#define GPIO_MODE_6368_PCI_REQ0 (1 << 19)
533#define GPIO_MODE_6368_PCI_GNT0 (1 << 20)
534#define GPIO_MODE_6368_PCMCIA_CD1 (1 << 22)
535#define GPIO_MODE_6368_PCMCIA_CD2 (1 << 23)
536#define GPIO_MODE_6368_PCMCIA_VS1 (1 << 24)
537#define GPIO_MODE_6368_PCMCIA_VS2 (1 << 25)
538#define GPIO_MODE_6368_EBI_CS2 (1 << 26)
539#define GPIO_MODE_6368_EBI_CS3 (1 << 27)
540#define GPIO_MODE_6368_SPI_SSN2 (1 << 28)
541#define GPIO_MODE_6368_SPI_SSN3 (1 << 29)
542#define GPIO_MODE_6368_SPI_SSN4 (1 << 30)
543#define GPIO_MODE_6368_SPI_SSN5 (1 << 31)
544
545
Kevin Cernekee18ec0e72012-06-23 04:14:54 +0000546#define GPIO_PINMUX_OTHR_REG 0x24
547#define GPIO_PINMUX_OTHR_6328_USB_SHIFT 12
548#define GPIO_PINMUX_OTHR_6328_USB_MASK (3 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
549#define GPIO_PINMUX_OTHR_6328_USB_HOST (1 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
550#define GPIO_PINMUX_OTHR_6328_USB_DEV (2 << GPIO_PINMUX_OTHR_6328_USB_SHIFT)
551
Maxime Bizon04712f32011-11-04 19:09:35 +0100552#define GPIO_BASEMODE_6368_REG 0x38
553#define GPIO_BASEMODE_6368_UART2 0x1
554#define GPIO_BASEMODE_6368_GPIO 0x0
555#define GPIO_BASEMODE_6368_MASK 0x7
556/* those bits must be kept as read in gpio basemode register*/
Maxime Bizone7300d02009-08-18 13:23:37 +0100557
Jonas Gorskiaaf3fedb2012-07-24 16:33:11 +0200558#define GPIO_STRAPBUS_REG 0x40
559#define STRAPBUS_6358_BOOT_SEL_PARALLEL (1 << 1)
560#define STRAPBUS_6358_BOOT_SEL_SERIAL (0 << 1)
561#define STRAPBUS_6368_BOOT_SEL_MASK 0x3
562#define STRAPBUS_6368_BOOT_SEL_NAND 0
563#define STRAPBUS_6368_BOOT_SEL_SERIAL 1
564#define STRAPBUS_6368_BOOT_SEL_PARALLEL 3
565
566
Maxime Bizone7300d02009-08-18 13:23:37 +0100567/*************************************************************************
568 * _REG relative to RSET_ENET
569 *************************************************************************/
570
571/* Receiver Configuration register */
572#define ENET_RXCFG_REG 0x0
573#define ENET_RXCFG_ALLMCAST_SHIFT 1
574#define ENET_RXCFG_ALLMCAST_MASK (1 << ENET_RXCFG_ALLMCAST_SHIFT)
575#define ENET_RXCFG_PROMISC_SHIFT 3
576#define ENET_RXCFG_PROMISC_MASK (1 << ENET_RXCFG_PROMISC_SHIFT)
577#define ENET_RXCFG_LOOPBACK_SHIFT 4
578#define ENET_RXCFG_LOOPBACK_MASK (1 << ENET_RXCFG_LOOPBACK_SHIFT)
579#define ENET_RXCFG_ENFLOW_SHIFT 5
580#define ENET_RXCFG_ENFLOW_MASK (1 << ENET_RXCFG_ENFLOW_SHIFT)
581
582/* Receive Maximum Length register */
583#define ENET_RXMAXLEN_REG 0x4
584#define ENET_RXMAXLEN_SHIFT 0
585#define ENET_RXMAXLEN_MASK (0x7ff << ENET_RXMAXLEN_SHIFT)
586
587/* Transmit Maximum Length register */
588#define ENET_TXMAXLEN_REG 0x8
589#define ENET_TXMAXLEN_SHIFT 0
590#define ENET_TXMAXLEN_MASK (0x7ff << ENET_TXMAXLEN_SHIFT)
591
592/* MII Status/Control register */
593#define ENET_MIISC_REG 0x10
594#define ENET_MIISC_MDCFREQDIV_SHIFT 0
595#define ENET_MIISC_MDCFREQDIV_MASK (0x7f << ENET_MIISC_MDCFREQDIV_SHIFT)
596#define ENET_MIISC_PREAMBLEEN_SHIFT 7
597#define ENET_MIISC_PREAMBLEEN_MASK (1 << ENET_MIISC_PREAMBLEEN_SHIFT)
598
599/* MII Data register */
600#define ENET_MIIDATA_REG 0x14
601#define ENET_MIIDATA_DATA_SHIFT 0
602#define ENET_MIIDATA_DATA_MASK (0xffff << ENET_MIIDATA_DATA_SHIFT)
603#define ENET_MIIDATA_TA_SHIFT 16
604#define ENET_MIIDATA_TA_MASK (0x3 << ENET_MIIDATA_TA_SHIFT)
605#define ENET_MIIDATA_REG_SHIFT 18
606#define ENET_MIIDATA_REG_MASK (0x1f << ENET_MIIDATA_REG_SHIFT)
607#define ENET_MIIDATA_PHYID_SHIFT 23
608#define ENET_MIIDATA_PHYID_MASK (0x1f << ENET_MIIDATA_PHYID_SHIFT)
609#define ENET_MIIDATA_OP_READ_MASK (0x6 << 28)
610#define ENET_MIIDATA_OP_WRITE_MASK (0x5 << 28)
611
612/* Ethernet Interrupt Mask register */
613#define ENET_IRMASK_REG 0x18
614
615/* Ethernet Interrupt register */
616#define ENET_IR_REG 0x1c
617#define ENET_IR_MII (1 << 0)
618#define ENET_IR_MIB (1 << 1)
619#define ENET_IR_FLOWC (1 << 2)
620
621/* Ethernet Control register */
622#define ENET_CTL_REG 0x2c
623#define ENET_CTL_ENABLE_SHIFT 0
624#define ENET_CTL_ENABLE_MASK (1 << ENET_CTL_ENABLE_SHIFT)
625#define ENET_CTL_DISABLE_SHIFT 1
626#define ENET_CTL_DISABLE_MASK (1 << ENET_CTL_DISABLE_SHIFT)
627#define ENET_CTL_SRESET_SHIFT 2
628#define ENET_CTL_SRESET_MASK (1 << ENET_CTL_SRESET_SHIFT)
629#define ENET_CTL_EPHYSEL_SHIFT 3
630#define ENET_CTL_EPHYSEL_MASK (1 << ENET_CTL_EPHYSEL_SHIFT)
631
632/* Transmit Control register */
633#define ENET_TXCTL_REG 0x30
634#define ENET_TXCTL_FD_SHIFT 0
635#define ENET_TXCTL_FD_MASK (1 << ENET_TXCTL_FD_SHIFT)
636
637/* Transmit Watermask register */
638#define ENET_TXWMARK_REG 0x34
639#define ENET_TXWMARK_WM_SHIFT 0
640#define ENET_TXWMARK_WM_MASK (0x3f << ENET_TXWMARK_WM_SHIFT)
641
642/* MIB Control register */
643#define ENET_MIBCTL_REG 0x38
644#define ENET_MIBCTL_RDCLEAR_SHIFT 0
645#define ENET_MIBCTL_RDCLEAR_MASK (1 << ENET_MIBCTL_RDCLEAR_SHIFT)
646
647/* Perfect Match Data Low register */
648#define ENET_PML_REG(x) (0x58 + (x) * 8)
649#define ENET_PMH_REG(x) (0x5c + (x) * 8)
650#define ENET_PMH_DATAVALID_SHIFT 16
651#define ENET_PMH_DATAVALID_MASK (1 << ENET_PMH_DATAVALID_SHIFT)
652
653/* MIB register */
654#define ENET_MIB_REG(x) (0x200 + (x) * 4)
655#define ENET_MIB_REG_COUNT 55
656
657
658/*************************************************************************
659 * _REG relative to RSET_ENETDMA
660 *************************************************************************/
661
662/* Controller Configuration Register */
663#define ENETDMA_CFG_REG (0x0)
664#define ENETDMA_CFG_EN_SHIFT 0
665#define ENETDMA_CFG_EN_MASK (1 << ENETDMA_CFG_EN_SHIFT)
666#define ENETDMA_CFG_FLOWCH_MASK(x) (1 << ((x >> 1) + 1))
667
668/* Flow Control Descriptor Low Threshold register */
669#define ENETDMA_FLOWCL_REG(x) (0x4 + (x) * 6)
670
671/* Flow Control Descriptor High Threshold register */
672#define ENETDMA_FLOWCH_REG(x) (0x8 + (x) * 6)
673
674/* Flow Control Descriptor Buffer Alloca Threshold register */
675#define ENETDMA_BUFALLOC_REG(x) (0xc + (x) * 6)
676#define ENETDMA_BUFALLOC_FORCE_SHIFT 31
677#define ENETDMA_BUFALLOC_FORCE_MASK (1 << ENETDMA_BUFALLOC_FORCE_SHIFT)
678
Kevin Cernekee6f942342012-07-09 01:41:19 +0000679/* Global interrupt status */
680#define ENETDMA_GLB_IRQSTAT_REG (0x40)
681
682/* Global interrupt mask */
683#define ENETDMA_GLB_IRQMASK_REG (0x44)
684
Maxime Bizone7300d02009-08-18 13:23:37 +0100685/* Channel Configuration register */
686#define ENETDMA_CHANCFG_REG(x) (0x100 + (x) * 0x10)
687#define ENETDMA_CHANCFG_EN_SHIFT 0
688#define ENETDMA_CHANCFG_EN_MASK (1 << ENETDMA_CHANCFG_EN_SHIFT)
689#define ENETDMA_CHANCFG_PKTHALT_SHIFT 1
690#define ENETDMA_CHANCFG_PKTHALT_MASK (1 << ENETDMA_CHANCFG_PKTHALT_SHIFT)
691
692/* Interrupt Control/Status register */
693#define ENETDMA_IR_REG(x) (0x104 + (x) * 0x10)
694#define ENETDMA_IR_BUFDONE_MASK (1 << 0)
695#define ENETDMA_IR_PKTDONE_MASK (1 << 1)
696#define ENETDMA_IR_NOTOWNER_MASK (1 << 2)
697
698/* Interrupt Mask register */
699#define ENETDMA_IRMASK_REG(x) (0x108 + (x) * 0x10)
700
701/* Maximum Burst Length */
702#define ENETDMA_MAXBURST_REG(x) (0x10C + (x) * 0x10)
703
704/* Ring Start Address register */
705#define ENETDMA_RSTART_REG(x) (0x200 + (x) * 0x10)
706
707/* State Ram Word 2 */
708#define ENETDMA_SRAM2_REG(x) (0x204 + (x) * 0x10)
709
710/* State Ram Word 3 */
711#define ENETDMA_SRAM3_REG(x) (0x208 + (x) * 0x10)
712
713/* State Ram Word 4 */
714#define ENETDMA_SRAM4_REG(x) (0x20c + (x) * 0x10)
715
716
717/*************************************************************************
Maxime Bizond430b6c2011-11-04 19:09:30 +0100718 * _REG relative to RSET_ENETDMAC
719 *************************************************************************/
720
721/* Channel Configuration register */
722#define ENETDMAC_CHANCFG_REG(x) ((x) * 0x10)
723#define ENETDMAC_CHANCFG_EN_SHIFT 0
Kevin Cernekee6f942342012-07-09 01:41:19 +0000724#define ENETDMAC_CHANCFG_EN_MASK (1 << ENETDMAC_CHANCFG_EN_SHIFT)
Maxime Bizond430b6c2011-11-04 19:09:30 +0100725#define ENETDMAC_CHANCFG_PKTHALT_SHIFT 1
Kevin Cernekee6f942342012-07-09 01:41:19 +0000726#define ENETDMAC_CHANCFG_PKTHALT_MASK (1 << ENETDMAC_CHANCFG_PKTHALT_SHIFT)
727#define ENETDMAC_CHANCFG_BUFHALT_SHIFT 2
728#define ENETDMAC_CHANCFG_BUFHALT_MASK (1 << ENETDMAC_CHANCFG_BUFHALT_SHIFT)
Maxime Bizond430b6c2011-11-04 19:09:30 +0100729
730/* Interrupt Control/Status register */
731#define ENETDMAC_IR_REG(x) (0x4 + (x) * 0x10)
732#define ENETDMAC_IR_BUFDONE_MASK (1 << 0)
733#define ENETDMAC_IR_PKTDONE_MASK (1 << 1)
734#define ENETDMAC_IR_NOTOWNER_MASK (1 << 2)
735
736/* Interrupt Mask register */
737#define ENETDMAC_IRMASK_REG(x) (0x8 + (x) * 0x10)
738
739/* Maximum Burst Length */
740#define ENETDMAC_MAXBURST_REG(x) (0xc + (x) * 0x10)
741
742
743/*************************************************************************
744 * _REG relative to RSET_ENETDMAS
745 *************************************************************************/
746
747/* Ring Start Address register */
748#define ENETDMAS_RSTART_REG(x) ((x) * 0x10)
749
750/* State Ram Word 2 */
751#define ENETDMAS_SRAM2_REG(x) (0x4 + (x) * 0x10)
752
753/* State Ram Word 3 */
754#define ENETDMAS_SRAM3_REG(x) (0x8 + (x) * 0x10)
755
756/* State Ram Word 4 */
757#define ENETDMAS_SRAM4_REG(x) (0xc + (x) * 0x10)
758
759
760/*************************************************************************
761 * _REG relative to RSET_ENETSW
762 *************************************************************************/
763
764/* MIB register */
765#define ENETSW_MIB_REG(x) (0x2800 + (x) * 4)
766#define ENETSW_MIB_REG_COUNT 47
767
768
769/*************************************************************************
Maxime Bizone7300d02009-08-18 13:23:37 +0100770 * _REG relative to RSET_OHCI_PRIV
771 *************************************************************************/
772
773#define OHCI_PRIV_REG 0x0
774#define OHCI_PRIV_PORT1_HOST_SHIFT 0
775#define OHCI_PRIV_PORT1_HOST_MASK (1 << OHCI_PRIV_PORT1_HOST_SHIFT)
776#define OHCI_PRIV_REG_SWAP_SHIFT 3
777#define OHCI_PRIV_REG_SWAP_MASK (1 << OHCI_PRIV_REG_SWAP_SHIFT)
778
779
780/*************************************************************************
781 * _REG relative to RSET_USBH_PRIV
782 *************************************************************************/
783
Maxime Bizon04712f32011-11-04 19:09:35 +0100784#define USBH_PRIV_SWAP_6358_REG 0x0
785#define USBH_PRIV_SWAP_6368_REG 0x1c
786
Kevin Cernekee18ec0e72012-06-23 04:14:54 +0000787#define USBH_PRIV_SWAP_USBD_SHIFT 6
788#define USBH_PRIV_SWAP_USBD_MASK (1 << USBH_PRIV_SWAP_USBD_SHIFT)
Maxime Bizone7300d02009-08-18 13:23:37 +0100789#define USBH_PRIV_SWAP_EHCI_ENDN_SHIFT 4
790#define USBH_PRIV_SWAP_EHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_EHCI_ENDN_SHIFT)
791#define USBH_PRIV_SWAP_EHCI_DATA_SHIFT 3
792#define USBH_PRIV_SWAP_EHCI_DATA_MASK (1 << USBH_PRIV_SWAP_EHCI_DATA_SHIFT)
793#define USBH_PRIV_SWAP_OHCI_ENDN_SHIFT 1
794#define USBH_PRIV_SWAP_OHCI_ENDN_MASK (1 << USBH_PRIV_SWAP_OHCI_ENDN_SHIFT)
795#define USBH_PRIV_SWAP_OHCI_DATA_SHIFT 0
796#define USBH_PRIV_SWAP_OHCI_DATA_MASK (1 << USBH_PRIV_SWAP_OHCI_DATA_SHIFT)
797
Kevin Cernekee5fd66c22012-07-09 01:41:20 +0000798#define USBH_PRIV_UTMI_CTL_6368_REG 0x10
799#define USBH_PRIV_UTMI_CTL_NODRIV_SHIFT 12
800#define USBH_PRIV_UTMI_CTL_NODRIV_MASK (0xf << USBH_PRIV_UTMI_CTL_NODRIV_SHIFT)
801#define USBH_PRIV_UTMI_CTL_HOSTB_SHIFT 0
802#define USBH_PRIV_UTMI_CTL_HOSTB_MASK (0xf << USBH_PRIV_UTMI_CTL_HOSTB_SHIFT)
803
Maxime Bizon04712f32011-11-04 19:09:35 +0100804#define USBH_PRIV_TEST_6358_REG 0x24
805#define USBH_PRIV_TEST_6368_REG 0x14
806
807#define USBH_PRIV_SETUP_6368_REG 0x28
808#define USBH_PRIV_SETUP_IOC_SHIFT 4
809#define USBH_PRIV_SETUP_IOC_MASK (1 << USBH_PRIV_SETUP_IOC_SHIFT)
810
Maxime Bizone7300d02009-08-18 13:23:37 +0100811
Kevin Cernekee5fd66c22012-07-09 01:41:20 +0000812/*************************************************************************
813 * _REG relative to RSET_USBD
814 *************************************************************************/
815
816/* General control */
817#define USBD_CONTROL_REG 0x00
818#define USBD_CONTROL_TXZLENINS_SHIFT 14
819#define USBD_CONTROL_TXZLENINS_MASK (1 << USBD_CONTROL_TXZLENINS_SHIFT)
820#define USBD_CONTROL_AUTO_CSRS_SHIFT 13
821#define USBD_CONTROL_AUTO_CSRS_MASK (1 << USBD_CONTROL_AUTO_CSRS_SHIFT)
822#define USBD_CONTROL_RXZSCFG_SHIFT 12
823#define USBD_CONTROL_RXZSCFG_MASK (1 << USBD_CONTROL_RXZSCFG_SHIFT)
824#define USBD_CONTROL_INIT_SEL_SHIFT 8
825#define USBD_CONTROL_INIT_SEL_MASK (0xf << USBD_CONTROL_INIT_SEL_SHIFT)
826#define USBD_CONTROL_FIFO_RESET_SHIFT 6
827#define USBD_CONTROL_FIFO_RESET_MASK (3 << USBD_CONTROL_FIFO_RESET_SHIFT)
828#define USBD_CONTROL_SETUPERRLOCK_SHIFT 5
829#define USBD_CONTROL_SETUPERRLOCK_MASK (1 << USBD_CONTROL_SETUPERRLOCK_SHIFT)
830#define USBD_CONTROL_DONE_CSRS_SHIFT 0
831#define USBD_CONTROL_DONE_CSRS_MASK (1 << USBD_CONTROL_DONE_CSRS_SHIFT)
832
833/* Strap options */
834#define USBD_STRAPS_REG 0x04
835#define USBD_STRAPS_APP_SELF_PWR_SHIFT 10
836#define USBD_STRAPS_APP_SELF_PWR_MASK (1 << USBD_STRAPS_APP_SELF_PWR_SHIFT)
837#define USBD_STRAPS_APP_DISCON_SHIFT 9
838#define USBD_STRAPS_APP_DISCON_MASK (1 << USBD_STRAPS_APP_DISCON_SHIFT)
839#define USBD_STRAPS_APP_CSRPRGSUP_SHIFT 8
840#define USBD_STRAPS_APP_CSRPRGSUP_MASK (1 << USBD_STRAPS_APP_CSRPRGSUP_SHIFT)
841#define USBD_STRAPS_APP_RMTWKUP_SHIFT 6
842#define USBD_STRAPS_APP_RMTWKUP_MASK (1 << USBD_STRAPS_APP_RMTWKUP_SHIFT)
843#define USBD_STRAPS_APP_RAM_IF_SHIFT 7
844#define USBD_STRAPS_APP_RAM_IF_MASK (1 << USBD_STRAPS_APP_RAM_IF_SHIFT)
845#define USBD_STRAPS_APP_8BITPHY_SHIFT 2
846#define USBD_STRAPS_APP_8BITPHY_MASK (1 << USBD_STRAPS_APP_8BITPHY_SHIFT)
847#define USBD_STRAPS_SPEED_SHIFT 0
848#define USBD_STRAPS_SPEED_MASK (3 << USBD_STRAPS_SPEED_SHIFT)
849
850/* Stall control */
851#define USBD_STALL_REG 0x08
852#define USBD_STALL_UPDATE_SHIFT 7
853#define USBD_STALL_UPDATE_MASK (1 << USBD_STALL_UPDATE_SHIFT)
854#define USBD_STALL_ENABLE_SHIFT 6
855#define USBD_STALL_ENABLE_MASK (1 << USBD_STALL_ENABLE_SHIFT)
856#define USBD_STALL_EPNUM_SHIFT 0
857#define USBD_STALL_EPNUM_MASK (0xf << USBD_STALL_EPNUM_SHIFT)
858
859/* General status */
860#define USBD_STATUS_REG 0x0c
861#define USBD_STATUS_SOF_SHIFT 16
862#define USBD_STATUS_SOF_MASK (0x7ff << USBD_STATUS_SOF_SHIFT)
863#define USBD_STATUS_SPD_SHIFT 12
864#define USBD_STATUS_SPD_MASK (3 << USBD_STATUS_SPD_SHIFT)
865#define USBD_STATUS_ALTINTF_SHIFT 8
866#define USBD_STATUS_ALTINTF_MASK (0xf << USBD_STATUS_ALTINTF_SHIFT)
867#define USBD_STATUS_INTF_SHIFT 4
868#define USBD_STATUS_INTF_MASK (0xf << USBD_STATUS_INTF_SHIFT)
869#define USBD_STATUS_CFG_SHIFT 0
870#define USBD_STATUS_CFG_MASK (0xf << USBD_STATUS_CFG_SHIFT)
871
872/* Other events */
873#define USBD_EVENTS_REG 0x10
874#define USBD_EVENTS_USB_LINK_SHIFT 10
875#define USBD_EVENTS_USB_LINK_MASK (1 << USBD_EVENTS_USB_LINK_SHIFT)
876
877/* IRQ status */
878#define USBD_EVENT_IRQ_STATUS_REG 0x14
879
880/* IRQ level (2 bits per IRQ event) */
881#define USBD_EVENT_IRQ_CFG_HI_REG 0x18
882
883#define USBD_EVENT_IRQ_CFG_LO_REG 0x1c
884
885#define USBD_EVENT_IRQ_CFG_SHIFT(x) ((x & 0xf) << 1)
886#define USBD_EVENT_IRQ_CFG_MASK(x) (3 << USBD_EVENT_IRQ_CFG_SHIFT(x))
887#define USBD_EVENT_IRQ_CFG_RISING(x) (0 << USBD_EVENT_IRQ_CFG_SHIFT(x))
888#define USBD_EVENT_IRQ_CFG_FALLING(x) (1 << USBD_EVENT_IRQ_CFG_SHIFT(x))
889
890/* IRQ mask (1=unmasked) */
891#define USBD_EVENT_IRQ_MASK_REG 0x20
892
893/* IRQ bits */
894#define USBD_EVENT_IRQ_USB_LINK 10
895#define USBD_EVENT_IRQ_SETCFG 9
896#define USBD_EVENT_IRQ_SETINTF 8
897#define USBD_EVENT_IRQ_ERRATIC_ERR 7
898#define USBD_EVENT_IRQ_SET_CSRS 6
899#define USBD_EVENT_IRQ_SUSPEND 5
900#define USBD_EVENT_IRQ_EARLY_SUSPEND 4
901#define USBD_EVENT_IRQ_SOF 3
902#define USBD_EVENT_IRQ_ENUM_ON 2
903#define USBD_EVENT_IRQ_SETUP 1
904#define USBD_EVENT_IRQ_USB_RESET 0
905
906/* TX FIFO partitioning */
907#define USBD_TXFIFO_CONFIG_REG 0x40
908#define USBD_TXFIFO_CONFIG_END_SHIFT 16
909#define USBD_TXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
910#define USBD_TXFIFO_CONFIG_START_SHIFT 0
911#define USBD_TXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
912
913/* RX FIFO partitioning */
914#define USBD_RXFIFO_CONFIG_REG 0x44
915#define USBD_RXFIFO_CONFIG_END_SHIFT 16
916#define USBD_RXFIFO_CONFIG_END_MASK (0xff << USBD_TXFIFO_CONFIG_END_SHIFT)
917#define USBD_RXFIFO_CONFIG_START_SHIFT 0
918#define USBD_RXFIFO_CONFIG_START_MASK (0xff << USBD_TXFIFO_CONFIG_START_SHIFT)
919
920/* TX FIFO/endpoint configuration */
921#define USBD_TXFIFO_EPSIZE_REG 0x48
922
923/* RX FIFO/endpoint configuration */
924#define USBD_RXFIFO_EPSIZE_REG 0x4c
925
926/* Endpoint<->DMA mappings */
927#define USBD_EPNUM_TYPEMAP_REG 0x50
928#define USBD_EPNUM_TYPEMAP_TYPE_SHIFT 8
929#define USBD_EPNUM_TYPEMAP_TYPE_MASK (0x3 << USBD_EPNUM_TYPEMAP_TYPE_SHIFT)
930#define USBD_EPNUM_TYPEMAP_DMA_CH_SHIFT 0
931#define USBD_EPNUM_TYPEMAP_DMA_CH_MASK (0xf << USBD_EPNUM_TYPEMAP_DMACH_SHIFT)
932
933/* Misc per-endpoint settings */
934#define USBD_CSR_SETUPADDR_REG 0x80
935#define USBD_CSR_SETUPADDR_DEF 0xb550
936
937#define USBD_CSR_EP_REG(x) (0x84 + (x) * 4)
938#define USBD_CSR_EP_MAXPKT_SHIFT 19
939#define USBD_CSR_EP_MAXPKT_MASK (0x7ff << USBD_CSR_EP_MAXPKT_SHIFT)
940#define USBD_CSR_EP_ALTIFACE_SHIFT 15
941#define USBD_CSR_EP_ALTIFACE_MASK (0xf << USBD_CSR_EP_ALTIFACE_SHIFT)
942#define USBD_CSR_EP_IFACE_SHIFT 11
943#define USBD_CSR_EP_IFACE_MASK (0xf << USBD_CSR_EP_IFACE_SHIFT)
944#define USBD_CSR_EP_CFG_SHIFT 7
945#define USBD_CSR_EP_CFG_MASK (0xf << USBD_CSR_EP_CFG_SHIFT)
946#define USBD_CSR_EP_TYPE_SHIFT 5
947#define USBD_CSR_EP_TYPE_MASK (3 << USBD_CSR_EP_TYPE_SHIFT)
948#define USBD_CSR_EP_DIR_SHIFT 4
949#define USBD_CSR_EP_DIR_MASK (1 << USBD_CSR_EP_DIR_SHIFT)
950#define USBD_CSR_EP_LOG_SHIFT 0
951#define USBD_CSR_EP_LOG_MASK (0xf << USBD_CSR_EP_LOG_SHIFT)
952
Maxime Bizone7300d02009-08-18 13:23:37 +0100953
954/*************************************************************************
955 * _REG relative to RSET_MPI
956 *************************************************************************/
957
958/* well known (hard wired) chip select */
959#define MPI_CS_PCMCIA_COMMON 4
960#define MPI_CS_PCMCIA_ATTR 5
961#define MPI_CS_PCMCIA_IO 6
962
963/* Chip select base register */
964#define MPI_CSBASE_REG(x) (0x0 + (x) * 8)
965#define MPI_CSBASE_BASE_SHIFT 13
966#define MPI_CSBASE_BASE_MASK (0x1ffff << MPI_CSBASE_BASE_SHIFT)
967#define MPI_CSBASE_SIZE_SHIFT 0
968#define MPI_CSBASE_SIZE_MASK (0xf << MPI_CSBASE_SIZE_SHIFT)
969
970#define MPI_CSBASE_SIZE_8K 0
971#define MPI_CSBASE_SIZE_16K 1
972#define MPI_CSBASE_SIZE_32K 2
973#define MPI_CSBASE_SIZE_64K 3
974#define MPI_CSBASE_SIZE_128K 4
975#define MPI_CSBASE_SIZE_256K 5
976#define MPI_CSBASE_SIZE_512K 6
977#define MPI_CSBASE_SIZE_1M 7
978#define MPI_CSBASE_SIZE_2M 8
979#define MPI_CSBASE_SIZE_4M 9
980#define MPI_CSBASE_SIZE_8M 10
981#define MPI_CSBASE_SIZE_16M 11
982#define MPI_CSBASE_SIZE_32M 12
983#define MPI_CSBASE_SIZE_64M 13
984#define MPI_CSBASE_SIZE_128M 14
985#define MPI_CSBASE_SIZE_256M 15
986
987/* Chip select control register */
988#define MPI_CSCTL_REG(x) (0x4 + (x) * 8)
989#define MPI_CSCTL_ENABLE_MASK (1 << 0)
990#define MPI_CSCTL_WAIT_SHIFT 1
991#define MPI_CSCTL_WAIT_MASK (0x7 << MPI_CSCTL_WAIT_SHIFT)
992#define MPI_CSCTL_DATA16_MASK (1 << 4)
993#define MPI_CSCTL_SYNCMODE_MASK (1 << 7)
994#define MPI_CSCTL_TSIZE_MASK (1 << 8)
995#define MPI_CSCTL_ENDIANSWAP_MASK (1 << 10)
996#define MPI_CSCTL_SETUP_SHIFT 16
997#define MPI_CSCTL_SETUP_MASK (0xf << MPI_CSCTL_SETUP_SHIFT)
998#define MPI_CSCTL_HOLD_SHIFT 20
999#define MPI_CSCTL_HOLD_MASK (0xf << MPI_CSCTL_HOLD_SHIFT)
1000
1001/* PCI registers */
1002#define MPI_SP0_RANGE_REG 0x100
1003#define MPI_SP0_REMAP_REG 0x104
1004#define MPI_SP0_REMAP_ENABLE_MASK (1 << 0)
1005#define MPI_SP1_RANGE_REG 0x10C
1006#define MPI_SP1_REMAP_REG 0x110
1007#define MPI_SP1_REMAP_ENABLE_MASK (1 << 0)
1008
1009#define MPI_L2PCFG_REG 0x11C
1010#define MPI_L2PCFG_CFG_TYPE_SHIFT 0
1011#define MPI_L2PCFG_CFG_TYPE_MASK (0x3 << MPI_L2PCFG_CFG_TYPE_SHIFT)
1012#define MPI_L2PCFG_REG_SHIFT 2
1013#define MPI_L2PCFG_REG_MASK (0x3f << MPI_L2PCFG_REG_SHIFT)
1014#define MPI_L2PCFG_FUNC_SHIFT 8
1015#define MPI_L2PCFG_FUNC_MASK (0x7 << MPI_L2PCFG_FUNC_SHIFT)
1016#define MPI_L2PCFG_DEVNUM_SHIFT 11
1017#define MPI_L2PCFG_DEVNUM_MASK (0x1f << MPI_L2PCFG_DEVNUM_SHIFT)
1018#define MPI_L2PCFG_CFG_USEREG_MASK (1 << 30)
1019#define MPI_L2PCFG_CFG_SEL_MASK (1 << 31)
1020
1021#define MPI_L2PMEMRANGE1_REG 0x120
1022#define MPI_L2PMEMBASE1_REG 0x124
1023#define MPI_L2PMEMREMAP1_REG 0x128
1024#define MPI_L2PMEMRANGE2_REG 0x12C
1025#define MPI_L2PMEMBASE2_REG 0x130
1026#define MPI_L2PMEMREMAP2_REG 0x134
1027#define MPI_L2PIORANGE_REG 0x138
1028#define MPI_L2PIOBASE_REG 0x13C
1029#define MPI_L2PIOREMAP_REG 0x140
1030#define MPI_L2P_BASE_MASK (0xffff8000)
1031#define MPI_L2PREMAP_ENABLED_MASK (1 << 0)
1032#define MPI_L2PREMAP_IS_CARDBUS_MASK (1 << 2)
1033
1034#define MPI_PCIMODESEL_REG 0x144
1035#define MPI_PCIMODESEL_BAR1_NOSWAP_MASK (1 << 0)
1036#define MPI_PCIMODESEL_BAR2_NOSWAP_MASK (1 << 1)
1037#define MPI_PCIMODESEL_EXT_ARB_MASK (1 << 2)
1038#define MPI_PCIMODESEL_PREFETCH_SHIFT 4
1039#define MPI_PCIMODESEL_PREFETCH_MASK (0xf << MPI_PCIMODESEL_PREFETCH_SHIFT)
1040
1041#define MPI_LOCBUSCTL_REG 0x14C
1042#define MPI_LOCBUSCTL_EN_PCI_GPIO_MASK (1 << 0)
1043#define MPI_LOCBUSCTL_U2P_NOSWAP_MASK (1 << 1)
1044
1045#define MPI_LOCINT_REG 0x150
1046#define MPI_LOCINT_MASK(x) (1 << (x + 16))
1047#define MPI_LOCINT_STAT(x) (1 << (x))
1048#define MPI_LOCINT_DIR_FAILED 6
1049#define MPI_LOCINT_EXT_PCI_INT 7
1050#define MPI_LOCINT_SERR 8
1051#define MPI_LOCINT_CSERR 9
1052
1053#define MPI_PCICFGCTL_REG 0x178
1054#define MPI_PCICFGCTL_CFGADDR_SHIFT 2
1055#define MPI_PCICFGCTL_CFGADDR_MASK (0x1f << MPI_PCICFGCTL_CFGADDR_SHIFT)
1056#define MPI_PCICFGCTL_WRITEEN_MASK (1 << 7)
1057
1058#define MPI_PCICFGDATA_REG 0x17C
1059
1060/* PCI host bridge custom register */
1061#define BCMPCI_REG_TIMERS 0x40
1062#define REG_TIMER_TRDY_SHIFT 0
1063#define REG_TIMER_TRDY_MASK (0xff << REG_TIMER_TRDY_SHIFT)
1064#define REG_TIMER_RETRY_SHIFT 8
1065#define REG_TIMER_RETRY_MASK (0xff << REG_TIMER_RETRY_SHIFT)
1066
1067
1068/*************************************************************************
1069 * _REG relative to RSET_PCMCIA
1070 *************************************************************************/
1071
1072#define PCMCIA_C1_REG 0x0
1073#define PCMCIA_C1_CD1_MASK (1 << 0)
1074#define PCMCIA_C1_CD2_MASK (1 << 1)
1075#define PCMCIA_C1_VS1_MASK (1 << 2)
1076#define PCMCIA_C1_VS2_MASK (1 << 3)
1077#define PCMCIA_C1_VS1OE_MASK (1 << 6)
1078#define PCMCIA_C1_VS2OE_MASK (1 << 7)
1079#define PCMCIA_C1_CBIDSEL_SHIFT (8)
1080#define PCMCIA_C1_CBIDSEL_MASK (0x1f << PCMCIA_C1_CBIDSEL_SHIFT)
1081#define PCMCIA_C1_EN_PCMCIA_GPIO_MASK (1 << 13)
1082#define PCMCIA_C1_EN_PCMCIA_MASK (1 << 14)
1083#define PCMCIA_C1_EN_CARDBUS_MASK (1 << 15)
1084#define PCMCIA_C1_RESET_MASK (1 << 18)
1085
1086#define PCMCIA_C2_REG 0x8
1087#define PCMCIA_C2_DATA16_MASK (1 << 0)
1088#define PCMCIA_C2_BYTESWAP_MASK (1 << 1)
1089#define PCMCIA_C2_RWCOUNT_SHIFT 2
1090#define PCMCIA_C2_RWCOUNT_MASK (0x3f << PCMCIA_C2_RWCOUNT_SHIFT)
1091#define PCMCIA_C2_INACTIVE_SHIFT 8
1092#define PCMCIA_C2_INACTIVE_MASK (0x3f << PCMCIA_C2_INACTIVE_SHIFT)
1093#define PCMCIA_C2_SETUP_SHIFT 16
1094#define PCMCIA_C2_SETUP_MASK (0x3f << PCMCIA_C2_SETUP_SHIFT)
1095#define PCMCIA_C2_HOLD_SHIFT 24
1096#define PCMCIA_C2_HOLD_MASK (0x3f << PCMCIA_C2_HOLD_SHIFT)
1097
1098
1099/*************************************************************************
1100 * _REG relative to RSET_SDRAM
1101 *************************************************************************/
1102
1103#define SDRAM_CFG_REG 0x0
1104#define SDRAM_CFG_ROW_SHIFT 4
1105#define SDRAM_CFG_ROW_MASK (0x3 << SDRAM_CFG_ROW_SHIFT)
1106#define SDRAM_CFG_COL_SHIFT 6
1107#define SDRAM_CFG_COL_MASK (0x3 << SDRAM_CFG_COL_SHIFT)
1108#define SDRAM_CFG_32B_SHIFT 10
1109#define SDRAM_CFG_32B_MASK (1 << SDRAM_CFG_32B_SHIFT)
1110#define SDRAM_CFG_BANK_SHIFT 13
1111#define SDRAM_CFG_BANK_MASK (1 << SDRAM_CFG_BANK_SHIFT)
1112
Florian Fainellid61fcfe2011-11-16 20:10:36 +01001113#define SDRAM_MBASE_REG 0xc
1114
Maxime Bizone7300d02009-08-18 13:23:37 +01001115#define SDRAM_PRIO_REG 0x2C
1116#define SDRAM_PRIO_MIPS_SHIFT 29
1117#define SDRAM_PRIO_MIPS_MASK (1 << SDRAM_PRIO_MIPS_SHIFT)
1118#define SDRAM_PRIO_ADSL_SHIFT 30
1119#define SDRAM_PRIO_ADSL_MASK (1 << SDRAM_PRIO_ADSL_SHIFT)
1120#define SDRAM_PRIO_EN_SHIFT 31
1121#define SDRAM_PRIO_EN_MASK (1 << SDRAM_PRIO_EN_SHIFT)
1122
1123
1124/*************************************************************************
1125 * _REG relative to RSET_MEMC
1126 *************************************************************************/
1127
1128#define MEMC_CFG_REG 0x4
1129#define MEMC_CFG_32B_SHIFT 1
1130#define MEMC_CFG_32B_MASK (1 << MEMC_CFG_32B_SHIFT)
1131#define MEMC_CFG_COL_SHIFT 3
1132#define MEMC_CFG_COL_MASK (0x3 << MEMC_CFG_COL_SHIFT)
1133#define MEMC_CFG_ROW_SHIFT 6
1134#define MEMC_CFG_ROW_MASK (0x3 << MEMC_CFG_ROW_SHIFT)
1135
1136
1137/*************************************************************************
1138 * _REG relative to RSET_DDR
1139 *************************************************************************/
1140
Jonas Gorskie5766ae2012-07-24 16:33:12 +02001141#define DDR_CSEND_REG 0x8
1142
Maxime Bizone7300d02009-08-18 13:23:37 +01001143#define DDR_DMIPSPLLCFG_REG 0x18
1144#define DMIPSPLLCFG_M1_SHIFT 0
1145#define DMIPSPLLCFG_M1_MASK (0xff << DMIPSPLLCFG_M1_SHIFT)
1146#define DMIPSPLLCFG_N1_SHIFT 23
1147#define DMIPSPLLCFG_N1_MASK (0x3f << DMIPSPLLCFG_N1_SHIFT)
1148#define DMIPSPLLCFG_N2_SHIFT 29
1149#define DMIPSPLLCFG_N2_MASK (0x7 << DMIPSPLLCFG_N2_SHIFT)
1150
Maxime Bizon04712f32011-11-04 19:09:35 +01001151#define DDR_DMIPSPLLCFG_6368_REG 0x20
1152#define DMIPSPLLCFG_6368_P1_SHIFT 0
1153#define DMIPSPLLCFG_6368_P1_MASK (0xf << DMIPSPLLCFG_6368_P1_SHIFT)
1154#define DMIPSPLLCFG_6368_P2_SHIFT 4
1155#define DMIPSPLLCFG_6368_P2_MASK (0xf << DMIPSPLLCFG_6368_P2_SHIFT)
1156#define DMIPSPLLCFG_6368_NDIV_SHIFT 16
1157#define DMIPSPLLCFG_6368_NDIV_MASK (0x1ff << DMIPSPLLCFG_6368_NDIV_SHIFT)
1158
1159#define DDR_DMIPSPLLDIV_6368_REG 0x24
1160#define DMIPSPLLDIV_6368_MDIV_SHIFT 0
1161#define DMIPSPLLDIV_6368_MDIV_MASK (0xff << DMIPSPLLDIV_6368_MDIV_SHIFT)
1162
1163
Maxime Bizond430b6c2011-11-04 19:09:30 +01001164/*************************************************************************
1165 * _REG relative to RSET_M2M
1166 *************************************************************************/
1167
1168#define M2M_RX 0
1169#define M2M_TX 1
1170
1171#define M2M_SRC_REG(x) ((x) * 0x40 + 0x00)
1172#define M2M_DST_REG(x) ((x) * 0x40 + 0x04)
1173#define M2M_SIZE_REG(x) ((x) * 0x40 + 0x08)
1174
1175#define M2M_CTRL_REG(x) ((x) * 0x40 + 0x0c)
1176#define M2M_CTRL_ENABLE_MASK (1 << 0)
1177#define M2M_CTRL_IRQEN_MASK (1 << 1)
1178#define M2M_CTRL_ERROR_CLR_MASK (1 << 6)
1179#define M2M_CTRL_DONE_CLR_MASK (1 << 7)
1180#define M2M_CTRL_NOINC_MASK (1 << 8)
1181#define M2M_CTRL_PCMCIASWAP_MASK (1 << 9)
1182#define M2M_CTRL_SWAPBYTE_MASK (1 << 10)
1183#define M2M_CTRL_ENDIAN_MASK (1 << 11)
1184
1185#define M2M_STAT_REG(x) ((x) * 0x40 + 0x10)
1186#define M2M_STAT_DONE (1 << 0)
1187#define M2M_STAT_ERROR (1 << 1)
1188
1189#define M2M_SRCID_REG(x) ((x) * 0x40 + 0x14)
1190#define M2M_DSTID_REG(x) ((x) * 0x40 + 0x18)
1191
Florian Fainelli0f6db0d2012-07-04 16:58:35 +02001192/*************************************************************************
Florian Fainelli8aecfe92012-07-24 16:33:10 +02001193 * _REG relative to RSET_RNG
1194 *************************************************************************/
1195
1196#define RNG_CTRL 0x00
1197#define RNG_EN (1 << 0)
1198
1199#define RNG_STAT 0x04
1200#define RNG_AVAIL_MASK (0xff000000)
1201
1202#define RNG_DATA 0x08
1203#define RNG_THRES 0x0c
1204#define RNG_MASK 0x10
1205
1206/*************************************************************************
Florian Fainelli0f6db0d2012-07-04 16:58:35 +02001207 * _REG relative to RSET_SPI
1208 *************************************************************************/
1209
1210/* BCM 6338 SPI core */
1211#define SPI_6338_CMD 0x00 /* 16-bits register */
1212#define SPI_6338_INT_STATUS 0x02
1213#define SPI_6338_INT_MASK_ST 0x03
1214#define SPI_6338_INT_MASK 0x04
1215#define SPI_6338_ST 0x05
1216#define SPI_6338_CLK_CFG 0x06
1217#define SPI_6338_FILL_BYTE 0x07
1218#define SPI_6338_MSG_TAIL 0x09
1219#define SPI_6338_RX_TAIL 0x0b
1220#define SPI_6338_MSG_CTL 0x40
1221#define SPI_6338_MSG_DATA 0x41
1222#define SPI_6338_MSG_DATA_SIZE 0x3f
1223#define SPI_6338_RX_DATA 0x80
1224#define SPI_6338_RX_DATA_SIZE 0x3f
1225
1226/* BCM 6348 SPI core */
1227#define SPI_6348_CMD 0x00 /* 16-bits register */
1228#define SPI_6348_INT_STATUS 0x02
1229#define SPI_6348_INT_MASK_ST 0x03
1230#define SPI_6348_INT_MASK 0x04
1231#define SPI_6348_ST 0x05
1232#define SPI_6348_CLK_CFG 0x06
1233#define SPI_6348_FILL_BYTE 0x07
1234#define SPI_6348_MSG_TAIL 0x09
1235#define SPI_6348_RX_TAIL 0x0b
1236#define SPI_6348_MSG_CTL 0x40
1237#define SPI_6348_MSG_DATA 0x41
1238#define SPI_6348_MSG_DATA_SIZE 0x3f
1239#define SPI_6348_RX_DATA 0x80
1240#define SPI_6348_RX_DATA_SIZE 0x3f
1241
1242/* BCM 6358 SPI core */
1243#define SPI_6358_MSG_CTL 0x00 /* 16-bits register */
1244#define SPI_6358_MSG_DATA 0x02
1245#define SPI_6358_MSG_DATA_SIZE 0x21e
1246#define SPI_6358_RX_DATA 0x400
1247#define SPI_6358_RX_DATA_SIZE 0x220
1248#define SPI_6358_CMD 0x700 /* 16-bits register */
1249#define SPI_6358_INT_STATUS 0x702
1250#define SPI_6358_INT_MASK_ST 0x703
1251#define SPI_6358_INT_MASK 0x704
1252#define SPI_6358_ST 0x705
1253#define SPI_6358_CLK_CFG 0x706
1254#define SPI_6358_FILL_BYTE 0x707
1255#define SPI_6358_MSG_TAIL 0x709
1256#define SPI_6358_RX_TAIL 0x70B
1257
1258/* BCM 6358 SPI core */
1259#define SPI_6368_MSG_CTL 0x00 /* 16-bits register */
1260#define SPI_6368_MSG_DATA 0x02
1261#define SPI_6368_MSG_DATA_SIZE 0x21e
1262#define SPI_6368_RX_DATA 0x400
1263#define SPI_6368_RX_DATA_SIZE 0x220
1264#define SPI_6368_CMD 0x700 /* 16-bits register */
1265#define SPI_6368_INT_STATUS 0x702
1266#define SPI_6368_INT_MASK_ST 0x703
1267#define SPI_6368_INT_MASK 0x704
1268#define SPI_6368_ST 0x705
1269#define SPI_6368_CLK_CFG 0x706
1270#define SPI_6368_FILL_BYTE 0x707
1271#define SPI_6368_MSG_TAIL 0x709
1272#define SPI_6368_RX_TAIL 0x70B
1273
1274/* Shared SPI definitions */
1275
1276/* Message configuration */
1277#define SPI_FD_RW 0x00
1278#define SPI_HD_W 0x01
1279#define SPI_HD_R 0x02
1280#define SPI_BYTE_CNT_SHIFT 0
1281#define SPI_MSG_TYPE_SHIFT 14
1282
1283/* Command */
1284#define SPI_CMD_NOOP 0x00
1285#define SPI_CMD_SOFT_RESET 0x01
1286#define SPI_CMD_HARD_RESET 0x02
1287#define SPI_CMD_START_IMMEDIATE 0x03
1288#define SPI_CMD_COMMAND_SHIFT 0
1289#define SPI_CMD_COMMAND_MASK 0x000f
1290#define SPI_CMD_DEVICE_ID_SHIFT 4
1291#define SPI_CMD_PREPEND_BYTE_CNT_SHIFT 8
1292#define SPI_CMD_ONE_BYTE_SHIFT 11
1293#define SPI_CMD_ONE_WIRE_SHIFT 12
1294#define SPI_DEV_ID_0 0
1295#define SPI_DEV_ID_1 1
1296#define SPI_DEV_ID_2 2
1297#define SPI_DEV_ID_3 3
1298
1299/* Interrupt mask */
1300#define SPI_INTR_CMD_DONE 0x01
1301#define SPI_INTR_RX_OVERFLOW 0x02
1302#define SPI_INTR_TX_UNDERFLOW 0x04
1303#define SPI_INTR_TX_OVERFLOW 0x08
1304#define SPI_INTR_RX_UNDERFLOW 0x10
1305#define SPI_INTR_CLEAR_ALL 0x1f
1306
1307/* Status */
1308#define SPI_RX_EMPTY 0x02
1309#define SPI_CMD_BUSY 0x04
1310#define SPI_SERIAL_BUSY 0x08
1311
1312/* Clock configuration */
1313#define SPI_CLK_20MHZ 0x00
1314#define SPI_CLK_0_391MHZ 0x01
1315#define SPI_CLK_0_781MHZ 0x02 /* default */
1316#define SPI_CLK_1_563MHZ 0x03
1317#define SPI_CLK_3_125MHZ 0x04
1318#define SPI_CLK_6_250MHZ 0x05
1319#define SPI_CLK_12_50MHZ 0x06
1320#define SPI_CLK_MASK 0x07
1321#define SPI_SSOFFTIME_MASK 0x38
1322#define SPI_SSOFFTIME_SHIFT 3
1323#define SPI_BYTE_SWAP 0x80
1324
Jonas Gorskie5766ae2012-07-24 16:33:12 +02001325/*************************************************************************
1326 * _REG relative to RSET_MISC
1327 *************************************************************************/
Jonas Gorski19c860d2012-07-24 16:33:13 +02001328#define MISC_SERDES_CTRL_REG 0x0
1329#define SERDES_PCIE_EN (1 << 0)
1330#define SERDES_PCIE_EXD_EN (1 << 15)
Jonas Gorskie5766ae2012-07-24 16:33:12 +02001331
1332#define MISC_STRAPBUS_6328_REG 0x240
1333#define STRAPBUS_6328_FCVO_SHIFT 7
1334#define STRAPBUS_6328_FCVO_MASK (0x1f << STRAPBUS_6328_FCVO_SHIFT)
1335#define STRAPBUS_6328_BOOT_SEL_SERIAL (1 << 28)
1336#define STRAPBUS_6328_BOOT_SEL_NAND (0 << 28)
1337
Jonas Gorski19c860d2012-07-24 16:33:13 +02001338/*************************************************************************
1339 * _REG relative to RSET_PCIE
1340 *************************************************************************/
1341
1342#define PCIE_CONFIG2_REG 0x408
1343#define CONFIG2_BAR1_SIZE_EN 1
1344#define CONFIG2_BAR1_SIZE_MASK 0xf
1345
1346#define PCIE_IDVAL3_REG 0x43c
1347#define IDVAL3_CLASS_CODE_MASK 0xffffff
1348#define IDVAL3_SUBCLASS_SHIFT 8
1349#define IDVAL3_CLASS_SHIFT 16
1350
1351#define PCIE_DLSTATUS_REG 0x1048
1352#define DLSTATUS_PHYLINKUP (1 << 13)
1353
1354#define PCIE_BRIDGE_OPT1_REG 0x2820
1355#define OPT1_RD_BE_OPT_EN (1 << 7)
1356#define OPT1_RD_REPLY_BE_FIX_EN (1 << 9)
1357#define OPT1_PCIE_BRIDGE_HOLE_DET_EN (1 << 11)
1358#define OPT1_L1_INT_STATUS_MASK_POL (1 << 12)
1359
1360#define PCIE_BRIDGE_OPT2_REG 0x2824
1361#define OPT2_UBUS_UR_DECODE_DIS (1 << 2)
1362#define OPT2_TX_CREDIT_CHK_EN (1 << 4)
1363#define OPT2_CFG_TYPE1_BD_SEL (1 << 7)
1364#define OPT2_CFG_TYPE1_BUS_NO_SHIFT 16
1365#define OPT2_CFG_TYPE1_BUS_NO_MASK (0xff << OPT2_CFG_TYPE1_BUS_NO_SHIFT)
1366
1367#define PCIE_BRIDGE_BAR0_BASEMASK_REG 0x2828
1368#define PCIE_BRIDGE_BAR1_BASEMASK_REG 0x2830
1369#define BASEMASK_REMAP_EN (1 << 0)
1370#define BASEMASK_SWAP_EN (1 << 1)
1371#define BASEMASK_MASK_SHIFT 4
1372#define BASEMASK_MASK_MASK (0xfff << BASEMASK_MASK_SHIFT)
1373#define BASEMASK_BASE_SHIFT 20
1374#define BASEMASK_BASE_MASK (0xfff << BASEMASK_BASE_SHIFT)
1375
1376#define PCIE_BRIDGE_BAR0_REBASE_ADDR_REG 0x282c
1377#define PCIE_BRIDGE_BAR1_REBASE_ADDR_REG 0x2834
1378#define REBASE_ADDR_BASE_SHIFT 20
1379#define REBASE_ADDR_BASE_MASK (0xfff << REBASE_ADDR_BASE_SHIFT)
1380
1381#define PCIE_BRIDGE_RC_INT_MASK_REG 0x2854
1382#define PCIE_RC_INT_A (1 << 0)
1383#define PCIE_RC_INT_B (1 << 1)
1384#define PCIE_RC_INT_C (1 << 2)
1385#define PCIE_RC_INT_D (1 << 3)
1386
1387#define PCIE_DEVICE_OFFSET 0x8000
1388
Maxime Bizone7300d02009-08-18 13:23:37 +01001389#endif /* BCM63XX_REGS_H_ */