blob: 4591240eb79514fc12a4df3c516546643038d71c [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
2 * net/dsa/mv88e6xxx.c - Marvell 88e6xxx switch chip support
3 * Copyright (c) 2008 Marvell Semiconductor
4 *
Vivien Didelotb8fee952015-08-13 12:52:19 -04005 * Copyright (c) 2015 CMC Electronics, Inc.
6 * Added support for VLAN Table Unit operations
7 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 */
13
Andrew Lunn87c8cef2015-06-20 18:42:28 +020014#include <linux/debugfs.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000015#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070016#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020017#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070018#include <linux/if_bridge.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000019#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000020#include <linux/list.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000021#include <linux/module.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000022#include <linux/netdevice.h>
23#include <linux/phy.h>
Andrew Lunn87c8cef2015-06-20 18:42:28 +020024#include <linux/seq_file.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000025#include <net/dsa.h>
Vivien Didelot1f36faf2015-10-08 11:35:13 -040026#include <net/switchdev.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000027#include "mv88e6xxx.h"
28
Andrew Lunn16fe24f2015-05-06 01:09:55 +020029/* MDIO bus access can be nested in the case of PHYs connected to the
30 * internal MDIO bus of the switch, which is accessed via MDIO bus of
31 * the Ethernet interface. Avoid lockdep false positives by using
32 * mutex_lock_nested().
33 */
34static int mv88e6xxx_mdiobus_read(struct mii_bus *bus, int addr, u32 regnum)
35{
36 int ret;
37
38 mutex_lock_nested(&bus->mdio_lock, SINGLE_DEPTH_NESTING);
39 ret = bus->read(bus, addr, regnum);
40 mutex_unlock(&bus->mdio_lock);
41
42 return ret;
43}
44
45static int mv88e6xxx_mdiobus_write(struct mii_bus *bus, int addr, u32 regnum,
46 u16 val)
47{
48 int ret;
49
50 mutex_lock_nested(&bus->mdio_lock, SINGLE_DEPTH_NESTING);
51 ret = bus->write(bus, addr, regnum, val);
52 mutex_unlock(&bus->mdio_lock);
53
54 return ret;
55}
56
Barry Grussling3675c8d2013-01-08 16:05:53 +000057/* If the switch's ADDR[4:0] strap pins are strapped to zero, it will
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000058 * use all 32 SMI bus addresses on its SMI bus, and all switch registers
59 * will be directly accessible on some {device address,register address}
60 * pair. If the ADDR[4:0] pins are not strapped to zero, the switch
61 * will only respond to SMI transactions to that specific address, and
62 * an indirect addressing mechanism needs to be used to access its
63 * registers.
64 */
65static int mv88e6xxx_reg_wait_ready(struct mii_bus *bus, int sw_addr)
66{
67 int ret;
68 int i;
69
70 for (i = 0; i < 16; i++) {
Andrew Lunn16fe24f2015-05-06 01:09:55 +020071 ret = mv88e6xxx_mdiobus_read(bus, sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000072 if (ret < 0)
73 return ret;
74
Andrew Lunncca8b132015-04-02 04:06:39 +020075 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000076 return 0;
77 }
78
79 return -ETIMEDOUT;
80}
81
82int __mv88e6xxx_reg_read(struct mii_bus *bus, int sw_addr, int addr, int reg)
83{
84 int ret;
85
86 if (sw_addr == 0)
Andrew Lunn16fe24f2015-05-06 01:09:55 +020087 return mv88e6xxx_mdiobus_read(bus, addr, reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000088
Barry Grussling3675c8d2013-01-08 16:05:53 +000089 /* Wait for the bus to become free. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000090 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
91 if (ret < 0)
92 return ret;
93
Barry Grussling3675c8d2013-01-08 16:05:53 +000094 /* Transmit the read command. */
Andrew Lunn16fe24f2015-05-06 01:09:55 +020095 ret = mv88e6xxx_mdiobus_write(bus, sw_addr, SMI_CMD,
96 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000097 if (ret < 0)
98 return ret;
99
Barry Grussling3675c8d2013-01-08 16:05:53 +0000100 /* Wait for the read command to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000101 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
102 if (ret < 0)
103 return ret;
104
Barry Grussling3675c8d2013-01-08 16:05:53 +0000105 /* Read the data. */
Andrew Lunn16fe24f2015-05-06 01:09:55 +0200106 ret = mv88e6xxx_mdiobus_read(bus, sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000107 if (ret < 0)
108 return ret;
109
110 return ret & 0xffff;
111}
112
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700113/* Must be called with SMI mutex held */
114static int _mv88e6xxx_reg_read(struct dsa_switch *ds, int addr, int reg)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000115{
Guenter Roeckb184e492014-10-17 12:30:58 -0700116 struct mii_bus *bus = dsa_host_dev_to_mii_bus(ds->master_dev);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000117 int ret;
118
Guenter Roeckb184e492014-10-17 12:30:58 -0700119 if (bus == NULL)
120 return -EINVAL;
121
Guenter Roeckb184e492014-10-17 12:30:58 -0700122 ret = __mv88e6xxx_reg_read(bus, ds->pd->sw_addr, addr, reg);
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500123 if (ret < 0)
124 return ret;
125
126 dev_dbg(ds->master_dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
127 addr, reg, ret);
128
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000129 return ret;
130}
131
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700132int mv88e6xxx_reg_read(struct dsa_switch *ds, int addr, int reg)
133{
134 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
135 int ret;
136
137 mutex_lock(&ps->smi_mutex);
138 ret = _mv88e6xxx_reg_read(ds, addr, reg);
139 mutex_unlock(&ps->smi_mutex);
140
141 return ret;
142}
143
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000144int __mv88e6xxx_reg_write(struct mii_bus *bus, int sw_addr, int addr,
145 int reg, u16 val)
146{
147 int ret;
148
149 if (sw_addr == 0)
Andrew Lunn16fe24f2015-05-06 01:09:55 +0200150 return mv88e6xxx_mdiobus_write(bus, addr, reg, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000151
Barry Grussling3675c8d2013-01-08 16:05:53 +0000152 /* Wait for the bus to become free. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000153 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
154 if (ret < 0)
155 return ret;
156
Barry Grussling3675c8d2013-01-08 16:05:53 +0000157 /* Transmit the data to write. */
Andrew Lunn16fe24f2015-05-06 01:09:55 +0200158 ret = mv88e6xxx_mdiobus_write(bus, sw_addr, SMI_DATA, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000159 if (ret < 0)
160 return ret;
161
Barry Grussling3675c8d2013-01-08 16:05:53 +0000162 /* Transmit the write command. */
Andrew Lunn16fe24f2015-05-06 01:09:55 +0200163 ret = mv88e6xxx_mdiobus_write(bus, sw_addr, SMI_CMD,
164 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000165 if (ret < 0)
166 return ret;
167
Barry Grussling3675c8d2013-01-08 16:05:53 +0000168 /* Wait for the write command to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000169 ret = mv88e6xxx_reg_wait_ready(bus, sw_addr);
170 if (ret < 0)
171 return ret;
172
173 return 0;
174}
175
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700176/* Must be called with SMI mutex held */
177static int _mv88e6xxx_reg_write(struct dsa_switch *ds, int addr, int reg,
178 u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000179{
Guenter Roeckb184e492014-10-17 12:30:58 -0700180 struct mii_bus *bus = dsa_host_dev_to_mii_bus(ds->master_dev);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000181
Guenter Roeckb184e492014-10-17 12:30:58 -0700182 if (bus == NULL)
183 return -EINVAL;
184
Vivien Didelotbb92ea52015-01-23 16:10:36 -0500185 dev_dbg(ds->master_dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
186 addr, reg, val);
187
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700188 return __mv88e6xxx_reg_write(bus, ds->pd->sw_addr, addr, reg, val);
189}
190
191int mv88e6xxx_reg_write(struct dsa_switch *ds, int addr, int reg, u16 val)
192{
193 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
194 int ret;
195
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000196 mutex_lock(&ps->smi_mutex);
Guenter Roeck8d6d09e2015-03-26 18:36:31 -0700197 ret = _mv88e6xxx_reg_write(ds, addr, reg, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000198 mutex_unlock(&ps->smi_mutex);
199
200 return ret;
201}
202
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000203int mv88e6xxx_set_addr_direct(struct dsa_switch *ds, u8 *addr)
204{
Andrew Lunncca8b132015-04-02 04:06:39 +0200205 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_01, (addr[0] << 8) | addr[1]);
206 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_23, (addr[2] << 8) | addr[3]);
207 REG_WRITE(REG_GLOBAL, GLOBAL_MAC_45, (addr[4] << 8) | addr[5]);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000208
209 return 0;
210}
211
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000212int mv88e6xxx_set_addr_indirect(struct dsa_switch *ds, u8 *addr)
213{
214 int i;
215 int ret;
216
217 for (i = 0; i < 6; i++) {
218 int j;
219
Barry Grussling3675c8d2013-01-08 16:05:53 +0000220 /* Write the MAC address byte. */
Andrew Lunncca8b132015-04-02 04:06:39 +0200221 REG_WRITE(REG_GLOBAL2, GLOBAL2_SWITCH_MAC,
222 GLOBAL2_SWITCH_MAC_BUSY | (i << 8) | addr[i]);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000223
Barry Grussling3675c8d2013-01-08 16:05:53 +0000224 /* Wait for the write to complete. */
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000225 for (j = 0; j < 16; j++) {
Andrew Lunncca8b132015-04-02 04:06:39 +0200226 ret = REG_READ(REG_GLOBAL2, GLOBAL2_SWITCH_MAC);
227 if ((ret & GLOBAL2_SWITCH_MAC_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000228 break;
229 }
230 if (j == 16)
231 return -ETIMEDOUT;
232 }
233
234 return 0;
235}
236
Andrew Lunn3898c142015-05-06 01:09:53 +0200237/* Must be called with SMI mutex held */
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +0200238static int _mv88e6xxx_phy_read(struct dsa_switch *ds, int addr, int regnum)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000239{
240 if (addr >= 0)
Andrew Lunn3898c142015-05-06 01:09:53 +0200241 return _mv88e6xxx_reg_read(ds, addr, regnum);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000242 return 0xffff;
243}
244
Andrew Lunn3898c142015-05-06 01:09:53 +0200245/* Must be called with SMI mutex held */
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +0200246static int _mv88e6xxx_phy_write(struct dsa_switch *ds, int addr, int regnum,
247 u16 val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000248{
249 if (addr >= 0)
Andrew Lunn3898c142015-05-06 01:09:53 +0200250 return _mv88e6xxx_reg_write(ds, addr, regnum, val);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000251 return 0;
252}
253
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000254#ifdef CONFIG_NET_DSA_MV88E6XXX_NEED_PPU
255static int mv88e6xxx_ppu_disable(struct dsa_switch *ds)
256{
257 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000258 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000259
Andrew Lunncca8b132015-04-02 04:06:39 +0200260 ret = REG_READ(REG_GLOBAL, GLOBAL_CONTROL);
261 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL,
262 ret & ~GLOBAL_CONTROL_PPU_ENABLE);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000263
Barry Grussling19b2f972013-01-08 16:05:54 +0000264 timeout = jiffies + 1 * HZ;
265 while (time_before(jiffies, timeout)) {
Andrew Lunncca8b132015-04-02 04:06:39 +0200266 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS);
Barry Grussling19b2f972013-01-08 16:05:54 +0000267 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200268 if ((ret & GLOBAL_STATUS_PPU_MASK) !=
269 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000270 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000271 }
272
273 return -ETIMEDOUT;
274}
275
276static int mv88e6xxx_ppu_enable(struct dsa_switch *ds)
277{
278 int ret;
Barry Grussling19b2f972013-01-08 16:05:54 +0000279 unsigned long timeout;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000280
Andrew Lunncca8b132015-04-02 04:06:39 +0200281 ret = REG_READ(REG_GLOBAL, GLOBAL_CONTROL);
282 REG_WRITE(REG_GLOBAL, GLOBAL_CONTROL, ret | GLOBAL_CONTROL_PPU_ENABLE);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000283
Barry Grussling19b2f972013-01-08 16:05:54 +0000284 timeout = jiffies + 1 * HZ;
285 while (time_before(jiffies, timeout)) {
Andrew Lunncca8b132015-04-02 04:06:39 +0200286 ret = REG_READ(REG_GLOBAL, GLOBAL_STATUS);
Barry Grussling19b2f972013-01-08 16:05:54 +0000287 usleep_range(1000, 2000);
Andrew Lunncca8b132015-04-02 04:06:39 +0200288 if ((ret & GLOBAL_STATUS_PPU_MASK) ==
289 GLOBAL_STATUS_PPU_POLLING)
Barry Grussling85686582013-01-08 16:05:56 +0000290 return 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000291 }
292
293 return -ETIMEDOUT;
294}
295
296static void mv88e6xxx_ppu_reenable_work(struct work_struct *ugly)
297{
298 struct mv88e6xxx_priv_state *ps;
299
300 ps = container_of(ugly, struct mv88e6xxx_priv_state, ppu_work);
301 if (mutex_trylock(&ps->ppu_mutex)) {
Barry Grussling85686582013-01-08 16:05:56 +0000302 struct dsa_switch *ds = ((struct dsa_switch *)ps) - 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000303
Barry Grussling85686582013-01-08 16:05:56 +0000304 if (mv88e6xxx_ppu_enable(ds) == 0)
305 ps->ppu_disabled = 0;
306 mutex_unlock(&ps->ppu_mutex);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000307 }
308}
309
310static void mv88e6xxx_ppu_reenable_timer(unsigned long _ps)
311{
312 struct mv88e6xxx_priv_state *ps = (void *)_ps;
313
314 schedule_work(&ps->ppu_work);
315}
316
317static int mv88e6xxx_ppu_access_get(struct dsa_switch *ds)
318{
Florian Fainellia22adce2014-04-28 11:14:28 -0700319 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000320 int ret;
321
322 mutex_lock(&ps->ppu_mutex);
323
Barry Grussling3675c8d2013-01-08 16:05:53 +0000324 /* If the PHY polling unit is enabled, disable it so that
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000325 * we can access the PHY registers. If it was already
326 * disabled, cancel the timer that is going to re-enable
327 * it.
328 */
329 if (!ps->ppu_disabled) {
Barry Grussling85686582013-01-08 16:05:56 +0000330 ret = mv88e6xxx_ppu_disable(ds);
331 if (ret < 0) {
332 mutex_unlock(&ps->ppu_mutex);
333 return ret;
334 }
335 ps->ppu_disabled = 1;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000336 } else {
Barry Grussling85686582013-01-08 16:05:56 +0000337 del_timer(&ps->ppu_timer);
338 ret = 0;
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000339 }
340
341 return ret;
342}
343
344static void mv88e6xxx_ppu_access_put(struct dsa_switch *ds)
345{
Florian Fainellia22adce2014-04-28 11:14:28 -0700346 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000347
Barry Grussling3675c8d2013-01-08 16:05:53 +0000348 /* Schedule a timer to re-enable the PHY polling unit. */
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000349 mod_timer(&ps->ppu_timer, jiffies + msecs_to_jiffies(10));
350 mutex_unlock(&ps->ppu_mutex);
351}
352
353void mv88e6xxx_ppu_state_init(struct dsa_switch *ds)
354{
Florian Fainellia22adce2014-04-28 11:14:28 -0700355 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000356
357 mutex_init(&ps->ppu_mutex);
358 INIT_WORK(&ps->ppu_work, mv88e6xxx_ppu_reenable_work);
359 init_timer(&ps->ppu_timer);
360 ps->ppu_timer.data = (unsigned long)ps;
361 ps->ppu_timer.function = mv88e6xxx_ppu_reenable_timer;
362}
363
364int mv88e6xxx_phy_read_ppu(struct dsa_switch *ds, int addr, int regnum)
365{
366 int ret;
367
368 ret = mv88e6xxx_ppu_access_get(ds);
369 if (ret >= 0) {
Barry Grussling85686582013-01-08 16:05:56 +0000370 ret = mv88e6xxx_reg_read(ds, addr, regnum);
371 mv88e6xxx_ppu_access_put(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000372 }
373
374 return ret;
375}
376
377int mv88e6xxx_phy_write_ppu(struct dsa_switch *ds, int addr,
378 int regnum, u16 val)
379{
380 int ret;
381
382 ret = mv88e6xxx_ppu_access_get(ds);
383 if (ret >= 0) {
Barry Grussling85686582013-01-08 16:05:56 +0000384 ret = mv88e6xxx_reg_write(ds, addr, regnum, val);
385 mv88e6xxx_ppu_access_put(ds);
Lennert Buytenhek2e5f0322008-10-07 13:45:18 +0000386 }
387
388 return ret;
389}
390#endif
391
Andrew Lunn54d792f2015-05-06 01:09:47 +0200392static bool mv88e6xxx_6065_family(struct dsa_switch *ds)
393{
394 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
395
396 switch (ps->id) {
397 case PORT_SWITCH_ID_6031:
398 case PORT_SWITCH_ID_6061:
399 case PORT_SWITCH_ID_6035:
400 case PORT_SWITCH_ID_6065:
401 return true;
402 }
403 return false;
404}
405
406static bool mv88e6xxx_6095_family(struct dsa_switch *ds)
407{
408 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
409
410 switch (ps->id) {
411 case PORT_SWITCH_ID_6092:
412 case PORT_SWITCH_ID_6095:
413 return true;
414 }
415 return false;
416}
417
418static bool mv88e6xxx_6097_family(struct dsa_switch *ds)
419{
420 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
421
422 switch (ps->id) {
423 case PORT_SWITCH_ID_6046:
424 case PORT_SWITCH_ID_6085:
425 case PORT_SWITCH_ID_6096:
426 case PORT_SWITCH_ID_6097:
427 return true;
428 }
429 return false;
430}
431
432static bool mv88e6xxx_6165_family(struct dsa_switch *ds)
433{
434 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
435
436 switch (ps->id) {
437 case PORT_SWITCH_ID_6123:
438 case PORT_SWITCH_ID_6161:
439 case PORT_SWITCH_ID_6165:
440 return true;
441 }
442 return false;
443}
444
445static bool mv88e6xxx_6185_family(struct dsa_switch *ds)
446{
447 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
448
449 switch (ps->id) {
450 case PORT_SWITCH_ID_6121:
451 case PORT_SWITCH_ID_6122:
452 case PORT_SWITCH_ID_6152:
453 case PORT_SWITCH_ID_6155:
454 case PORT_SWITCH_ID_6182:
455 case PORT_SWITCH_ID_6185:
456 case PORT_SWITCH_ID_6108:
457 case PORT_SWITCH_ID_6131:
458 return true;
459 }
460 return false;
461}
462
Guenter Roeckc22995c2015-07-25 09:42:28 -0700463static bool mv88e6xxx_6320_family(struct dsa_switch *ds)
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700464{
465 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
466
467 switch (ps->id) {
468 case PORT_SWITCH_ID_6320:
469 case PORT_SWITCH_ID_6321:
470 return true;
471 }
472 return false;
473}
474
Andrew Lunn54d792f2015-05-06 01:09:47 +0200475static bool mv88e6xxx_6351_family(struct dsa_switch *ds)
476{
477 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
478
479 switch (ps->id) {
480 case PORT_SWITCH_ID_6171:
481 case PORT_SWITCH_ID_6175:
482 case PORT_SWITCH_ID_6350:
483 case PORT_SWITCH_ID_6351:
484 return true;
485 }
486 return false;
487}
488
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200489static bool mv88e6xxx_6352_family(struct dsa_switch *ds)
490{
491 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
492
493 switch (ps->id) {
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200494 case PORT_SWITCH_ID_6172:
495 case PORT_SWITCH_ID_6176:
Andrew Lunn54d792f2015-05-06 01:09:47 +0200496 case PORT_SWITCH_ID_6240:
497 case PORT_SWITCH_ID_6352:
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200498 return true;
499 }
500 return false;
501}
502
Andrew Lunndea87022015-08-31 15:56:47 +0200503/* We expect the switch to perform auto negotiation if there is a real
504 * phy. However, in the case of a fixed link phy, we force the port
505 * settings from the fixed link settings.
506 */
507void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
508 struct phy_device *phydev)
509{
510 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn49052872015-09-29 01:53:48 +0200511 u32 reg;
512 int ret;
Andrew Lunndea87022015-08-31 15:56:47 +0200513
514 if (!phy_is_pseudo_fixed_link(phydev))
515 return;
516
517 mutex_lock(&ps->smi_mutex);
518
519 ret = _mv88e6xxx_reg_read(ds, REG_PORT(port), PORT_PCS_CTRL);
520 if (ret < 0)
521 goto out;
522
523 reg = ret & ~(PORT_PCS_CTRL_LINK_UP |
524 PORT_PCS_CTRL_FORCE_LINK |
525 PORT_PCS_CTRL_DUPLEX_FULL |
526 PORT_PCS_CTRL_FORCE_DUPLEX |
527 PORT_PCS_CTRL_UNFORCED);
528
529 reg |= PORT_PCS_CTRL_FORCE_LINK;
530 if (phydev->link)
531 reg |= PORT_PCS_CTRL_LINK_UP;
532
533 if (mv88e6xxx_6065_family(ds) && phydev->speed > SPEED_100)
534 goto out;
535
536 switch (phydev->speed) {
537 case SPEED_1000:
538 reg |= PORT_PCS_CTRL_1000;
539 break;
540 case SPEED_100:
541 reg |= PORT_PCS_CTRL_100;
542 break;
543 case SPEED_10:
544 reg |= PORT_PCS_CTRL_10;
545 break;
546 default:
547 pr_info("Unknown speed");
548 goto out;
549 }
550
551 reg |= PORT_PCS_CTRL_FORCE_DUPLEX;
552 if (phydev->duplex == DUPLEX_FULL)
553 reg |= PORT_PCS_CTRL_DUPLEX_FULL;
554
Andrew Lunne7e72ac2015-08-31 15:56:51 +0200555 if ((mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds)) &&
556 (port >= ps->num_ports - 2)) {
557 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
558 reg |= PORT_PCS_CTRL_RGMII_DELAY_RXCLK;
559 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
560 reg |= PORT_PCS_CTRL_RGMII_DELAY_TXCLK;
561 if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
562 reg |= (PORT_PCS_CTRL_RGMII_DELAY_RXCLK |
563 PORT_PCS_CTRL_RGMII_DELAY_TXCLK);
564 }
Andrew Lunndea87022015-08-31 15:56:47 +0200565 _mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_PCS_CTRL, reg);
566
567out:
568 mutex_unlock(&ps->smi_mutex);
569}
570
Andrew Lunn31888232015-05-06 01:09:54 +0200571/* Must be called with SMI mutex held */
572static int _mv88e6xxx_stats_wait(struct dsa_switch *ds)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000573{
574 int ret;
575 int i;
576
577 for (i = 0; i < 10; i++) {
Andrew Lunn31888232015-05-06 01:09:54 +0200578 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_STATS_OP);
Andrew Lunncca8b132015-04-02 04:06:39 +0200579 if ((ret & GLOBAL_STATS_OP_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000580 return 0;
581 }
582
583 return -ETIMEDOUT;
584}
585
Andrew Lunn31888232015-05-06 01:09:54 +0200586/* Must be called with SMI mutex held */
587static int _mv88e6xxx_stats_snapshot(struct dsa_switch *ds, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000588{
589 int ret;
590
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -0700591 if (mv88e6xxx_6320_family(ds) || mv88e6xxx_6352_family(ds))
Andrew Lunnf3a8b6b2015-04-02 04:06:40 +0200592 port = (port + 1) << 5;
593
Barry Grussling3675c8d2013-01-08 16:05:53 +0000594 /* Snapshot the hardware statistics counters for this port. */
Andrew Lunn31888232015-05-06 01:09:54 +0200595 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_STATS_OP,
596 GLOBAL_STATS_OP_CAPTURE_PORT |
597 GLOBAL_STATS_OP_HIST_RX_TX | port);
598 if (ret < 0)
599 return ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000600
Barry Grussling3675c8d2013-01-08 16:05:53 +0000601 /* Wait for the snapshotting to complete. */
Andrew Lunn31888232015-05-06 01:09:54 +0200602 ret = _mv88e6xxx_stats_wait(ds);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000603 if (ret < 0)
604 return ret;
605
606 return 0;
607}
608
Andrew Lunn31888232015-05-06 01:09:54 +0200609/* Must be called with SMI mutex held */
610static void _mv88e6xxx_stats_read(struct dsa_switch *ds, int stat, u32 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000611{
612 u32 _val;
613 int ret;
614
615 *val = 0;
616
Andrew Lunn31888232015-05-06 01:09:54 +0200617 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_STATS_OP,
618 GLOBAL_STATS_OP_READ_CAPTURED |
619 GLOBAL_STATS_OP_HIST_RX_TX | stat);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000620 if (ret < 0)
621 return;
622
Andrew Lunn31888232015-05-06 01:09:54 +0200623 ret = _mv88e6xxx_stats_wait(ds);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000624 if (ret < 0)
625 return;
626
Andrew Lunn31888232015-05-06 01:09:54 +0200627 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_STATS_COUNTER_32);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000628 if (ret < 0)
629 return;
630
631 _val = ret << 16;
632
Andrew Lunn31888232015-05-06 01:09:54 +0200633 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_STATS_COUNTER_01);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000634 if (ret < 0)
635 return;
636
637 *val = _val | ret;
638}
639
Andrew Lunne413e7e2015-04-02 04:06:38 +0200640static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
641 { "in_good_octets", 8, 0x00, },
642 { "in_bad_octets", 4, 0x02, },
643 { "in_unicast", 4, 0x04, },
644 { "in_broadcasts", 4, 0x06, },
645 { "in_multicasts", 4, 0x07, },
646 { "in_pause", 4, 0x16, },
647 { "in_undersize", 4, 0x18, },
648 { "in_fragments", 4, 0x19, },
649 { "in_oversize", 4, 0x1a, },
650 { "in_jabber", 4, 0x1b, },
651 { "in_rx_error", 4, 0x1c, },
652 { "in_fcs_error", 4, 0x1d, },
653 { "out_octets", 8, 0x0e, },
654 { "out_unicast", 4, 0x10, },
655 { "out_broadcasts", 4, 0x13, },
656 { "out_multicasts", 4, 0x12, },
657 { "out_pause", 4, 0x15, },
658 { "excessive", 4, 0x11, },
659 { "collisions", 4, 0x1e, },
660 { "deferred", 4, 0x05, },
661 { "single", 4, 0x14, },
662 { "multiple", 4, 0x17, },
663 { "out_fcs_error", 4, 0x03, },
664 { "late", 4, 0x1f, },
665 { "hist_64bytes", 4, 0x08, },
666 { "hist_65_127bytes", 4, 0x09, },
667 { "hist_128_255bytes", 4, 0x0a, },
668 { "hist_256_511bytes", 4, 0x0b, },
669 { "hist_512_1023bytes", 4, 0x0c, },
670 { "hist_1024_max_bytes", 4, 0x0d, },
671 /* Not all devices have the following counters */
672 { "sw_in_discards", 4, 0x110, },
673 { "sw_in_filtered", 2, 0x112, },
674 { "sw_out_filtered", 2, 0x113, },
675
676};
677
678static bool have_sw_in_discards(struct dsa_switch *ds)
679{
680 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
681
682 switch (ps->id) {
Andrew Lunncca8b132015-04-02 04:06:39 +0200683 case PORT_SWITCH_ID_6095: case PORT_SWITCH_ID_6161:
684 case PORT_SWITCH_ID_6165: case PORT_SWITCH_ID_6171:
685 case PORT_SWITCH_ID_6172: case PORT_SWITCH_ID_6176:
686 case PORT_SWITCH_ID_6182: case PORT_SWITCH_ID_6185:
687 case PORT_SWITCH_ID_6352:
Andrew Lunne413e7e2015-04-02 04:06:38 +0200688 return true;
689 default:
690 return false;
691 }
692}
693
694static void _mv88e6xxx_get_strings(struct dsa_switch *ds,
695 int nr_stats,
696 struct mv88e6xxx_hw_stat *stats,
697 int port, uint8_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000698{
699 int i;
700
701 for (i = 0; i < nr_stats; i++) {
702 memcpy(data + i * ETH_GSTRING_LEN,
703 stats[i].string, ETH_GSTRING_LEN);
704 }
705}
706
Andrew Lunn80c46272015-06-20 18:42:30 +0200707static uint64_t _mv88e6xxx_get_ethtool_stat(struct dsa_switch *ds,
708 int stat,
709 struct mv88e6xxx_hw_stat *stats,
710 int port)
711{
712 struct mv88e6xxx_hw_stat *s = stats + stat;
713 u32 low;
714 u32 high = 0;
715 int ret;
716 u64 value;
717
718 if (s->reg >= 0x100) {
719 ret = _mv88e6xxx_reg_read(ds, REG_PORT(port),
720 s->reg - 0x100);
721 if (ret < 0)
722 return UINT64_MAX;
723
724 low = ret;
725 if (s->sizeof_stat == 4) {
726 ret = _mv88e6xxx_reg_read(ds, REG_PORT(port),
727 s->reg - 0x100 + 1);
728 if (ret < 0)
729 return UINT64_MAX;
730 high = ret;
731 }
732 } else {
733 _mv88e6xxx_stats_read(ds, s->reg, &low);
734 if (s->sizeof_stat == 8)
735 _mv88e6xxx_stats_read(ds, s->reg + 1, &high);
736 }
737 value = (((u64)high) << 16) | low;
738 return value;
739}
740
Andrew Lunne413e7e2015-04-02 04:06:38 +0200741static void _mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds,
742 int nr_stats,
743 struct mv88e6xxx_hw_stat *stats,
744 int port, uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000745{
Florian Fainellia22adce2014-04-28 11:14:28 -0700746 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000747 int ret;
748 int i;
749
Andrew Lunn31888232015-05-06 01:09:54 +0200750 mutex_lock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000751
Andrew Lunn31888232015-05-06 01:09:54 +0200752 ret = _mv88e6xxx_stats_snapshot(ds, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000753 if (ret < 0) {
Andrew Lunn31888232015-05-06 01:09:54 +0200754 mutex_unlock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000755 return;
756 }
757
Barry Grussling3675c8d2013-01-08 16:05:53 +0000758 /* Read each of the counters. */
Andrew Lunn80c46272015-06-20 18:42:30 +0200759 for (i = 0; i < nr_stats; i++)
760 data[i] = _mv88e6xxx_get_ethtool_stat(ds, i, stats, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000761
Andrew Lunn31888232015-05-06 01:09:54 +0200762 mutex_unlock(&ps->smi_mutex);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763}
Ben Hutchings98e67302011-11-25 14:36:19 +0000764
Andrew Lunne413e7e2015-04-02 04:06:38 +0200765/* All the statistics in the table */
766void
767mv88e6xxx_get_strings(struct dsa_switch *ds, int port, uint8_t *data)
768{
769 if (have_sw_in_discards(ds))
770 _mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6xxx_hw_stats),
771 mv88e6xxx_hw_stats, port, data);
772 else
773 _mv88e6xxx_get_strings(ds, ARRAY_SIZE(mv88e6xxx_hw_stats) - 3,
774 mv88e6xxx_hw_stats, port, data);
775}
776
777int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
778{
779 if (have_sw_in_discards(ds))
780 return ARRAY_SIZE(mv88e6xxx_hw_stats);
781 return ARRAY_SIZE(mv88e6xxx_hw_stats) - 3;
782}
783
784void
785mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds,
786 int port, uint64_t *data)
787{
788 if (have_sw_in_discards(ds))
789 _mv88e6xxx_get_ethtool_stats(
790 ds, ARRAY_SIZE(mv88e6xxx_hw_stats),
791 mv88e6xxx_hw_stats, port, data);
792 else
793 _mv88e6xxx_get_ethtool_stats(
794 ds, ARRAY_SIZE(mv88e6xxx_hw_stats) - 3,
795 mv88e6xxx_hw_stats, port, data);
796}
797
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700798int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
799{
800 return 32 * sizeof(u16);
801}
802
803void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
804 struct ethtool_regs *regs, void *_p)
805{
806 u16 *p = _p;
807 int i;
808
809 regs->version = 0;
810
811 memset(p, 0xff, 32 * sizeof(u16));
812
813 for (i = 0; i < 32; i++) {
814 int ret;
815
816 ret = mv88e6xxx_reg_read(ds, REG_PORT(port), i);
817 if (ret >= 0)
818 p[i] = ret;
819 }
820}
821
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700822/* Must be called with SMI lock held */
Andrew Lunn3898c142015-05-06 01:09:53 +0200823static int _mv88e6xxx_wait(struct dsa_switch *ds, int reg, int offset,
824 u16 mask)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700825{
826 unsigned long timeout = jiffies + HZ / 10;
827
828 while (time_before(jiffies, timeout)) {
829 int ret;
830
831 ret = _mv88e6xxx_reg_read(ds, reg, offset);
832 if (ret < 0)
833 return ret;
834 if (!(ret & mask))
835 return 0;
836
837 usleep_range(1000, 2000);
838 }
839 return -ETIMEDOUT;
840}
841
Andrew Lunn3898c142015-05-06 01:09:53 +0200842static int mv88e6xxx_wait(struct dsa_switch *ds, int reg, int offset, u16 mask)
843{
844 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
845 int ret;
846
847 mutex_lock(&ps->smi_mutex);
848 ret = _mv88e6xxx_wait(ds, reg, offset, mask);
849 mutex_unlock(&ps->smi_mutex);
850
851 return ret;
852}
853
854static int _mv88e6xxx_phy_wait(struct dsa_switch *ds)
855{
856 return _mv88e6xxx_wait(ds, REG_GLOBAL2, GLOBAL2_SMI_OP,
857 GLOBAL2_SMI_OP_BUSY);
858}
859
860int mv88e6xxx_eeprom_load_wait(struct dsa_switch *ds)
861{
862 return mv88e6xxx_wait(ds, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
863 GLOBAL2_EEPROM_OP_LOAD);
864}
865
866int mv88e6xxx_eeprom_busy_wait(struct dsa_switch *ds)
867{
868 return mv88e6xxx_wait(ds, REG_GLOBAL2, GLOBAL2_EEPROM_OP,
869 GLOBAL2_EEPROM_OP_BUSY);
870}
871
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872/* Must be called with SMI lock held */
873static int _mv88e6xxx_atu_wait(struct dsa_switch *ds)
874{
Andrew Lunncca8b132015-04-02 04:06:39 +0200875 return _mv88e6xxx_wait(ds, REG_GLOBAL, GLOBAL_ATU_OP,
876 GLOBAL_ATU_OP_BUSY);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700877}
878
Andrew Lunn56d95e22015-06-20 18:42:33 +0200879/* Must be called with SMI lock held */
880static int _mv88e6xxx_scratch_wait(struct dsa_switch *ds)
881{
882 return _mv88e6xxx_wait(ds, REG_GLOBAL2, GLOBAL2_SCRATCH_MISC,
883 GLOBAL2_SCRATCH_BUSY);
884}
885
Andrew Lunn3898c142015-05-06 01:09:53 +0200886/* Must be called with SMI mutex held */
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +0200887static int _mv88e6xxx_phy_read_indirect(struct dsa_switch *ds, int addr,
888 int regnum)
Andrew Lunnf3044682015-02-14 19:17:50 +0100889{
890 int ret;
891
Andrew Lunn3898c142015-05-06 01:09:53 +0200892 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL2, GLOBAL2_SMI_OP,
893 GLOBAL2_SMI_OP_22_READ | (addr << 5) |
894 regnum);
Andrew Lunnf3044682015-02-14 19:17:50 +0100895 if (ret < 0)
896 return ret;
897
Andrew Lunn3898c142015-05-06 01:09:53 +0200898 ret = _mv88e6xxx_phy_wait(ds);
899 if (ret < 0)
900 return ret;
901
902 return _mv88e6xxx_reg_read(ds, REG_GLOBAL2, GLOBAL2_SMI_DATA);
Andrew Lunnf3044682015-02-14 19:17:50 +0100903}
904
Andrew Lunn3898c142015-05-06 01:09:53 +0200905/* Must be called with SMI mutex held */
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +0200906static int _mv88e6xxx_phy_write_indirect(struct dsa_switch *ds, int addr,
907 int regnum, u16 val)
Andrew Lunnf3044682015-02-14 19:17:50 +0100908{
Andrew Lunn3898c142015-05-06 01:09:53 +0200909 int ret;
Andrew Lunnf3044682015-02-14 19:17:50 +0100910
Andrew Lunn3898c142015-05-06 01:09:53 +0200911 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL2, GLOBAL2_SMI_DATA, val);
912 if (ret < 0)
913 return ret;
914
915 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL2, GLOBAL2_SMI_OP,
916 GLOBAL2_SMI_OP_22_WRITE | (addr << 5) |
917 regnum);
918
919 return _mv88e6xxx_phy_wait(ds);
Andrew Lunnf3044682015-02-14 19:17:50 +0100920}
921
Guenter Roeck11b3b452015-03-06 22:23:51 -0800922int mv88e6xxx_get_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e)
923{
Andrew Lunn2f40c692015-04-02 04:06:37 +0200924 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800925 int reg;
926
Andrew Lunn3898c142015-05-06 01:09:53 +0200927 mutex_lock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200928
929 reg = _mv88e6xxx_phy_read_indirect(ds, port, 16);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800930 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200931 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800932
933 e->eee_enabled = !!(reg & 0x0200);
934 e->tx_lpi_enabled = !!(reg & 0x0100);
935
Andrew Lunn3898c142015-05-06 01:09:53 +0200936 reg = _mv88e6xxx_reg_read(ds, REG_PORT(port), PORT_STATUS);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800937 if (reg < 0)
Andrew Lunn2f40c692015-04-02 04:06:37 +0200938 goto out;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800939
Andrew Lunncca8b132015-04-02 04:06:39 +0200940 e->eee_active = !!(reg & PORT_STATUS_EEE);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200941 reg = 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800942
Andrew Lunn2f40c692015-04-02 04:06:37 +0200943out:
Andrew Lunn3898c142015-05-06 01:09:53 +0200944 mutex_unlock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200945 return reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800946}
947
948int mv88e6xxx_set_eee(struct dsa_switch *ds, int port,
949 struct phy_device *phydev, struct ethtool_eee *e)
950{
Andrew Lunn2f40c692015-04-02 04:06:37 +0200951 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
952 int reg;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800953 int ret;
954
Andrew Lunn3898c142015-05-06 01:09:53 +0200955 mutex_lock(&ps->smi_mutex);
Guenter Roeck11b3b452015-03-06 22:23:51 -0800956
Andrew Lunn2f40c692015-04-02 04:06:37 +0200957 ret = _mv88e6xxx_phy_read_indirect(ds, port, 16);
958 if (ret < 0)
959 goto out;
960
961 reg = ret & ~0x0300;
962 if (e->eee_enabled)
963 reg |= 0x0200;
964 if (e->tx_lpi_enabled)
965 reg |= 0x0100;
966
967 ret = _mv88e6xxx_phy_write_indirect(ds, port, 16, reg);
968out:
Andrew Lunn3898c142015-05-06 01:09:53 +0200969 mutex_unlock(&ps->smi_mutex);
Andrew Lunn2f40c692015-04-02 04:06:37 +0200970
971 return ret;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800972}
973
Vivien Didelot70cc99d2015-09-04 14:34:10 -0400974static int _mv88e6xxx_atu_cmd(struct dsa_switch *ds, u16 cmd)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700975{
976 int ret;
977
Andrew Lunncca8b132015-04-02 04:06:39 +0200978 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_ATU_OP, cmd);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700979 if (ret < 0)
980 return ret;
981
982 return _mv88e6xxx_atu_wait(ds);
983}
984
Vivien Didelot37705b72015-09-04 14:34:11 -0400985static int _mv88e6xxx_atu_data_write(struct dsa_switch *ds,
986 struct mv88e6xxx_atu_entry *entry)
987{
988 u16 data = entry->state & GLOBAL_ATU_DATA_STATE_MASK;
989
990 if (entry->state != GLOBAL_ATU_DATA_STATE_UNUSED) {
991 unsigned int mask, shift;
992
993 if (entry->trunk) {
994 data |= GLOBAL_ATU_DATA_TRUNK;
995 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
996 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
997 } else {
998 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
999 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1000 }
1001
1002 data |= (entry->portv_trunkid << shift) & mask;
1003 }
1004
1005 return _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_ATU_DATA, data);
1006}
1007
Vivien Didelot7fb5e752015-09-04 14:34:12 -04001008static int _mv88e6xxx_atu_flush_move(struct dsa_switch *ds,
1009 struct mv88e6xxx_atu_entry *entry,
1010 bool static_too)
1011{
1012 int op;
1013 int err;
1014
1015 err = _mv88e6xxx_atu_wait(ds);
1016 if (err)
1017 return err;
1018
1019 err = _mv88e6xxx_atu_data_write(ds, entry);
1020 if (err)
1021 return err;
1022
1023 if (entry->fid) {
1024 err = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_ATU_FID,
1025 entry->fid);
1026 if (err)
1027 return err;
1028
1029 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL_DB :
1030 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC_DB;
1031 } else {
1032 op = static_too ? GLOBAL_ATU_OP_FLUSH_MOVE_ALL :
1033 GLOBAL_ATU_OP_FLUSH_MOVE_NON_STATIC;
1034 }
1035
1036 return _mv88e6xxx_atu_cmd(ds, op);
1037}
1038
1039static int _mv88e6xxx_atu_flush(struct dsa_switch *ds, u16 fid, bool static_too)
1040{
1041 struct mv88e6xxx_atu_entry entry = {
1042 .fid = fid,
1043 .state = 0, /* EntryState bits must be 0 */
1044 };
1045
1046 return _mv88e6xxx_atu_flush_move(ds, &entry, static_too);
1047}
1048
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001049static int _mv88e6xxx_atu_move(struct dsa_switch *ds, u16 fid, int from_port,
1050 int to_port, bool static_too)
1051{
1052 struct mv88e6xxx_atu_entry entry = {
1053 .trunk = false,
1054 .fid = fid,
1055 };
1056
1057 /* EntryState bits must be 0xF */
1058 entry.state = GLOBAL_ATU_DATA_STATE_MASK;
1059
1060 /* ToPort and FromPort are respectively in PortVec bits 7:4 and 3:0 */
1061 entry.portv_trunkid = (to_port & 0x0f) << 4;
1062 entry.portv_trunkid |= from_port & 0x0f;
1063
1064 return _mv88e6xxx_atu_flush_move(ds, &entry, static_too);
1065}
1066
1067static int _mv88e6xxx_atu_remove(struct dsa_switch *ds, u16 fid, int port,
1068 bool static_too)
1069{
1070 /* Destination port 0xF means remove the entries */
1071 return _mv88e6xxx_atu_move(ds, fid, port, 0x0f, static_too);
1072}
1073
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001074static int mv88e6xxx_set_port_state(struct dsa_switch *ds, int port, u8 state)
1075{
1076 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Geert Uytterhoevenc3ffe6d2015-04-16 20:49:14 +02001077 int reg, ret = 0;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001078 u8 oldstate;
1079
1080 mutex_lock(&ps->smi_mutex);
1081
Andrew Lunncca8b132015-04-02 04:06:39 +02001082 reg = _mv88e6xxx_reg_read(ds, REG_PORT(port), PORT_CONTROL);
Guenter Roeck538cc282015-04-15 22:12:42 -07001083 if (reg < 0) {
1084 ret = reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001085 goto abort;
Guenter Roeck538cc282015-04-15 22:12:42 -07001086 }
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001087
Andrew Lunncca8b132015-04-02 04:06:39 +02001088 oldstate = reg & PORT_CONTROL_STATE_MASK;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001089 if (oldstate != state) {
1090 /* Flush forwarding database if we're moving a port
1091 * from Learning or Forwarding state to Disabled or
1092 * Blocking or Listening state.
1093 */
Andrew Lunncca8b132015-04-02 04:06:39 +02001094 if (oldstate >= PORT_CONTROL_STATE_LEARNING &&
1095 state <= PORT_CONTROL_STATE_BLOCKING) {
Vivien Didelot2b8157b2015-09-04 14:34:16 -04001096 ret = _mv88e6xxx_atu_remove(ds, 0, port, false);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001097 if (ret)
1098 goto abort;
1099 }
Andrew Lunncca8b132015-04-02 04:06:39 +02001100 reg = (reg & ~PORT_CONTROL_STATE_MASK) | state;
1101 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_CONTROL,
1102 reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001103 }
1104
1105abort:
1106 mutex_unlock(&ps->smi_mutex);
1107 return ret;
1108}
1109
Vivien Didelotede80982015-10-11 18:08:35 -04001110static int _mv88e6xxx_port_vlan_map_set(struct dsa_switch *ds, int port,
1111 u16 output_ports)
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001112{
1113 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelotede80982015-10-11 18:08:35 -04001114 const u16 mask = (1 << ps->num_ports) - 1;
1115 int reg;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001116
Vivien Didelotede80982015-10-11 18:08:35 -04001117 reg = _mv88e6xxx_reg_read(ds, REG_PORT(port), PORT_BASE_VLAN);
1118 if (reg < 0)
1119 return reg;
1120
1121 reg &= ~mask;
1122 reg |= output_ports & mask;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001123
Andrew Lunncca8b132015-04-02 04:06:39 +02001124 return _mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_BASE_VLAN, reg);
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001125}
1126
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001127int mv88e6xxx_port_stp_update(struct dsa_switch *ds, int port, u8 state)
1128{
1129 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1130 int stp_state;
1131
1132 switch (state) {
1133 case BR_STATE_DISABLED:
Andrew Lunncca8b132015-04-02 04:06:39 +02001134 stp_state = PORT_CONTROL_STATE_DISABLED;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001135 break;
1136 case BR_STATE_BLOCKING:
1137 case BR_STATE_LISTENING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001138 stp_state = PORT_CONTROL_STATE_BLOCKING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001139 break;
1140 case BR_STATE_LEARNING:
Andrew Lunncca8b132015-04-02 04:06:39 +02001141 stp_state = PORT_CONTROL_STATE_LEARNING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001142 break;
1143 case BR_STATE_FORWARDING:
1144 default:
Andrew Lunncca8b132015-04-02 04:06:39 +02001145 stp_state = PORT_CONTROL_STATE_FORWARDING;
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001146 break;
1147 }
1148
1149 netdev_dbg(ds->ports[port], "port state %d [%d]\n", state, stp_state);
1150
1151 /* mv88e6xxx_port_stp_update may be called with softirqs disabled,
1152 * so we can not update the port state directly but need to schedule it.
1153 */
1154 ps->port_state[port] = stp_state;
1155 set_bit(port, &ps->port_state_update_mask);
1156 schedule_work(&ps->bridge_work);
1157
1158 return 0;
1159}
1160
Vivien Didelotb8fee952015-08-13 12:52:19 -04001161int mv88e6xxx_port_pvid_get(struct dsa_switch *ds, int port, u16 *pvid)
1162{
1163 int ret;
1164
1165 ret = mv88e6xxx_reg_read(ds, REG_PORT(port), PORT_DEFAULT_VLAN);
1166 if (ret < 0)
1167 return ret;
1168
1169 *pvid = ret & PORT_DEFAULT_VLAN_MASK;
1170
1171 return 0;
1172}
1173
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001174int mv88e6xxx_port_pvid_set(struct dsa_switch *ds, int port, u16 pvid)
1175{
1176 return mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_DEFAULT_VLAN,
1177 pvid & PORT_DEFAULT_VLAN_MASK);
1178}
1179
Vivien Didelot6b17e862015-08-13 12:52:18 -04001180static int _mv88e6xxx_vtu_wait(struct dsa_switch *ds)
1181{
1182 return _mv88e6xxx_wait(ds, REG_GLOBAL, GLOBAL_VTU_OP,
1183 GLOBAL_VTU_OP_BUSY);
1184}
1185
1186static int _mv88e6xxx_vtu_cmd(struct dsa_switch *ds, u16 op)
1187{
1188 int ret;
1189
1190 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_OP, op);
1191 if (ret < 0)
1192 return ret;
1193
1194 return _mv88e6xxx_vtu_wait(ds);
1195}
1196
1197static int _mv88e6xxx_vtu_stu_flush(struct dsa_switch *ds)
1198{
1199 int ret;
1200
1201 ret = _mv88e6xxx_vtu_wait(ds);
1202 if (ret < 0)
1203 return ret;
1204
1205 return _mv88e6xxx_vtu_cmd(ds, GLOBAL_VTU_OP_FLUSH_ALL);
1206}
1207
Vivien Didelotb8fee952015-08-13 12:52:19 -04001208static int _mv88e6xxx_vtu_stu_data_read(struct dsa_switch *ds,
1209 struct mv88e6xxx_vtu_stu_entry *entry,
1210 unsigned int nibble_offset)
1211{
1212 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1213 u16 regs[3];
1214 int i;
1215 int ret;
1216
1217 for (i = 0; i < 3; ++i) {
1218 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL,
1219 GLOBAL_VTU_DATA_0_3 + i);
1220 if (ret < 0)
1221 return ret;
1222
1223 regs[i] = ret;
1224 }
1225
1226 for (i = 0; i < ps->num_ports; ++i) {
1227 unsigned int shift = (i % 4) * 4 + nibble_offset;
1228 u16 reg = regs[i / 4];
1229
1230 entry->data[i] = (reg >> shift) & GLOBAL_VTU_STU_DATA_MASK;
1231 }
1232
1233 return 0;
1234}
1235
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001236static int _mv88e6xxx_vtu_stu_data_write(struct dsa_switch *ds,
1237 struct mv88e6xxx_vtu_stu_entry *entry,
1238 unsigned int nibble_offset)
1239{
1240 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1241 u16 regs[3] = { 0 };
1242 int i;
1243 int ret;
1244
1245 for (i = 0; i < ps->num_ports; ++i) {
1246 unsigned int shift = (i % 4) * 4 + nibble_offset;
1247 u8 data = entry->data[i];
1248
1249 regs[i / 4] |= (data & GLOBAL_VTU_STU_DATA_MASK) << shift;
1250 }
1251
1252 for (i = 0; i < 3; ++i) {
1253 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL,
1254 GLOBAL_VTU_DATA_0_3 + i, regs[i]);
1255 if (ret < 0)
1256 return ret;
1257 }
1258
1259 return 0;
1260}
1261
Vivien Didelotb8fee952015-08-13 12:52:19 -04001262static int _mv88e6xxx_vtu_getnext(struct dsa_switch *ds, u16 vid,
1263 struct mv88e6xxx_vtu_stu_entry *entry)
1264{
1265 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1266 int ret;
1267
1268 ret = _mv88e6xxx_vtu_wait(ds);
1269 if (ret < 0)
1270 return ret;
1271
1272 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_VID,
1273 vid & GLOBAL_VTU_VID_MASK);
1274 if (ret < 0)
1275 return ret;
1276
1277 ret = _mv88e6xxx_vtu_cmd(ds, GLOBAL_VTU_OP_VTU_GET_NEXT);
1278 if (ret < 0)
1279 return ret;
1280
1281 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_VTU_VID);
1282 if (ret < 0)
1283 return ret;
1284
1285 next.vid = ret & GLOBAL_VTU_VID_MASK;
1286 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1287
1288 if (next.valid) {
1289 ret = _mv88e6xxx_vtu_stu_data_read(ds, &next, 0);
1290 if (ret < 0)
1291 return ret;
1292
1293 if (mv88e6xxx_6097_family(ds) || mv88e6xxx_6165_family(ds) ||
1294 mv88e6xxx_6351_family(ds) || mv88e6xxx_6352_family(ds)) {
1295 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL,
1296 GLOBAL_VTU_FID);
1297 if (ret < 0)
1298 return ret;
1299
1300 next.fid = ret & GLOBAL_VTU_FID_MASK;
1301
1302 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL,
1303 GLOBAL_VTU_SID);
1304 if (ret < 0)
1305 return ret;
1306
1307 next.sid = ret & GLOBAL_VTU_SID_MASK;
1308 }
1309 }
1310
1311 *entry = next;
1312 return 0;
1313}
1314
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001315static int _mv88e6xxx_vtu_loadpurge(struct dsa_switch *ds,
1316 struct mv88e6xxx_vtu_stu_entry *entry)
1317{
1318 u16 reg = 0;
1319 int ret;
1320
1321 ret = _mv88e6xxx_vtu_wait(ds);
1322 if (ret < 0)
1323 return ret;
1324
1325 if (!entry->valid)
1326 goto loadpurge;
1327
1328 /* Write port member tags */
1329 ret = _mv88e6xxx_vtu_stu_data_write(ds, entry, 0);
1330 if (ret < 0)
1331 return ret;
1332
1333 if (mv88e6xxx_6097_family(ds) || mv88e6xxx_6165_family(ds) ||
1334 mv88e6xxx_6351_family(ds) || mv88e6xxx_6352_family(ds)) {
1335 reg = entry->sid & GLOBAL_VTU_SID_MASK;
1336 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_SID, reg);
1337 if (ret < 0)
1338 return ret;
1339
1340 reg = entry->fid & GLOBAL_VTU_FID_MASK;
1341 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_FID, reg);
1342 if (ret < 0)
1343 return ret;
1344 }
1345
1346 reg = GLOBAL_VTU_VID_VALID;
1347loadpurge:
1348 reg |= entry->vid & GLOBAL_VTU_VID_MASK;
1349 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_VID, reg);
1350 if (ret < 0)
1351 return ret;
1352
1353 return _mv88e6xxx_vtu_cmd(ds, GLOBAL_VTU_OP_VTU_LOAD_PURGE);
1354}
1355
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001356static int _mv88e6xxx_stu_getnext(struct dsa_switch *ds, u8 sid,
1357 struct mv88e6xxx_vtu_stu_entry *entry)
1358{
1359 struct mv88e6xxx_vtu_stu_entry next = { 0 };
1360 int ret;
1361
1362 ret = _mv88e6xxx_vtu_wait(ds);
1363 if (ret < 0)
1364 return ret;
1365
1366 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_SID,
1367 sid & GLOBAL_VTU_SID_MASK);
1368 if (ret < 0)
1369 return ret;
1370
1371 ret = _mv88e6xxx_vtu_cmd(ds, GLOBAL_VTU_OP_STU_GET_NEXT);
1372 if (ret < 0)
1373 return ret;
1374
1375 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_VTU_SID);
1376 if (ret < 0)
1377 return ret;
1378
1379 next.sid = ret & GLOBAL_VTU_SID_MASK;
1380
1381 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_VTU_VID);
1382 if (ret < 0)
1383 return ret;
1384
1385 next.valid = !!(ret & GLOBAL_VTU_VID_VALID);
1386
1387 if (next.valid) {
1388 ret = _mv88e6xxx_vtu_stu_data_read(ds, &next, 2);
1389 if (ret < 0)
1390 return ret;
1391 }
1392
1393 *entry = next;
1394 return 0;
1395}
1396
1397static int _mv88e6xxx_stu_loadpurge(struct dsa_switch *ds,
1398 struct mv88e6xxx_vtu_stu_entry *entry)
1399{
1400 u16 reg = 0;
1401 int ret;
1402
1403 ret = _mv88e6xxx_vtu_wait(ds);
1404 if (ret < 0)
1405 return ret;
1406
1407 if (!entry->valid)
1408 goto loadpurge;
1409
1410 /* Write port states */
1411 ret = _mv88e6xxx_vtu_stu_data_write(ds, entry, 2);
1412 if (ret < 0)
1413 return ret;
1414
1415 reg = GLOBAL_VTU_VID_VALID;
1416loadpurge:
1417 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_VID, reg);
1418 if (ret < 0)
1419 return ret;
1420
1421 reg = entry->sid & GLOBAL_VTU_SID_MASK;
1422 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_VTU_SID, reg);
1423 if (ret < 0)
1424 return ret;
1425
1426 return _mv88e6xxx_vtu_cmd(ds, GLOBAL_VTU_OP_STU_LOAD_PURGE);
1427}
1428
1429static int _mv88e6xxx_vlan_init(struct dsa_switch *ds, u16 vid,
1430 struct mv88e6xxx_vtu_stu_entry *entry)
1431{
1432 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1433 struct mv88e6xxx_vtu_stu_entry vlan = {
1434 .valid = true,
1435 .vid = vid,
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001436 .fid = vid, /* We use one FID per VLAN */
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001437 };
1438 int i;
1439
1440 /* exclude all ports except the CPU */
1441 for (i = 0; i < ps->num_ports; ++i)
1442 vlan.data[i] = dsa_is_cpu_port(ds, i) ?
1443 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED :
1444 GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1445
1446 if (mv88e6xxx_6097_family(ds) || mv88e6xxx_6165_family(ds) ||
1447 mv88e6xxx_6351_family(ds) || mv88e6xxx_6352_family(ds)) {
1448 struct mv88e6xxx_vtu_stu_entry vstp;
1449 int err;
1450
1451 /* Adding a VTU entry requires a valid STU entry. As VSTP is not
1452 * implemented, only one STU entry is needed to cover all VTU
1453 * entries. Thus, validate the SID 0.
1454 */
1455 vlan.sid = 0;
1456 err = _mv88e6xxx_stu_getnext(ds, GLOBAL_VTU_SID_MASK, &vstp);
1457 if (err)
1458 return err;
1459
1460 if (vstp.sid != vlan.sid || !vstp.valid) {
1461 memset(&vstp, 0, sizeof(vstp));
1462 vstp.valid = true;
1463 vstp.sid = vlan.sid;
1464
1465 err = _mv88e6xxx_stu_loadpurge(ds, &vstp);
1466 if (err)
1467 return err;
1468 }
1469
Vivien Didelot7c400012015-09-04 14:34:14 -04001470 /* Clear all MAC addresses from the new database */
1471 err = _mv88e6xxx_atu_flush(ds, vlan.fid, true);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001472 if (err)
1473 return err;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001474 }
1475
1476 *entry = vlan;
1477 return 0;
1478}
1479
1480int mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port, u16 vid,
1481 bool untagged)
1482{
1483 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1484 struct mv88e6xxx_vtu_stu_entry vlan;
1485 int err;
1486
1487 mutex_lock(&ps->smi_mutex);
1488 err = _mv88e6xxx_vtu_getnext(ds, vid - 1, &vlan);
1489 if (err)
1490 goto unlock;
1491
1492 if (vlan.vid != vid || !vlan.valid) {
1493 err = _mv88e6xxx_vlan_init(ds, vid, &vlan);
1494 if (err)
1495 goto unlock;
1496 }
1497
1498 vlan.data[port] = untagged ?
1499 GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED :
1500 GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED;
1501
1502 err = _mv88e6xxx_vtu_loadpurge(ds, &vlan);
1503unlock:
1504 mutex_unlock(&ps->smi_mutex);
1505
1506 return err;
1507}
1508
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001509int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port, u16 vid)
1510{
1511 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1512 struct mv88e6xxx_vtu_stu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001513 int i, err;
1514
1515 mutex_lock(&ps->smi_mutex);
1516
1517 err = _mv88e6xxx_vtu_getnext(ds, vid - 1, &vlan);
1518 if (err)
1519 goto unlock;
1520
1521 if (vlan.vid != vid || !vlan.valid ||
1522 vlan.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
1523 err = -ENOENT;
1524 goto unlock;
1525 }
1526
1527 vlan.data[port] = GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER;
1528
1529 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001530 vlan.valid = false;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001531 for (i = 0; i < ps->num_ports; ++i) {
1532 if (dsa_is_cpu_port(ds, i))
1533 continue;
1534
1535 if (vlan.data[i] != GLOBAL_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001536 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001537 break;
1538 }
1539 }
1540
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001541 err = _mv88e6xxx_vtu_loadpurge(ds, &vlan);
1542 if (err)
1543 goto unlock;
1544
Vivien Didelot9f4d55d2015-09-04 14:34:15 -04001545 err = _mv88e6xxx_atu_remove(ds, vlan.fid, port, false);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001546unlock:
1547 mutex_unlock(&ps->smi_mutex);
1548
1549 return err;
1550}
1551
Vivien Didelot02512b62015-08-13 12:52:20 -04001552static int _mv88e6xxx_port_vtu_getnext(struct dsa_switch *ds, int port, u16 vid,
1553 struct mv88e6xxx_vtu_stu_entry *entry)
1554{
1555 int err;
1556
1557 do {
1558 if (vid == 4095)
1559 return -ENOENT;
1560
1561 err = _mv88e6xxx_vtu_getnext(ds, vid, entry);
1562 if (err)
1563 return err;
1564
1565 if (!entry->valid)
1566 return -ENOENT;
1567
1568 vid = entry->vid;
1569 } while (entry->data[port] != GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED &&
1570 entry->data[port] != GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED);
1571
1572 return 0;
1573}
1574
Vivien Didelotb8fee952015-08-13 12:52:19 -04001575int mv88e6xxx_vlan_getnext(struct dsa_switch *ds, u16 *vid,
1576 unsigned long *ports, unsigned long *untagged)
1577{
1578 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1579 struct mv88e6xxx_vtu_stu_entry next;
1580 int port;
1581 int err;
1582
1583 if (*vid == 4095)
1584 return -ENOENT;
1585
1586 mutex_lock(&ps->smi_mutex);
1587 err = _mv88e6xxx_vtu_getnext(ds, *vid, &next);
1588 mutex_unlock(&ps->smi_mutex);
1589
1590 if (err)
1591 return err;
1592
1593 if (!next.valid)
1594 return -ENOENT;
1595
1596 *vid = next.vid;
1597
1598 for (port = 0; port < ps->num_ports; ++port) {
1599 clear_bit(port, ports);
1600 clear_bit(port, untagged);
1601
1602 if (dsa_is_cpu_port(ds, port))
1603 continue;
1604
1605 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_TAGGED ||
1606 next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1607 set_bit(port, ports);
1608
1609 if (next.data[port] == GLOBAL_VTU_DATA_MEMBER_TAG_UNTAGGED)
1610 set_bit(port, untagged);
1611 }
1612
1613 return 0;
1614}
1615
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001616static int _mv88e6xxx_atu_mac_write(struct dsa_switch *ds,
1617 const unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001618{
1619 int i, ret;
1620
1621 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02001622 ret = _mv88e6xxx_reg_write(
1623 ds, REG_GLOBAL, GLOBAL_ATU_MAC_01 + i,
1624 (addr[i * 2] << 8) | addr[i * 2 + 1]);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001625 if (ret < 0)
1626 return ret;
1627 }
1628
1629 return 0;
1630}
1631
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001632static int _mv88e6xxx_atu_mac_read(struct dsa_switch *ds, unsigned char *addr)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001633{
1634 int i, ret;
1635
1636 for (i = 0; i < 3; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02001637 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL,
1638 GLOBAL_ATU_MAC_01 + i);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001639 if (ret < 0)
1640 return ret;
1641 addr[i * 2] = ret >> 8;
1642 addr[i * 2 + 1] = ret & 0xff;
1643 }
1644
1645 return 0;
1646}
1647
Vivien Didelotfd231c82015-08-10 09:09:50 -04001648static int _mv88e6xxx_atu_load(struct dsa_switch *ds,
1649 struct mv88e6xxx_atu_entry *entry)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001650{
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001651 int ret;
1652
1653 ret = _mv88e6xxx_atu_wait(ds);
1654 if (ret < 0)
1655 return ret;
1656
Vivien Didelotfd231c82015-08-10 09:09:50 -04001657 ret = _mv88e6xxx_atu_mac_write(ds, entry->mac);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001658 if (ret < 0)
1659 return ret;
1660
Vivien Didelot37705b72015-09-04 14:34:11 -04001661 ret = _mv88e6xxx_atu_data_write(ds, entry);
Vivien Didelotfd231c82015-08-10 09:09:50 -04001662 if (ret < 0)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001663 return ret;
1664
Vivien Didelot70cc99d2015-09-04 14:34:10 -04001665 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_ATU_FID, entry->fid);
1666 if (ret < 0)
1667 return ret;
1668
1669 return _mv88e6xxx_atu_cmd(ds, GLOBAL_ATU_OP_LOAD_DB);
Vivien Didelotfd231c82015-08-10 09:09:50 -04001670}
David S. Millercdf09692015-08-11 12:00:37 -07001671
Vivien Didelotfd231c82015-08-10 09:09:50 -04001672static int _mv88e6xxx_port_fdb_load(struct dsa_switch *ds, int port,
1673 const unsigned char *addr, u16 vid,
1674 u8 state)
1675{
1676 struct mv88e6xxx_atu_entry entry = { 0 };
Vivien Didelotfd231c82015-08-10 09:09:50 -04001677
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001678 entry.fid = vid; /* We use one FID per VLAN */
Vivien Didelotfd231c82015-08-10 09:09:50 -04001679 entry.state = state;
1680 ether_addr_copy(entry.mac, addr);
1681 if (state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1682 entry.trunk = false;
1683 entry.portv_trunkid = BIT(port);
1684 }
1685
1686 return _mv88e6xxx_atu_load(ds, &entry);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001687}
1688
Vivien Didelot146a3202015-10-08 11:35:12 -04001689int mv88e6xxx_port_fdb_prepare(struct dsa_switch *ds, int port,
1690 const struct switchdev_obj_port_fdb *fdb,
1691 struct switchdev_trans *trans)
1692{
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001693 /* We don't use per-port FDB */
1694 if (fdb->vid == 0)
1695 return -EOPNOTSUPP;
1696
Vivien Didelot146a3202015-10-08 11:35:12 -04001697 /* We don't need any dynamic resource from the kernel (yet),
1698 * so skip the prepare phase.
1699 */
1700 return 0;
1701}
1702
David S. Millercdf09692015-08-11 12:00:37 -07001703int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
Vivien Didelot1f36faf2015-10-08 11:35:13 -04001704 const struct switchdev_obj_port_fdb *fdb,
1705 struct switchdev_trans *trans)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001706{
Vivien Didelot1f36faf2015-10-08 11:35:13 -04001707 int state = is_multicast_ether_addr(fdb->addr) ?
David S. Millercdf09692015-08-11 12:00:37 -07001708 GLOBAL_ATU_DATA_STATE_MC_STATIC :
1709 GLOBAL_ATU_DATA_STATE_UC_STATIC;
1710 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelot6630e232015-08-06 01:44:07 -04001711 int ret;
1712
David S. Millercdf09692015-08-11 12:00:37 -07001713 mutex_lock(&ps->smi_mutex);
Vivien Didelot1f36faf2015-10-08 11:35:13 -04001714 ret = _mv88e6xxx_port_fdb_load(ds, port, fdb->addr, fdb->vid, state);
David S. Millercdf09692015-08-11 12:00:37 -07001715 mutex_unlock(&ps->smi_mutex);
1716
1717 return ret;
1718}
1719
1720int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Vivien Didelot8057b3e2015-10-08 11:35:14 -04001721 const struct switchdev_obj_port_fdb *fdb)
David S. Millercdf09692015-08-11 12:00:37 -07001722{
1723 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
1724 int ret;
1725
1726 mutex_lock(&ps->smi_mutex);
Vivien Didelot8057b3e2015-10-08 11:35:14 -04001727 ret = _mv88e6xxx_port_fdb_load(ds, port, fdb->addr, fdb->vid,
David S. Millercdf09692015-08-11 12:00:37 -07001728 GLOBAL_ATU_DATA_STATE_UNUSED);
1729 mutex_unlock(&ps->smi_mutex);
1730
1731 return ret;
1732}
1733
Vivien Didelot1d194042015-08-10 09:09:51 -04001734static int _mv88e6xxx_atu_getnext(struct dsa_switch *ds, u16 fid,
1735 const unsigned char *addr,
1736 struct mv88e6xxx_atu_entry *entry)
David S. Millercdf09692015-08-11 12:00:37 -07001737{
Vivien Didelot1d194042015-08-10 09:09:51 -04001738 struct mv88e6xxx_atu_entry next = { 0 };
1739 int ret;
1740
1741 next.fid = fid;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001742
1743 ret = _mv88e6xxx_atu_wait(ds);
1744 if (ret < 0)
1745 return ret;
1746
Vivien Didelotc5723ac2015-08-10 09:09:48 -04001747 ret = _mv88e6xxx_atu_mac_write(ds, addr);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001748 if (ret < 0)
1749 return ret;
1750
Vivien Didelot70cc99d2015-09-04 14:34:10 -04001751 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_ATU_FID, fid);
1752 if (ret < 0)
1753 return ret;
1754
1755 ret = _mv88e6xxx_atu_cmd(ds, GLOBAL_ATU_OP_GET_NEXT_DB);
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001756 if (ret < 0)
1757 return ret;
1758
Vivien Didelot1d194042015-08-10 09:09:51 -04001759 ret = _mv88e6xxx_atu_mac_read(ds, next.mac);
1760 if (ret < 0)
1761 return ret;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001762
Vivien Didelot1d194042015-08-10 09:09:51 -04001763 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_ATU_DATA);
1764 if (ret < 0)
1765 return ret;
1766
1767 next.state = ret & GLOBAL_ATU_DATA_STATE_MASK;
1768 if (next.state != GLOBAL_ATU_DATA_STATE_UNUSED) {
1769 unsigned int mask, shift;
1770
1771 if (ret & GLOBAL_ATU_DATA_TRUNK) {
1772 next.trunk = true;
1773 mask = GLOBAL_ATU_DATA_TRUNK_ID_MASK;
1774 shift = GLOBAL_ATU_DATA_TRUNK_ID_SHIFT;
1775 } else {
1776 next.trunk = false;
1777 mask = GLOBAL_ATU_DATA_PORT_VECTOR_MASK;
1778 shift = GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT;
1779 }
1780
1781 next.portv_trunkid = (ret & mask) >> shift;
1782 }
1783
1784 *entry = next;
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001785 return 0;
1786}
1787
David S. Millercdf09692015-08-11 12:00:37 -07001788/* get next entry for port */
1789int mv88e6xxx_port_fdb_getnext(struct dsa_switch *ds, int port,
Vivien Didelot2a778e12015-08-10 09:09:49 -04001790 unsigned char *addr, u16 *vid, bool *is_static)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001791{
1792 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelot1d194042015-08-10 09:09:51 -04001793 struct mv88e6xxx_atu_entry next;
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001794 u16 fid = *vid; /* We use one FID per VLAN */
Vivien Didelot87820512015-08-06 01:44:08 -04001795 int ret;
1796
1797 mutex_lock(&ps->smi_mutex);
Vivien Didelot1d194042015-08-10 09:09:51 -04001798
Vivien Didelot1d194042015-08-10 09:09:51 -04001799 do {
1800 if (is_broadcast_ether_addr(addr)) {
Vivien Didelot02512b62015-08-13 12:52:20 -04001801 struct mv88e6xxx_vtu_stu_entry vtu;
1802
1803 ret = _mv88e6xxx_port_vtu_getnext(ds, port, *vid, &vtu);
1804 if (ret < 0)
1805 goto unlock;
1806
1807 *vid = vtu.vid;
1808 fid = vtu.fid;
Vivien Didelot1d194042015-08-10 09:09:51 -04001809 }
1810
1811 ret = _mv88e6xxx_atu_getnext(ds, fid, addr, &next);
1812 if (ret < 0)
1813 goto unlock;
1814
1815 ether_addr_copy(addr, next.mac);
1816
1817 if (next.state == GLOBAL_ATU_DATA_STATE_UNUSED)
1818 continue;
1819 } while (next.trunk || (next.portv_trunkid & BIT(port)) == 0);
1820
1821 *is_static = next.state == (is_multicast_ether_addr(addr) ?
1822 GLOBAL_ATU_DATA_STATE_MC_STATIC :
1823 GLOBAL_ATU_DATA_STATE_UC_STATIC);
1824unlock:
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001825 mutex_unlock(&ps->smi_mutex);
1826
1827 return ret;
1828}
1829
Guenter Roeckfacd95b2015-03-26 18:36:35 -07001830static void mv88e6xxx_bridge_work(struct work_struct *work)
1831{
1832 struct mv88e6xxx_priv_state *ps;
1833 struct dsa_switch *ds;
1834 int port;
1835
1836 ps = container_of(work, struct mv88e6xxx_priv_state, bridge_work);
1837 ds = ((struct dsa_switch *)ps) - 1;
1838
1839 while (ps->port_state_update_mask) {
1840 port = __ffs(ps->port_state_update_mask);
1841 clear_bit(port, &ps->port_state_update_mask);
1842 mv88e6xxx_set_port_state(ds, port, ps->port_state[port]);
1843 }
1844}
1845
Andrew Lunndbde9e62015-05-06 01:09:48 +02001846static int mv88e6xxx_setup_port(struct dsa_switch *ds, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001847{
1848 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001849 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001850 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001851
1852 mutex_lock(&ps->smi_mutex);
1853
Andrew Lunn54d792f2015-05-06 01:09:47 +02001854 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
1855 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
1856 mv88e6xxx_6185_family(ds) || mv88e6xxx_6095_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07001857 mv88e6xxx_6065_family(ds) || mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02001858 /* MAC Forcing register: don't force link, speed,
1859 * duplex or flow control state to any particular
1860 * values on physical ports, but force the CPU port
1861 * and all DSA ports to their maximum bandwidth and
1862 * full duplex.
1863 */
1864 reg = _mv88e6xxx_reg_read(ds, REG_PORT(port), PORT_PCS_CTRL);
Andrew Lunn60045cb2015-08-17 23:52:51 +02001865 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) {
Russell King53adc9e2015-09-21 21:42:59 +01001866 reg &= ~PORT_PCS_CTRL_UNFORCED;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001867 reg |= PORT_PCS_CTRL_FORCE_LINK |
1868 PORT_PCS_CTRL_LINK_UP |
1869 PORT_PCS_CTRL_DUPLEX_FULL |
1870 PORT_PCS_CTRL_FORCE_DUPLEX;
1871 if (mv88e6xxx_6065_family(ds))
1872 reg |= PORT_PCS_CTRL_100;
1873 else
1874 reg |= PORT_PCS_CTRL_1000;
1875 } else {
1876 reg |= PORT_PCS_CTRL_UNFORCED;
1877 }
1878
1879 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
1880 PORT_PCS_CTRL, reg);
1881 if (ret)
1882 goto abort;
1883 }
1884
1885 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1886 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1887 * tunneling, determine priority by looking at 802.1p and IP
1888 * priority fields (IP prio has precedence), and set STP state
1889 * to Forwarding.
1890 *
1891 * If this is the CPU link, use DSA or EDSA tagging depending
1892 * on which tagging mode was configured.
1893 *
1894 * If this is a link to another switch, use DSA tagging mode.
1895 *
1896 * If this is the upstream port for this switch, enable
1897 * forwarding of unknown unicasts and multicasts.
1898 */
1899 reg = 0;
1900 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
1901 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
1902 mv88e6xxx_6095_family(ds) || mv88e6xxx_6065_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07001903 mv88e6xxx_6185_family(ds) || mv88e6xxx_6320_family(ds))
Andrew Lunn54d792f2015-05-06 01:09:47 +02001904 reg = PORT_CONTROL_IGMP_MLD_SNOOP |
1905 PORT_CONTROL_USE_TAG | PORT_CONTROL_USE_IP |
1906 PORT_CONTROL_STATE_FORWARDING;
1907 if (dsa_is_cpu_port(ds, port)) {
1908 if (mv88e6xxx_6095_family(ds) || mv88e6xxx_6185_family(ds))
1909 reg |= PORT_CONTROL_DSA_TAG;
1910 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07001911 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
1912 mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02001913 if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
1914 reg |= PORT_CONTROL_FRAME_ETHER_TYPE_DSA;
1915 else
1916 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunnc047a1f2015-09-29 01:50:56 +02001917 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
1918 PORT_CONTROL_FORWARD_UNKNOWN_MC;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001919 }
1920
1921 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
1922 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
1923 mv88e6xxx_6095_family(ds) || mv88e6xxx_6065_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07001924 mv88e6xxx_6185_family(ds) || mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02001925 if (ds->dst->tag_protocol == DSA_TAG_PROTO_EDSA)
1926 reg |= PORT_CONTROL_EGRESS_ADD_TAG;
1927 }
1928 }
Andrew Lunn6083ce72015-08-17 23:52:52 +02001929 if (dsa_is_dsa_port(ds, port)) {
1930 if (mv88e6xxx_6095_family(ds) || mv88e6xxx_6185_family(ds))
1931 reg |= PORT_CONTROL_DSA_TAG;
1932 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
1933 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
1934 mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02001935 reg |= PORT_CONTROL_FRAME_MODE_DSA;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001936 }
1937
Andrew Lunn54d792f2015-05-06 01:09:47 +02001938 if (port == dsa_upstream_port(ds))
1939 reg |= PORT_CONTROL_FORWARD_UNKNOWN |
1940 PORT_CONTROL_FORWARD_UNKNOWN_MC;
1941 }
1942 if (reg) {
1943 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
1944 PORT_CONTROL, reg);
1945 if (ret)
1946 goto abort;
1947 }
1948
Vivien Didelot8efdda42015-08-13 12:52:23 -04001949 /* Port Control 2: don't force a good FCS, set the maximum frame size to
1950 * 10240 bytes, enable secure 802.1q tags, don't discard tagged or
1951 * untagged frames on this port, do a destination address lookup on all
1952 * received packets as usual, disable ARP mirroring and don't send a
1953 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001954 */
1955 reg = 0;
1956 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
1957 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07001958 mv88e6xxx_6095_family(ds) || mv88e6xxx_6320_family(ds))
Andrew Lunn54d792f2015-05-06 01:09:47 +02001959 reg = PORT_CONTROL_2_MAP_DA;
1960
1961 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07001962 mv88e6xxx_6165_family(ds) || mv88e6xxx_6320_family(ds))
Andrew Lunn54d792f2015-05-06 01:09:47 +02001963 reg |= PORT_CONTROL_2_JUMBO_10240;
1964
1965 if (mv88e6xxx_6095_family(ds) || mv88e6xxx_6185_family(ds)) {
1966 /* Set the upstream port this port should use */
1967 reg |= dsa_upstream_port(ds);
1968 /* enable forwarding of unknown multicast addresses to
1969 * the upstream port
1970 */
1971 if (port == dsa_upstream_port(ds))
1972 reg |= PORT_CONTROL_2_FORWARD_UNKNOWN;
1973 }
1974
Vivien Didelot5fe7f682015-10-11 18:08:38 -04001975 reg |= PORT_CONTROL_2_8021Q_SECURE;
Vivien Didelot8efdda42015-08-13 12:52:23 -04001976
Andrew Lunn54d792f2015-05-06 01:09:47 +02001977 if (reg) {
1978 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
1979 PORT_CONTROL_2, reg);
1980 if (ret)
1981 goto abort;
1982 }
1983
1984 /* Port Association Vector: when learning source addresses
1985 * of packets, add the address to the address database using
1986 * a port bitmap that has only the bit for this port set and
1987 * the other bits clear.
1988 */
1989 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_ASSOC_VECTOR,
1990 1 << port);
1991 if (ret)
1992 goto abort;
1993
1994 /* Egress rate control 2: disable egress rate control. */
1995 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_RATE_CONTROL_2,
1996 0x0000);
1997 if (ret)
1998 goto abort;
1999
2000 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07002001 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
2002 mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002003 /* Do not limit the period of time that this port can
2004 * be paused for by the remote end or the period of
2005 * time that this port can pause the remote end.
2006 */
2007 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
2008 PORT_PAUSE_CTRL, 0x0000);
2009 if (ret)
2010 goto abort;
2011
2012 /* Port ATU control: disable limiting the number of
2013 * address database entries that this port is allowed
2014 * to use.
2015 */
2016 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
2017 PORT_ATU_CONTROL, 0x0000);
2018 /* Priority Override: disable DA, SA and VTU priority
2019 * override.
2020 */
2021 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
2022 PORT_PRI_OVERRIDE, 0x0000);
2023 if (ret)
2024 goto abort;
2025
2026 /* Port Ethertype: use the Ethertype DSA Ethertype
2027 * value.
2028 */
2029 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
2030 PORT_ETH_TYPE, ETH_P_EDSA);
2031 if (ret)
2032 goto abort;
2033 /* Tag Remap: use an identity 802.1p prio -> switch
2034 * prio mapping.
2035 */
2036 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
2037 PORT_TAG_REGMAP_0123, 0x3210);
2038 if (ret)
2039 goto abort;
2040
2041 /* Tag Remap 2: use an identity 802.1p prio -> switch
2042 * prio mapping.
2043 */
2044 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
2045 PORT_TAG_REGMAP_4567, 0x7654);
2046 if (ret)
2047 goto abort;
2048 }
2049
2050 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
2051 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07002052 mv88e6xxx_6185_family(ds) || mv88e6xxx_6095_family(ds) ||
2053 mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002054 /* Rate Control: disable ingress rate limiting. */
2055 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port),
2056 PORT_RATE_CONTROL, 0x0001);
2057 if (ret)
2058 goto abort;
2059 }
2060
Guenter Roeck366f0a02015-03-26 18:36:30 -07002061 /* Port Control 1: disable trunking, disable sending
2062 * learning messages to this port.
Guenter Roeckd827e882015-03-26 18:36:29 -07002063 */
Vivien Didelot614f03f2015-04-20 17:19:23 -04002064 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_CONTROL_1, 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002065 if (ret)
2066 goto abort;
2067
Vivien Didelotf02bdff2015-10-11 18:08:36 -04002068 /* Port based VLAN map: do not give each port its own address
Vivien Didelot5fe7f682015-10-11 18:08:38 -04002069 * database, and allow every port to egress frames on all other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07002070 */
Vivien Didelot5fe7f682015-10-11 18:08:38 -04002071 reg = BIT(ps->num_ports) - 1; /* all ports */
Vivien Didelotede80982015-10-11 18:08:35 -04002072 ret = _mv88e6xxx_port_vlan_map_set(ds, port, reg & ~port);
Guenter Roeckd827e882015-03-26 18:36:29 -07002073 if (ret)
2074 goto abort;
2075
2076 /* Default VLAN ID and priority: don't set a default VLAN
2077 * ID, and set the default packet priority to zero.
2078 */
Vivien Didelot47cf1e62015-04-20 17:43:26 -04002079 ret = _mv88e6xxx_reg_write(ds, REG_PORT(port), PORT_DEFAULT_VLAN,
2080 0x0000);
Guenter Roeckd827e882015-03-26 18:36:29 -07002081abort:
2082 mutex_unlock(&ps->smi_mutex);
2083 return ret;
2084}
2085
Andrew Lunndbde9e62015-05-06 01:09:48 +02002086int mv88e6xxx_setup_ports(struct dsa_switch *ds)
2087{
2088 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2089 int ret;
2090 int i;
2091
2092 for (i = 0; i < ps->num_ports; i++) {
2093 ret = mv88e6xxx_setup_port(ds, i);
2094 if (ret < 0)
2095 return ret;
2096 }
2097 return 0;
2098}
2099
Andrew Lunn87c8cef2015-06-20 18:42:28 +02002100static int mv88e6xxx_regs_show(struct seq_file *s, void *p)
2101{
2102 struct dsa_switch *ds = s->private;
2103
2104 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2105 int reg, port;
2106
2107 seq_puts(s, " GLOBAL GLOBAL2 ");
2108 for (port = 0 ; port < ps->num_ports; port++)
2109 seq_printf(s, " %2d ", port);
2110 seq_puts(s, "\n");
2111
2112 for (reg = 0; reg < 32; reg++) {
2113 seq_printf(s, "%2x: ", reg);
2114 seq_printf(s, " %4x %4x ",
2115 mv88e6xxx_reg_read(ds, REG_GLOBAL, reg),
2116 mv88e6xxx_reg_read(ds, REG_GLOBAL2, reg));
2117
2118 for (port = 0 ; port < ps->num_ports; port++)
2119 seq_printf(s, "%4x ",
2120 mv88e6xxx_reg_read(ds, REG_PORT(port), reg));
2121 seq_puts(s, "\n");
2122 }
2123
2124 return 0;
2125}
2126
2127static int mv88e6xxx_regs_open(struct inode *inode, struct file *file)
2128{
2129 return single_open(file, mv88e6xxx_regs_show, inode->i_private);
2130}
2131
2132static const struct file_operations mv88e6xxx_regs_fops = {
2133 .open = mv88e6xxx_regs_open,
2134 .read = seq_read,
2135 .llseek = no_llseek,
2136 .release = single_release,
2137 .owner = THIS_MODULE,
2138};
2139
Andrew Lunn8a0a2652015-06-20 18:42:29 +02002140static void mv88e6xxx_atu_show_header(struct seq_file *s)
2141{
2142 seq_puts(s, "DB T/P Vec State Addr\n");
2143}
2144
2145static void mv88e6xxx_atu_show_entry(struct seq_file *s, int dbnum,
2146 unsigned char *addr, int data)
2147{
2148 bool trunk = !!(data & GLOBAL_ATU_DATA_TRUNK);
2149 int portvec = ((data & GLOBAL_ATU_DATA_PORT_VECTOR_MASK) >>
2150 GLOBAL_ATU_DATA_PORT_VECTOR_SHIFT);
2151 int state = data & GLOBAL_ATU_DATA_STATE_MASK;
2152
2153 seq_printf(s, "%03x %5s %10pb %x %pM\n",
2154 dbnum, (trunk ? "Trunk" : "Port"), &portvec, state, addr);
2155}
2156
2157static int mv88e6xxx_atu_show_db(struct seq_file *s, struct dsa_switch *ds,
2158 int dbnum)
2159{
2160 unsigned char bcast[] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
2161 unsigned char addr[6];
2162 int ret, data, state;
2163
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002164 ret = _mv88e6xxx_atu_mac_write(ds, bcast);
Andrew Lunn8a0a2652015-06-20 18:42:29 +02002165 if (ret < 0)
2166 return ret;
2167
2168 do {
Vivien Didelot70cc99d2015-09-04 14:34:10 -04002169 ret = _mv88e6xxx_reg_write(ds, REG_GLOBAL, GLOBAL_ATU_FID,
2170 dbnum);
Andrew Lunn8a0a2652015-06-20 18:42:29 +02002171 if (ret < 0)
2172 return ret;
Vivien Didelot70cc99d2015-09-04 14:34:10 -04002173
2174 ret = _mv88e6xxx_atu_cmd(ds, GLOBAL_ATU_OP_GET_NEXT_DB);
2175 if (ret < 0)
2176 return ret;
2177
Andrew Lunn8a0a2652015-06-20 18:42:29 +02002178 data = _mv88e6xxx_reg_read(ds, REG_GLOBAL, GLOBAL_ATU_DATA);
2179 if (data < 0)
2180 return data;
2181
2182 state = data & GLOBAL_ATU_DATA_STATE_MASK;
2183 if (state == GLOBAL_ATU_DATA_STATE_UNUSED)
2184 break;
Vivien Didelotc5723ac2015-08-10 09:09:48 -04002185 ret = _mv88e6xxx_atu_mac_read(ds, addr);
Andrew Lunn8a0a2652015-06-20 18:42:29 +02002186 if (ret < 0)
2187 return ret;
2188 mv88e6xxx_atu_show_entry(s, dbnum, addr, data);
2189 } while (state != GLOBAL_ATU_DATA_STATE_UNUSED);
2190
2191 return 0;
2192}
2193
2194static int mv88e6xxx_atu_show(struct seq_file *s, void *p)
2195{
2196 struct dsa_switch *ds = s->private;
2197 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2198 int dbnum;
2199
2200 mv88e6xxx_atu_show_header(s);
2201
2202 for (dbnum = 0; dbnum < 255; dbnum++) {
2203 mutex_lock(&ps->smi_mutex);
2204 mv88e6xxx_atu_show_db(s, ds, dbnum);
2205 mutex_unlock(&ps->smi_mutex);
2206 }
2207
2208 return 0;
2209}
2210
2211static int mv88e6xxx_atu_open(struct inode *inode, struct file *file)
2212{
2213 return single_open(file, mv88e6xxx_atu_show, inode->i_private);
2214}
2215
2216static const struct file_operations mv88e6xxx_atu_fops = {
2217 .open = mv88e6xxx_atu_open,
2218 .read = seq_read,
2219 .llseek = no_llseek,
2220 .release = single_release,
2221 .owner = THIS_MODULE,
2222};
2223
Andrew Lunn532c7a32015-06-20 18:42:31 +02002224static void mv88e6xxx_stats_show_header(struct seq_file *s,
2225 struct mv88e6xxx_priv_state *ps)
2226{
2227 int port;
2228
2229 seq_puts(s, " Statistic ");
2230 for (port = 0 ; port < ps->num_ports; port++)
2231 seq_printf(s, "Port %2d ", port);
2232 seq_puts(s, "\n");
2233}
2234
2235static int mv88e6xxx_stats_show(struct seq_file *s, void *p)
2236{
2237 struct dsa_switch *ds = s->private;
2238 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2239 struct mv88e6xxx_hw_stat *stats = mv88e6xxx_hw_stats;
2240 int port, stat, max_stats;
2241 uint64_t value;
2242
2243 if (have_sw_in_discards(ds))
2244 max_stats = ARRAY_SIZE(mv88e6xxx_hw_stats);
2245 else
2246 max_stats = ARRAY_SIZE(mv88e6xxx_hw_stats) - 3;
2247
2248 mv88e6xxx_stats_show_header(s, ps);
2249
2250 mutex_lock(&ps->smi_mutex);
2251
2252 for (stat = 0; stat < max_stats; stat++) {
2253 seq_printf(s, "%19s: ", stats[stat].string);
2254 for (port = 0 ; port < ps->num_ports; port++) {
2255 _mv88e6xxx_stats_snapshot(ds, port);
2256 value = _mv88e6xxx_get_ethtool_stat(ds, stat, stats,
2257 port);
2258 seq_printf(s, "%8llu ", value);
2259 }
2260 seq_puts(s, "\n");
2261 }
2262 mutex_unlock(&ps->smi_mutex);
2263
2264 return 0;
2265}
2266
2267static int mv88e6xxx_stats_open(struct inode *inode, struct file *file)
2268{
2269 return single_open(file, mv88e6xxx_stats_show, inode->i_private);
2270}
2271
2272static const struct file_operations mv88e6xxx_stats_fops = {
2273 .open = mv88e6xxx_stats_open,
2274 .read = seq_read,
2275 .llseek = no_llseek,
2276 .release = single_release,
2277 .owner = THIS_MODULE,
2278};
2279
Andrew Lunnd35bd872015-06-20 18:42:32 +02002280static int mv88e6xxx_device_map_show(struct seq_file *s, void *p)
2281{
2282 struct dsa_switch *ds = s->private;
2283 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2284 int target, ret;
2285
2286 seq_puts(s, "Target Port\n");
2287
2288 mutex_lock(&ps->smi_mutex);
2289 for (target = 0; target < 32; target++) {
2290 ret = _mv88e6xxx_reg_write(
2291 ds, REG_GLOBAL2, GLOBAL2_DEVICE_MAPPING,
2292 target << GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT);
2293 if (ret < 0)
2294 goto out;
2295 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL2,
2296 GLOBAL2_DEVICE_MAPPING);
2297 seq_printf(s, " %2d %2d\n", target,
2298 ret & GLOBAL2_DEVICE_MAPPING_PORT_MASK);
2299 }
2300out:
2301 mutex_unlock(&ps->smi_mutex);
2302
2303 return 0;
2304}
2305
2306static int mv88e6xxx_device_map_open(struct inode *inode, struct file *file)
2307{
2308 return single_open(file, mv88e6xxx_device_map_show, inode->i_private);
2309}
2310
2311static const struct file_operations mv88e6xxx_device_map_fops = {
2312 .open = mv88e6xxx_device_map_open,
2313 .read = seq_read,
2314 .llseek = no_llseek,
2315 .release = single_release,
2316 .owner = THIS_MODULE,
2317};
2318
Andrew Lunn56d95e22015-06-20 18:42:33 +02002319static int mv88e6xxx_scratch_show(struct seq_file *s, void *p)
2320{
2321 struct dsa_switch *ds = s->private;
2322 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2323 int reg, ret;
2324
2325 seq_puts(s, "Register Value\n");
2326
2327 mutex_lock(&ps->smi_mutex);
2328 for (reg = 0; reg < 0x80; reg++) {
2329 ret = _mv88e6xxx_reg_write(
2330 ds, REG_GLOBAL2, GLOBAL2_SCRATCH_MISC,
2331 reg << GLOBAL2_SCRATCH_REGISTER_SHIFT);
2332 if (ret < 0)
2333 goto out;
2334
2335 ret = _mv88e6xxx_scratch_wait(ds);
2336 if (ret < 0)
2337 goto out;
2338
2339 ret = _mv88e6xxx_reg_read(ds, REG_GLOBAL2,
2340 GLOBAL2_SCRATCH_MISC);
2341 seq_printf(s, " %2x %2x\n", reg,
2342 ret & GLOBAL2_SCRATCH_VALUE_MASK);
2343 }
2344out:
2345 mutex_unlock(&ps->smi_mutex);
2346
2347 return 0;
2348}
2349
2350static int mv88e6xxx_scratch_open(struct inode *inode, struct file *file)
2351{
2352 return single_open(file, mv88e6xxx_scratch_show, inode->i_private);
2353}
2354
2355static const struct file_operations mv88e6xxx_scratch_fops = {
2356 .open = mv88e6xxx_scratch_open,
2357 .read = seq_read,
2358 .llseek = no_llseek,
2359 .release = single_release,
2360 .owner = THIS_MODULE,
2361};
2362
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002363int mv88e6xxx_setup_common(struct dsa_switch *ds)
2364{
2365 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Andrew Lunn87c8cef2015-06-20 18:42:28 +02002366 char *name;
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002367
2368 mutex_init(&ps->smi_mutex);
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002369
Andrew Lunncca8b132015-04-02 04:06:39 +02002370 ps->id = REG_READ(REG_PORT(0), PORT_SWITCH_ID) & 0xfff0;
Andrew Lunna8f064c2015-03-26 18:36:40 -07002371
Guenter Roeckfacd95b2015-03-26 18:36:35 -07002372 INIT_WORK(&ps->bridge_work, mv88e6xxx_bridge_work);
2373
Andrew Lunn87c8cef2015-06-20 18:42:28 +02002374 name = kasprintf(GFP_KERNEL, "dsa%d", ds->index);
2375 ps->dbgfs = debugfs_create_dir(name, NULL);
2376 kfree(name);
2377
2378 debugfs_create_file("regs", S_IRUGO, ps->dbgfs, ds,
2379 &mv88e6xxx_regs_fops);
2380
Andrew Lunn8a0a2652015-06-20 18:42:29 +02002381 debugfs_create_file("atu", S_IRUGO, ps->dbgfs, ds,
2382 &mv88e6xxx_atu_fops);
2383
Andrew Lunn532c7a32015-06-20 18:42:31 +02002384 debugfs_create_file("stats", S_IRUGO, ps->dbgfs, ds,
2385 &mv88e6xxx_stats_fops);
2386
Andrew Lunnd35bd872015-06-20 18:42:32 +02002387 debugfs_create_file("device_map", S_IRUGO, ps->dbgfs, ds,
2388 &mv88e6xxx_device_map_fops);
Andrew Lunn56d95e22015-06-20 18:42:33 +02002389
2390 debugfs_create_file("scratch", S_IRUGO, ps->dbgfs, ds,
2391 &mv88e6xxx_scratch_fops);
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002392 return 0;
2393}
2394
Andrew Lunn54d792f2015-05-06 01:09:47 +02002395int mv88e6xxx_setup_global(struct dsa_switch *ds)
2396{
2397 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
Vivien Didelot24751e22015-08-03 09:17:44 -04002398 int ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002399 int i;
2400
2401 /* Set the default address aging time to 5 minutes, and
2402 * enable address learn messages to be sent to all message
2403 * ports.
2404 */
2405 REG_WRITE(REG_GLOBAL, GLOBAL_ATU_CONTROL,
2406 0x0140 | GLOBAL_ATU_CONTROL_LEARN2ALL);
2407
2408 /* Configure the IP ToS mapping registers. */
2409 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_0, 0x0000);
2410 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_1, 0x0000);
2411 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_2, 0x5555);
2412 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_3, 0x5555);
2413 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_4, 0xaaaa);
2414 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_5, 0xaaaa);
2415 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_6, 0xffff);
2416 REG_WRITE(REG_GLOBAL, GLOBAL_IP_PRI_7, 0xffff);
2417
2418 /* Configure the IEEE 802.1p priority mapping register. */
2419 REG_WRITE(REG_GLOBAL, GLOBAL_IEEE_PRI, 0xfa41);
2420
2421 /* Send all frames with destination addresses matching
2422 * 01:80:c2:00:00:0x to the CPU port.
2423 */
2424 REG_WRITE(REG_GLOBAL2, GLOBAL2_MGMT_EN_0X, 0xffff);
2425
2426 /* Ignore removed tag data on doubly tagged packets, disable
2427 * flow control messages, force flow control priority to the
2428 * highest, and send all special multicast frames to the CPU
2429 * port at the highest priority.
2430 */
2431 REG_WRITE(REG_GLOBAL2, GLOBAL2_SWITCH_MGMT,
2432 0x7 | GLOBAL2_SWITCH_MGMT_RSVD2CPU | 0x70 |
2433 GLOBAL2_SWITCH_MGMT_FORCE_FLOW_CTRL_PRI);
2434
2435 /* Program the DSA routing table. */
2436 for (i = 0; i < 32; i++) {
2437 int nexthop = 0x1f;
2438
2439 if (ds->pd->rtable &&
2440 i != ds->index && i < ds->dst->pd->nr_chips)
2441 nexthop = ds->pd->rtable[i] & 0x1f;
2442
2443 REG_WRITE(REG_GLOBAL2, GLOBAL2_DEVICE_MAPPING,
2444 GLOBAL2_DEVICE_MAPPING_UPDATE |
2445 (i << GLOBAL2_DEVICE_MAPPING_TARGET_SHIFT) |
2446 nexthop);
2447 }
2448
2449 /* Clear all trunk masks. */
2450 for (i = 0; i < 8; i++)
2451 REG_WRITE(REG_GLOBAL2, GLOBAL2_TRUNK_MASK,
2452 0x8000 | (i << GLOBAL2_TRUNK_MASK_NUM_SHIFT) |
2453 ((1 << ps->num_ports) - 1));
2454
2455 /* Clear all trunk mappings. */
2456 for (i = 0; i < 16; i++)
2457 REG_WRITE(REG_GLOBAL2, GLOBAL2_TRUNK_MAPPING,
2458 GLOBAL2_TRUNK_MAPPING_UPDATE |
2459 (i << GLOBAL2_TRUNK_MAPPING_ID_SHIFT));
2460
2461 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07002462 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
2463 mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002464 /* Send all frames with destination addresses matching
2465 * 01:80:c2:00:00:2x to the CPU port.
2466 */
2467 REG_WRITE(REG_GLOBAL2, GLOBAL2_MGMT_EN_2X, 0xffff);
2468
2469 /* Initialise cross-chip port VLAN table to reset
2470 * defaults.
2471 */
2472 REG_WRITE(REG_GLOBAL2, GLOBAL2_PVT_ADDR, 0x9000);
2473
2474 /* Clear the priority override table. */
2475 for (i = 0; i < 16; i++)
2476 REG_WRITE(REG_GLOBAL2, GLOBAL2_PRIO_OVERRIDE,
2477 0x8000 | (i << 8));
2478 }
2479
2480 if (mv88e6xxx_6352_family(ds) || mv88e6xxx_6351_family(ds) ||
2481 mv88e6xxx_6165_family(ds) || mv88e6xxx_6097_family(ds) ||
Aleksey S. Kazantsev7c3d0d62015-07-07 20:38:15 -07002482 mv88e6xxx_6185_family(ds) || mv88e6xxx_6095_family(ds) ||
2483 mv88e6xxx_6320_family(ds)) {
Andrew Lunn54d792f2015-05-06 01:09:47 +02002484 /* Disable ingress rate limiting by resetting all
2485 * ingress rate limit registers to their initial
2486 * state.
2487 */
2488 for (i = 0; i < ps->num_ports; i++)
2489 REG_WRITE(REG_GLOBAL2, GLOBAL2_INGRESS_OP,
2490 0x9000 | (i << 8));
2491 }
2492
Andrew Lunndb687a52015-06-20 21:31:29 +02002493 /* Clear the statistics counters for all ports */
2494 REG_WRITE(REG_GLOBAL, GLOBAL_STATS_OP, GLOBAL_STATS_OP_FLUSH_ALL);
2495
2496 /* Wait for the flush to complete. */
Vivien Didelot24751e22015-08-03 09:17:44 -04002497 mutex_lock(&ps->smi_mutex);
2498 ret = _mv88e6xxx_stats_wait(ds);
Vivien Didelot6b17e862015-08-13 12:52:18 -04002499 if (ret < 0)
2500 goto unlock;
2501
Vivien Didelotc161d0a2015-09-04 14:34:13 -04002502 /* Clear all ATU entries */
2503 ret = _mv88e6xxx_atu_flush(ds, 0, true);
2504 if (ret < 0)
2505 goto unlock;
2506
Vivien Didelot6b17e862015-08-13 12:52:18 -04002507 /* Clear all the VTU and STU entries */
2508 ret = _mv88e6xxx_vtu_stu_flush(ds);
2509unlock:
Vivien Didelot24751e22015-08-03 09:17:44 -04002510 mutex_unlock(&ps->smi_mutex);
Andrew Lunndb687a52015-06-20 21:31:29 +02002511
Vivien Didelot24751e22015-08-03 09:17:44 -04002512 return ret;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002513}
2514
Andrew Lunn143a8302015-04-02 04:06:34 +02002515int mv88e6xxx_switch_reset(struct dsa_switch *ds, bool ppu_active)
2516{
2517 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2518 u16 is_reset = (ppu_active ? 0x8800 : 0xc800);
2519 unsigned long timeout;
2520 int ret;
2521 int i;
2522
2523 /* Set all ports to the disabled state. */
2524 for (i = 0; i < ps->num_ports; i++) {
Andrew Lunncca8b132015-04-02 04:06:39 +02002525 ret = REG_READ(REG_PORT(i), PORT_CONTROL);
2526 REG_WRITE(REG_PORT(i), PORT_CONTROL, ret & 0xfffc);
Andrew Lunn143a8302015-04-02 04:06:34 +02002527 }
2528
2529 /* Wait for transmit queues to drain. */
2530 usleep_range(2000, 4000);
2531
2532 /* Reset the switch. Keep the PPU active if requested. The PPU
2533 * needs to be active to support indirect phy register access
2534 * through global registers 0x18 and 0x19.
2535 */
2536 if (ppu_active)
2537 REG_WRITE(REG_GLOBAL, 0x04, 0xc000);
2538 else
2539 REG_WRITE(REG_GLOBAL, 0x04, 0xc400);
2540
2541 /* Wait up to one second for reset to complete. */
2542 timeout = jiffies + 1 * HZ;
2543 while (time_before(jiffies, timeout)) {
2544 ret = REG_READ(REG_GLOBAL, 0x00);
2545 if ((ret & is_reset) == is_reset)
2546 break;
2547 usleep_range(1000, 2000);
2548 }
2549 if (time_after(jiffies, timeout))
2550 return -ETIMEDOUT;
2551
2552 return 0;
2553}
2554
Andrew Lunn491435852015-04-02 04:06:35 +02002555int mv88e6xxx_phy_page_read(struct dsa_switch *ds, int port, int page, int reg)
2556{
2557 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2558 int ret;
2559
Andrew Lunn3898c142015-05-06 01:09:53 +02002560 mutex_lock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002561 ret = _mv88e6xxx_phy_write_indirect(ds, port, 0x16, page);
Andrew Lunn491435852015-04-02 04:06:35 +02002562 if (ret < 0)
2563 goto error;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002564 ret = _mv88e6xxx_phy_read_indirect(ds, port, reg);
Andrew Lunn491435852015-04-02 04:06:35 +02002565error:
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002566 _mv88e6xxx_phy_write_indirect(ds, port, 0x16, 0x0);
Andrew Lunn3898c142015-05-06 01:09:53 +02002567 mutex_unlock(&ps->smi_mutex);
Andrew Lunn491435852015-04-02 04:06:35 +02002568 return ret;
2569}
2570
2571int mv88e6xxx_phy_page_write(struct dsa_switch *ds, int port, int page,
2572 int reg, int val)
2573{
2574 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2575 int ret;
2576
Andrew Lunn3898c142015-05-06 01:09:53 +02002577 mutex_lock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002578 ret = _mv88e6xxx_phy_write_indirect(ds, port, 0x16, page);
Andrew Lunn491435852015-04-02 04:06:35 +02002579 if (ret < 0)
2580 goto error;
2581
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002582 ret = _mv88e6xxx_phy_write_indirect(ds, port, reg, val);
Andrew Lunn491435852015-04-02 04:06:35 +02002583error:
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002584 _mv88e6xxx_phy_write_indirect(ds, port, 0x16, 0x0);
Andrew Lunn3898c142015-05-06 01:09:53 +02002585 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002586 return ret;
2587}
2588
2589static int mv88e6xxx_port_to_phy_addr(struct dsa_switch *ds, int port)
2590{
2591 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2592
2593 if (port >= 0 && port < ps->num_ports)
2594 return port;
2595 return -EINVAL;
2596}
2597
2598int
2599mv88e6xxx_phy_read(struct dsa_switch *ds, int port, int regnum)
2600{
2601 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2602 int addr = mv88e6xxx_port_to_phy_addr(ds, port);
2603 int ret;
2604
2605 if (addr < 0)
2606 return addr;
2607
Andrew Lunn3898c142015-05-06 01:09:53 +02002608 mutex_lock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002609 ret = _mv88e6xxx_phy_read(ds, addr, regnum);
Andrew Lunn3898c142015-05-06 01:09:53 +02002610 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002611 return ret;
2612}
2613
2614int
2615mv88e6xxx_phy_write(struct dsa_switch *ds, int port, int regnum, u16 val)
2616{
2617 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2618 int addr = mv88e6xxx_port_to_phy_addr(ds, port);
2619 int ret;
2620
2621 if (addr < 0)
2622 return addr;
2623
Andrew Lunn3898c142015-05-06 01:09:53 +02002624 mutex_lock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002625 ret = _mv88e6xxx_phy_write(ds, addr, regnum, val);
Andrew Lunn3898c142015-05-06 01:09:53 +02002626 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002627 return ret;
2628}
2629
2630int
2631mv88e6xxx_phy_read_indirect(struct dsa_switch *ds, int port, int regnum)
2632{
2633 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2634 int addr = mv88e6xxx_port_to_phy_addr(ds, port);
2635 int ret;
2636
2637 if (addr < 0)
2638 return addr;
2639
Andrew Lunn3898c142015-05-06 01:09:53 +02002640 mutex_lock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002641 ret = _mv88e6xxx_phy_read_indirect(ds, addr, regnum);
Andrew Lunn3898c142015-05-06 01:09:53 +02002642 mutex_unlock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002643 return ret;
2644}
2645
2646int
2647mv88e6xxx_phy_write_indirect(struct dsa_switch *ds, int port, int regnum,
2648 u16 val)
2649{
2650 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2651 int addr = mv88e6xxx_port_to_phy_addr(ds, port);
2652 int ret;
2653
2654 if (addr < 0)
2655 return addr;
2656
Andrew Lunn3898c142015-05-06 01:09:53 +02002657 mutex_lock(&ps->smi_mutex);
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002658 ret = _mv88e6xxx_phy_write_indirect(ds, addr, regnum, val);
Andrew Lunn3898c142015-05-06 01:09:53 +02002659 mutex_unlock(&ps->smi_mutex);
Andrew Lunn491435852015-04-02 04:06:35 +02002660 return ret;
2661}
2662
Guenter Roeckc22995c2015-07-25 09:42:28 -07002663#ifdef CONFIG_NET_DSA_HWMON
2664
2665static int mv88e61xx_get_temp(struct dsa_switch *ds, int *temp)
2666{
2667 struct mv88e6xxx_priv_state *ps = ds_to_priv(ds);
2668 int ret;
2669 int val;
2670
2671 *temp = 0;
2672
2673 mutex_lock(&ps->smi_mutex);
2674
2675 ret = _mv88e6xxx_phy_write(ds, 0x0, 0x16, 0x6);
2676 if (ret < 0)
2677 goto error;
2678
2679 /* Enable temperature sensor */
2680 ret = _mv88e6xxx_phy_read(ds, 0x0, 0x1a);
2681 if (ret < 0)
2682 goto error;
2683
2684 ret = _mv88e6xxx_phy_write(ds, 0x0, 0x1a, ret | (1 << 5));
2685 if (ret < 0)
2686 goto error;
2687
2688 /* Wait for temperature to stabilize */
2689 usleep_range(10000, 12000);
2690
2691 val = _mv88e6xxx_phy_read(ds, 0x0, 0x1a);
2692 if (val < 0) {
2693 ret = val;
2694 goto error;
2695 }
2696
2697 /* Disable temperature sensor */
2698 ret = _mv88e6xxx_phy_write(ds, 0x0, 0x1a, ret & ~(1 << 5));
2699 if (ret < 0)
2700 goto error;
2701
2702 *temp = ((val & 0x1f) - 5) * 5;
2703
2704error:
2705 _mv88e6xxx_phy_write(ds, 0x0, 0x16, 0x0);
2706 mutex_unlock(&ps->smi_mutex);
2707 return ret;
2708}
2709
2710static int mv88e63xx_get_temp(struct dsa_switch *ds, int *temp)
2711{
2712 int phy = mv88e6xxx_6320_family(ds) ? 3 : 0;
2713 int ret;
2714
2715 *temp = 0;
2716
2717 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 27);
2718 if (ret < 0)
2719 return ret;
2720
2721 *temp = (ret & 0xff) - 25;
2722
2723 return 0;
2724}
2725
2726int mv88e6xxx_get_temp(struct dsa_switch *ds, int *temp)
2727{
2728 if (mv88e6xxx_6320_family(ds) || mv88e6xxx_6352_family(ds))
2729 return mv88e63xx_get_temp(ds, temp);
2730
2731 return mv88e61xx_get_temp(ds, temp);
2732}
2733
2734int mv88e6xxx_get_temp_limit(struct dsa_switch *ds, int *temp)
2735{
2736 int phy = mv88e6xxx_6320_family(ds) ? 3 : 0;
2737 int ret;
2738
2739 if (!mv88e6xxx_6320_family(ds) && !mv88e6xxx_6352_family(ds))
2740 return -EOPNOTSUPP;
2741
2742 *temp = 0;
2743
2744 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
2745 if (ret < 0)
2746 return ret;
2747
2748 *temp = (((ret >> 8) & 0x1f) * 5) - 25;
2749
2750 return 0;
2751}
2752
2753int mv88e6xxx_set_temp_limit(struct dsa_switch *ds, int temp)
2754{
2755 int phy = mv88e6xxx_6320_family(ds) ? 3 : 0;
2756 int ret;
2757
2758 if (!mv88e6xxx_6320_family(ds) && !mv88e6xxx_6352_family(ds))
2759 return -EOPNOTSUPP;
2760
2761 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
2762 if (ret < 0)
2763 return ret;
2764 temp = clamp_val(DIV_ROUND_CLOSEST(temp, 5) + 5, 0, 0x1f);
2765 return mv88e6xxx_phy_page_write(ds, phy, 6, 26,
2766 (ret & 0xe0ff) | (temp << 8));
2767}
2768
2769int mv88e6xxx_get_temp_alarm(struct dsa_switch *ds, bool *alarm)
2770{
2771 int phy = mv88e6xxx_6320_family(ds) ? 3 : 0;
2772 int ret;
2773
2774 if (!mv88e6xxx_6320_family(ds) && !mv88e6xxx_6352_family(ds))
2775 return -EOPNOTSUPP;
2776
2777 *alarm = false;
2778
2779 ret = mv88e6xxx_phy_page_read(ds, phy, 6, 26);
2780 if (ret < 0)
2781 return ret;
2782
2783 *alarm = !!(ret & 0x40);
2784
2785 return 0;
2786}
2787#endif /* CONFIG_NET_DSA_HWMON */
2788
Ben Hutchings98e67302011-11-25 14:36:19 +00002789static int __init mv88e6xxx_init(void)
2790{
2791#if IS_ENABLED(CONFIG_NET_DSA_MV88E6131)
2792 register_switch_driver(&mv88e6131_switch_driver);
2793#endif
2794#if IS_ENABLED(CONFIG_NET_DSA_MV88E6123_61_65)
2795 register_switch_driver(&mv88e6123_61_65_switch_driver);
2796#endif
Guenter Roeck3ad50cc2014-10-29 10:44:56 -07002797#if IS_ENABLED(CONFIG_NET_DSA_MV88E6352)
2798 register_switch_driver(&mv88e6352_switch_driver);
2799#endif
Andrew Lunn42f27252014-09-12 23:58:44 +02002800#if IS_ENABLED(CONFIG_NET_DSA_MV88E6171)
2801 register_switch_driver(&mv88e6171_switch_driver);
2802#endif
Ben Hutchings98e67302011-11-25 14:36:19 +00002803 return 0;
2804}
2805module_init(mv88e6xxx_init);
2806
2807static void __exit mv88e6xxx_cleanup(void)
2808{
Andrew Lunn42f27252014-09-12 23:58:44 +02002809#if IS_ENABLED(CONFIG_NET_DSA_MV88E6171)
2810 unregister_switch_driver(&mv88e6171_switch_driver);
2811#endif
Vivien Didelot4212b5432015-05-01 10:43:52 -04002812#if IS_ENABLED(CONFIG_NET_DSA_MV88E6352)
2813 unregister_switch_driver(&mv88e6352_switch_driver);
2814#endif
Ben Hutchings98e67302011-11-25 14:36:19 +00002815#if IS_ENABLED(CONFIG_NET_DSA_MV88E6123_61_65)
2816 unregister_switch_driver(&mv88e6123_61_65_switch_driver);
2817#endif
2818#if IS_ENABLED(CONFIG_NET_DSA_MV88E6131)
2819 unregister_switch_driver(&mv88e6131_switch_driver);
2820#endif
2821}
2822module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00002823
2824MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
2825MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
2826MODULE_LICENSE("GPL");