blob: 1243272605aa491f47bfd98a04d3ad46250773b2 [file] [log] [blame]
H. Peter Anvin7b11fb52008-01-30 13:30:07 +01001/*
2 * Defines x86 CPU feature bits
3 */
H. Peter Anvin1965aae2008-10-22 22:26:29 -07004#ifndef _ASM_X86_CPUFEATURE_H
5#define _ASM_X86_CPUFEATURE_H
H. Peter Anvin7b11fb52008-01-30 13:30:07 +01006
David Howellsabbf1592012-10-02 18:01:26 +01007#ifndef _ASM_X86_REQUIRED_FEATURES_H
H. Peter Anvin7b11fb52008-01-30 13:30:07 +01008#include <asm/required-features.h>
David Howellsabbf1592012-10-02 18:01:26 +01009#endif
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010010
H. Peter Anvinbdc802d2010-07-07 17:29:18 -070011#define NCAPINTS 10 /* N 32-bit words worth of info */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010012
H. Peter Anvin7414aa42008-08-27 17:56:44 -070013/*
14 * Note: If the comment begins with a quoted string, that string is used
15 * in /proc/cpuinfo instead of the macro name. If the string is "",
16 * this feature bit is not displayed in /proc/cpuinfo at all.
17 */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010018
19/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
20#define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */
21#define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */
22#define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */
23#define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */
24#define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */
H. Peter Anvin2798c632008-08-27 21:20:07 -070025#define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010026#define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */
Jaswinder Singh Rajput3969c522009-05-03 11:11:35 +053027#define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Exception */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010028#define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */
29#define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */
30#define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */
31#define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */
32#define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */
33#define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */
H. Peter Anvin2798c632008-08-27 21:20:07 -070034#define X86_FEATURE_CMOV (0*32+15) /* CMOV instructions */
35 /* (plus FCMOVcc, FCOMI with FPU) */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010036#define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */
37#define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */
38#define X86_FEATURE_PN (0*32+18) /* Processor serial number */
H. Peter Anvin2798c632008-08-27 21:20:07 -070039#define X86_FEATURE_CLFLSH (0*32+19) /* "clflush" CLFLUSH instruction */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070040#define X86_FEATURE_DS (0*32+21) /* "dts" Debug Store */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010041#define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */
42#define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070043#define X86_FEATURE_FXSR (0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
44#define X86_FEATURE_XMM (0*32+25) /* "sse" */
45#define X86_FEATURE_XMM2 (0*32+26) /* "sse2" */
46#define X86_FEATURE_SELFSNOOP (0*32+27) /* "ss" CPU self snoop */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010047#define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070048#define X86_FEATURE_ACC (0*32+29) /* "tm" Automatic clock control */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010049#define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070050#define X86_FEATURE_PBE (0*32+31) /* Pending Break Enable */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010051
52/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
53/* Don't duplicate feature flags which are redundant with Intel! */
54#define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */
55#define X86_FEATURE_MP (1*32+19) /* MP Capable. */
56#define X86_FEATURE_NX (1*32+20) /* Execute Disable */
57#define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070058#define X86_FEATURE_FXSR_OPT (1*32+25) /* FXSAVE/FXRSTOR optimizations */
59#define X86_FEATURE_GBPAGES (1*32+26) /* "pdpe1gb" GB pages */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010060#define X86_FEATURE_RDTSCP (1*32+27) /* RDTSCP */
61#define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */
62#define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */
63#define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */
64
65/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
66#define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */
67#define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */
68#define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */
69
70/* Other features, Linux-defined mapping, word 3 */
71/* This range is used for feature bits which conflict or are synthesized */
72#define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */
73#define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */
74#define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */
75#define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */
76/* cpu types for specific tunings: */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070077#define X86_FEATURE_K8 (3*32+ 4) /* "" Opteron, Athlon64 */
78#define X86_FEATURE_K7 (3*32+ 5) /* "" Athlon */
79#define X86_FEATURE_P3 (3*32+ 6) /* "" P3 */
80#define X86_FEATURE_P4 (3*32+ 7) /* "" P4 */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010081#define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
82#define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070083#define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* "" FXSAVE leaks FOP/FIP/FOP */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +010084#define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
H. Peter Anvinb6734c32008-08-18 17:39:32 -070085#define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */
86#define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070087#define X86_FEATURE_SYSCALL32 (3*32+14) /* "" syscall in ia32 userspace */
88#define X86_FEATURE_SYSENTER32 (3*32+15) /* "" sysenter in ia32 userspace */
H. Peter Anvin2798c632008-08-27 21:20:07 -070089#define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well */
H. Peter Anvin7414aa42008-08-27 17:56:44 -070090#define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* "" Mfence synchronizes RDTSC */
91#define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* "" Lfence synchronizes RDTSC */
92#define X86_FEATURE_11AP (3*32+19) /* "" Bad local APIC aka 11AP */
H. Peter Anvinb6734c32008-08-18 17:39:32 -070093#define X86_FEATURE_NOPL (3*32+20) /* The NOPL (0F 1F) instructions */
Michal Schmidte8c534e2010-07-27 18:53:35 +020094 /* 21 available, was AMD_C1E */
Venki Pallipadi2576c992008-10-07 13:33:12 -070095#define X86_FEATURE_XTOPOLOGY (3*32+22) /* cpu topology enum extensions */
Alok Katariab2bcc7b2008-10-31 11:59:53 -070096#define X86_FEATURE_TSC_RELIABLE (3*32+23) /* TSC is known to be reliable */
Ingo Molnard4377972008-12-16 20:59:24 +010097#define X86_FEATURE_NONSTOP_TSC (3*32+24) /* TSC does not stop in C states */
Pallipadi, Venkateshe736ad52009-02-06 16:52:05 -080098#define X86_FEATURE_CLFLUSH_MONITOR (3*32+25) /* "" clflush reqd with monitor */
Andreas Herrmann42937e82009-06-08 15:55:09 +020099#define X86_FEATURE_EXTD_APICID (3*32+26) /* has extended APICID (8 bits) */
Andreas Herrmann4a376ec2009-09-03 09:40:21 +0200100#define X86_FEATURE_AMD_DCM (3*32+27) /* multi-node processor */
Peter Zijlstraa8303aa2009-09-02 10:56:56 +0200101#define X86_FEATURE_APERFMPERF (3*32+28) /* APERFMPERF */
Suresh Siddha5d2bd702012-09-06 14:58:52 -0700102#define X86_FEATURE_EAGER_FPU (3*32+29) /* "eagerfpu" Non lazy FPU restore */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100103
104/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700105#define X86_FEATURE_XMM3 (4*32+ 0) /* "pni" SSE-3 */
H. Peter Anvinf1240c02008-08-27 18:53:07 -0700106#define X86_FEATURE_PCLMULQDQ (4*32+ 1) /* PCLMULQDQ instruction */
107#define X86_FEATURE_DTES64 (4*32+ 2) /* 64-bit Debug Store */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700108#define X86_FEATURE_MWAIT (4*32+ 3) /* "monitor" Monitor/Mwait support */
109#define X86_FEATURE_DSCPL (4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
110#define X86_FEATURE_VMX (4*32+ 5) /* Hardware virtualization */
H. Peter Anvinaf2e1f22008-08-27 22:05:45 -0700111#define X86_FEATURE_SMX (4*32+ 6) /* Safer mode */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100112#define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */
113#define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700114#define X86_FEATURE_SSSE3 (4*32+ 9) /* Supplemental SSE-3 */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100115#define X86_FEATURE_CID (4*32+10) /* Context ID */
H. Peter Anvinf1240c02008-08-27 18:53:07 -0700116#define X86_FEATURE_FMA (4*32+12) /* Fused multiply-add */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100117#define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */
118#define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */
H. Peter Anvinf1240c02008-08-27 18:53:07 -0700119#define X86_FEATURE_PDCM (4*32+15) /* Performance Capabilities */
Arun Thomasbe604e62011-08-19 21:42:23 +0200120#define X86_FEATURE_PCID (4*32+17) /* Process Context Identifiers */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100121#define X86_FEATURE_DCA (4*32+18) /* Direct Cache Access */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700122#define X86_FEATURE_XMM4_1 (4*32+19) /* "sse4_1" SSE-4.1 */
123#define X86_FEATURE_XMM4_2 (4*32+20) /* "sse4_2" SSE-4.2 */
Suresh Siddha32e1d0a2008-07-10 11:16:50 -0700124#define X86_FEATURE_X2APIC (4*32+21) /* x2APIC */
Avi Kivity069ebaa2009-05-10 14:37:56 +0300125#define X86_FEATURE_MOVBE (4*32+22) /* MOVBE instruction */
126#define X86_FEATURE_POPCNT (4*32+23) /* POPCNT instruction */
Liu, Jinsongb90dfb02011-09-22 16:53:58 +0800127#define X86_FEATURE_TSC_DEADLINE_TIMER (4*32+24) /* Tsc deadline timer */
H. Peter Anvinf1240c02008-08-27 18:53:07 -0700128#define X86_FEATURE_AES (4*32+25) /* AES instructions */
129#define X86_FEATURE_XSAVE (4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
130#define X86_FEATURE_OSXSAVE (4*32+27) /* "" XSAVE enabled in the OS */
131#define X86_FEATURE_AVX (4*32+28) /* Advanced Vector Extensions */
H. Peter Anvin24da9c22010-07-07 10:15:12 -0700132#define X86_FEATURE_F16C (4*32+29) /* 16-bit fp conversions */
Kees Cook7ccafc52011-05-24 16:29:26 -0700133#define X86_FEATURE_RDRAND (4*32+30) /* The RDRAND instruction */
Alok Kataria49ab56a2008-11-01 18:34:37 -0700134#define X86_FEATURE_HYPERVISOR (4*32+31) /* Running on a hypervisor */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100135
136/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700137#define X86_FEATURE_XSTORE (5*32+ 2) /* "rng" RNG present (xstore) */
138#define X86_FEATURE_XSTORE_EN (5*32+ 3) /* "rng_en" RNG enabled */
139#define X86_FEATURE_XCRYPT (5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
140#define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* "ace_en" on-CPU crypto enabled */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100141#define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */
142#define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700143#define X86_FEATURE_PHE (5*32+10) /* PadLock Hash Engine */
144#define X86_FEATURE_PHE_EN (5*32+11) /* PHE enabled */
145#define X86_FEATURE_PMM (5*32+12) /* PadLock Montgomery Multiplier */
146#define X86_FEATURE_PMM_EN (5*32+13) /* PMM enabled */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100147
148/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
149#define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */
150#define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700151#define X86_FEATURE_SVM (6*32+ 2) /* Secure virtual machine */
152#define X86_FEATURE_EXTAPIC (6*32+ 3) /* Extended APIC space */
153#define X86_FEATURE_CR8_LEGACY (6*32+ 4) /* CR8 in 32-bit mode */
154#define X86_FEATURE_ABM (6*32+ 5) /* Advanced bit manipulation */
155#define X86_FEATURE_SSE4A (6*32+ 6) /* SSE-4A */
156#define X86_FEATURE_MISALIGNSSE (6*32+ 7) /* Misaligned SSE mode */
157#define X86_FEATURE_3DNOWPREFETCH (6*32+ 8) /* 3DNow prefetch instructions */
158#define X86_FEATURE_OSVW (6*32+ 9) /* OS Visible Workaround */
159#define X86_FEATURE_IBS (6*32+10) /* Instruction Based Sampling */
Andre Przywara7ef8aa72010-09-06 15:14:17 +0200160#define X86_FEATURE_XOP (6*32+11) /* extended AVX instructions */
H. Peter Anvin7414aa42008-08-27 17:56:44 -0700161#define X86_FEATURE_SKINIT (6*32+12) /* SKINIT/STGI instructions */
162#define X86_FEATURE_WDT (6*32+13) /* Watchdog timer */
Andre Przywara33ed82f2010-09-06 15:14:18 +0200163#define X86_FEATURE_LWP (6*32+15) /* Light Weight Profiling */
164#define X86_FEATURE_FMA4 (6*32+16) /* 4 operands MAC instructions */
Andreas Herrmann652847a2012-01-20 17:38:23 +0100165#define X86_FEATURE_TCE (6*32+17) /* translation cache extension */
Andreas Herrmann9d260eb2009-12-16 15:43:55 +0100166#define X86_FEATURE_NODEID_MSR (6*32+19) /* NodeId MSR */
Andre Przywara33ed82f2010-09-06 15:14:18 +0200167#define X86_FEATURE_TBM (6*32+21) /* trailing bit manipulations */
168#define X86_FEATURE_TOPOEXT (6*32+22) /* topology extensions CPUID leafs */
Robert Richter4979d272011-02-02 17:36:12 +0100169#define X86_FEATURE_PERFCTR_CORE (6*32+23) /* core performance counter extensions */
Jacob Shine2595142013-02-06 11:26:29 -0600170#define X86_FEATURE_PERFCTR_NB (6*32+24) /* NB performance counter extensions */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100171
172/*
173 * Auxiliary flags: Linux defined - For features scattered in various
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700174 * CPUID levels like 0x6, 0xA etc, word 7
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100175 */
176#define X86_FEATURE_IDA (7*32+ 0) /* Intel Dynamic Acceleration */
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700177#define X86_FEATURE_ARAT (7*32+ 1) /* Always Running APIC Timer */
Borislav Petkov5958f1d2010-03-31 21:56:41 +0200178#define X86_FEATURE_CPB (7*32+ 2) /* AMD Core Performance Boost */
Venkatesh Pallipadi23016bf2010-06-03 23:22:28 -0400179#define X86_FEATURE_EPB (7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
H. Peter Anvin278bc5f2010-07-19 18:53:51 -0700180#define X86_FEATURE_XSAVEOPT (7*32+ 4) /* Optimized Xsave */
Fenghua Yu9792db62010-07-29 17:13:42 -0700181#define X86_FEATURE_PLN (7*32+ 5) /* Intel Power Limit Notification */
182#define X86_FEATURE_PTS (7*32+ 6) /* Intel Package Thermal Status */
H. Peter Anvin4ad33412012-06-22 10:58:06 -0700183#define X86_FEATURE_DTHERM (7*32+ 7) /* Digital Thermal Sensor */
Thomas Renninger2f1e0972012-01-26 00:09:11 +0100184#define X86_FEATURE_HW_PSTATE (7*32+ 8) /* AMD HW-PState */
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100185
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700186/* Virtualization flags: Linux defined, word 8 */
Sheng Yange38e05a2008-09-10 18:53:34 +0800187#define X86_FEATURE_TPR_SHADOW (8*32+ 0) /* Intel TPR Shadow */
188#define X86_FEATURE_VNMI (8*32+ 1) /* Intel Virtual NMI */
189#define X86_FEATURE_FLEXPRIORITY (8*32+ 2) /* Intel FlexPriority */
190#define X86_FEATURE_EPT (8*32+ 3) /* Intel Extended Page Table */
191#define X86_FEATURE_VPID (8*32+ 4) /* Intel Virtual Processor ID */
H. Peter Anvin278bc5f2010-07-19 18:53:51 -0700192#define X86_FEATURE_NPT (8*32+ 5) /* AMD Nested Page Table support */
193#define X86_FEATURE_LBRV (8*32+ 6) /* AMD LBR Virtualization support */
194#define X86_FEATURE_SVML (8*32+ 7) /* "svm_lock" AMD SVM locking MSR */
195#define X86_FEATURE_NRIPS (8*32+ 8) /* "nrip_save" AMD SVM next_rip save */
Andre Przywaraaeb9c7d2010-09-06 15:14:20 +0200196#define X86_FEATURE_TSCRATEMSR (8*32+ 9) /* "tsc_scale" AMD TSC scaling support */
197#define X86_FEATURE_VMCBCLEAN (8*32+10) /* "vmcb_clean" AMD VMCB clean bits support */
198#define X86_FEATURE_FLUSHBYASID (8*32+11) /* AMD flush-by-ASID support */
199#define X86_FEATURE_DECODEASSISTS (8*32+12) /* AMD Decode Assists support */
200#define X86_FEATURE_PAUSEFILTER (8*32+13) /* AMD filtered pause intercept */
201#define X86_FEATURE_PFTHRESHOLD (8*32+14) /* AMD pause filter threshold */
202
Sheng Yange38e05a2008-09-10 18:53:34 +0800203
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700204/* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
H. Peter Anvin278bc5f2010-07-19 18:53:51 -0700205#define X86_FEATURE_FSGSBASE (9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
Will Auldba904632012-11-29 12:42:50 -0800206#define X86_FEATURE_TSC_ADJUST (9*32+ 1) /* TSC adjustment MSR 0x3b */
Liu, Jinsongfb215362011-11-28 03:55:19 -0800207#define X86_FEATURE_BMI1 (9*32+ 3) /* 1st group bit manipulation extensions */
H. Peter Anvin513c4ec2012-02-21 17:25:50 -0800208#define X86_FEATURE_HLE (9*32+ 4) /* Hardware Lock Elision */
Liu, Jinsongfb215362011-11-28 03:55:19 -0800209#define X86_FEATURE_AVX2 (9*32+ 5) /* AVX2 instructions */
Fenghua Yud0281a22011-05-17 18:44:26 -0700210#define X86_FEATURE_SMEP (9*32+ 7) /* Supervisor Mode Execution Protection */
Liu, Jinsongfb215362011-11-28 03:55:19 -0800211#define X86_FEATURE_BMI2 (9*32+ 8) /* 2nd group bit manipulation extensions */
Fenghua Yu724a92e2011-05-17 15:29:10 -0700212#define X86_FEATURE_ERMS (9*32+ 9) /* Enhanced REP MOVSB/STOSB */
H. Peter Anvin513c4ec2012-02-21 17:25:50 -0800213#define X86_FEATURE_INVPCID (9*32+10) /* Invalidate Processor Context ID */
214#define X86_FEATURE_RTM (9*32+11) /* Restricted Transactional Memory */
H. Peter Anvin30d5c452012-07-20 13:35:06 -0700215#define X86_FEATURE_RDSEED (9*32+18) /* The RDSEED instruction */
216#define X86_FEATURE_ADX (9*32+19) /* The ADCX and ADOX instructions */
H. Peter Anvin05194cf2012-09-09 11:12:04 -0700217#define X86_FEATURE_SMAP (9*32+20) /* Supervisor Mode Access Prevention */
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700218
H. Peter Anvinfa1408e2008-02-04 16:48:00 +0100219#if defined(__KERNEL__) && !defined(__ASSEMBLY__)
220
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700221#include <asm/asm.h>
H. Peter Anvinfa1408e2008-02-04 16:48:00 +0100222#include <linux/bitops.h>
223
224extern const char * const x86_cap_flags[NCAPINTS*32];
225extern const char * const x86_power_flags[32];
226
Ingo Molnar0f8d2b92008-02-26 08:34:21 +0100227#define test_cpu_cap(c, bit) \
228 test_bit(bit, (unsigned long *)((c)->x86_capability))
229
Christoph Lameter349c0042011-03-12 12:50:10 +0100230#define REQUIRED_MASK_BIT_SET(bit) \
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100231 ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \
232 (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \
233 (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \
234 (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \
235 (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \
236 (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \
237 (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \
H. Peter Anvinbdc802d2010-07-07 17:29:18 -0700238 (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) || \
239 (((bit)>>5)==8 && (1UL<<((bit)&31) & REQUIRED_MASK8)) || \
Christoph Lameter349c0042011-03-12 12:50:10 +0100240 (((bit)>>5)==9 && (1UL<<((bit)&31) & REQUIRED_MASK9)) )
241
242#define cpu_has(c, bit) \
243 (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \
Ingo Molnar0f8d2b92008-02-26 08:34:21 +0100244 test_cpu_cap(c, bit))
245
Christoph Lameter349c0042011-03-12 12:50:10 +0100246#define this_cpu_has(bit) \
247 (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \
248 x86_this_cpu_test_bit(bit, (unsigned long *)&cpu_info.x86_capability))
249
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100250#define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)
251
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100252#define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability))
253#define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability))
Andi Kleen7d851c82008-01-30 13:33:20 +0100254#define setup_clear_cpu_cap(bit) do { \
255 clear_cpu_cap(&boot_cpu_data, bit); \
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700256 set_bit(bit, (unsigned long *)cpu_caps_cleared); \
Andi Kleen7d851c82008-01-30 13:33:20 +0100257} while (0)
Andi Kleen404ee5b2008-01-30 13:33:20 +0100258#define setup_force_cpu_cap(bit) do { \
259 set_cpu_cap(&boot_cpu_data, bit); \
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700260 set_bit(bit, (unsigned long *)cpu_caps_set); \
Andi Kleen404ee5b2008-01-30 13:33:20 +0100261} while (0)
Jeremy Fitzhardinge53756d32008-01-30 13:30:55 +0100262
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100263#define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
264#define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)
265#define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
266#define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
267#define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
268#define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)
269#define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
270#define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
271#define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
272#define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
273#define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
274#define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
275#define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
276#define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
277#define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
Mathias Krause66be8952011-08-04 20:19:25 +0200278#define cpu_has_ssse3 boot_cpu_has(X86_FEATURE_SSSE3)
Huang Ying54b6a1b2009-01-18 16:28:34 +1100279#define cpu_has_aes boot_cpu_has(X86_FEATURE_AES)
Mathias Krause66be8952011-08-04 20:19:25 +0200280#define cpu_has_avx boot_cpu_has(X86_FEATURE_AVX)
Jussi Kivilinna60488012013-04-13 13:46:45 +0300281#define cpu_has_avx2 boot_cpu_has(X86_FEATURE_AVX2)
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100282#define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
283#define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)
284#define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
285#define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)
286#define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)
287#define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
288#define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
289#define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
290#define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
291#define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
292#define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
293#define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
294#define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
295#define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
296#define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
297#define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
298#define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
299#define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
300#define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)
301#define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
Andi Kleen019c3e72008-02-04 16:48:09 +0100302#define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)
stephane eranian86975102008-03-07 13:05:27 -0800303#define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
venkatesh.pallipadi@intel.com2e5d9c82008-03-18 17:00:14 -0700304#define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)
H. Peter Anvinf1240c02008-08-27 18:53:07 -0700305#define cpu_has_xmm4_1 boot_cpu_has(X86_FEATURE_XMM4_1)
Austin Zhang2a618122008-08-25 11:14:51 -0400306#define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2)
Suresh Siddha32e1d0a2008-07-10 11:16:50 -0700307#define cpu_has_x2apic boot_cpu_has(X86_FEATURE_X2APIC)
H. Peter Anvinf1240c02008-08-27 18:53:07 -0700308#define cpu_has_xsave boot_cpu_has(X86_FEATURE_XSAVE)
Suresh Siddha212b0212012-09-06 15:05:18 -0700309#define cpu_has_xsaveopt boot_cpu_has(X86_FEATURE_XSAVEOPT)
Mathias Krause66be8952011-08-04 20:19:25 +0200310#define cpu_has_osxsave boot_cpu_has(X86_FEATURE_OSXSAVE)
Alok Kataria49ab56a2008-11-01 18:34:37 -0700311#define cpu_has_hypervisor boot_cpu_has(X86_FEATURE_HYPERVISOR)
Huang Ying0e1227d2009-10-19 11:53:06 +0900312#define cpu_has_pclmulqdq boot_cpu_has(X86_FEATURE_PCLMULQDQ)
Robert Richter4979d272011-02-02 17:36:12 +0100313#define cpu_has_perfctr_core boot_cpu_has(X86_FEATURE_PERFCTR_CORE)
Jacob Shine2595142013-02-06 11:26:29 -0600314#define cpu_has_perfctr_nb boot_cpu_has(X86_FEATURE_PERFCTR_NB)
Christoph Lameter3824abd2011-06-01 12:25:47 -0500315#define cpu_has_cx8 boot_cpu_has(X86_FEATURE_CX8)
316#define cpu_has_cx16 boot_cpu_has(X86_FEATURE_CX16)
Suresh Siddha5d2bd702012-09-06 14:58:52 -0700317#define cpu_has_eager_fpu boot_cpu_has(X86_FEATURE_EAGER_FPU)
Andreas Herrmann193f3fc2012-10-19 10:58:13 +0200318#define cpu_has_topoext boot_cpu_has(X86_FEATURE_TOPOEXT)
H. Peter Anvin7b11fb52008-01-30 13:30:07 +0100319
320#ifdef CONFIG_X86_64
321
322#undef cpu_has_vme
323#define cpu_has_vme 0
324
325#undef cpu_has_pae
326#define cpu_has_pae ___BUG___
327
328#undef cpu_has_mp
329#define cpu_has_mp 1
330
331#undef cpu_has_k6_mtrr
332#define cpu_has_k6_mtrr 0
333
334#undef cpu_has_cyrix_arr
335#define cpu_has_cyrix_arr 0
336
337#undef cpu_has_centaur_mcr
338#define cpu_has_centaur_mcr 0
339
340#endif /* CONFIG_X86_64 */
341
Tetsuo Handa2fd81862010-08-30 09:45:40 +0900342#if __GNUC__ >= 4
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700343/*
344 * Static testing of CPU features. Used the same as boot_cpu_has().
345 * These are only valid after alternatives have run, but will statically
346 * patch the target code for additional performance.
347 *
348 */
H. Peter Anvin83a7a2a2010-06-10 00:10:43 +0000349static __always_inline __pure bool __static_cpu_has(u16 bit)
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700350{
Tetsuo Handa2fd81862010-08-30 09:45:40 +0900351#if __GNUC__ > 4 || __GNUC_MINOR__ >= 5
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700352 asm goto("1: jmp %l[t_no]\n"
353 "2:\n"
354 ".section .altinstructions,\"a\"\n"
Andy Lutomirski59e97e42011-07-13 09:24:10 -0400355 " .long 1b - .\n"
356 " .long 0\n" /* no replacement */
H. Peter Anvin83a7a2a2010-06-10 00:10:43 +0000357 " .word %P0\n" /* feature bit */
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700358 " .byte 2b - 1b\n" /* source len */
359 " .byte 0\n" /* replacement len */
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700360 ".previous\n"
H. Peter Anvin83a7a2a2010-06-10 00:10:43 +0000361 /* skipping size check since replacement size = 0 */
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700362 : : "i" (bit) : : t_no);
363 return true;
364 t_no:
365 return false;
366#else
367 u8 flag;
368 /* Open-coded due to __stringify() in ALTERNATIVE() */
369 asm volatile("1: movb $0,%0\n"
370 "2:\n"
371 ".section .altinstructions,\"a\"\n"
Andy Lutomirski59e97e42011-07-13 09:24:10 -0400372 " .long 1b - .\n"
373 " .long 3f - .\n"
H. Peter Anvin83a7a2a2010-06-10 00:10:43 +0000374 " .word %P1\n" /* feature bit */
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700375 " .byte 2b - 1b\n" /* source len */
376 " .byte 4f - 3f\n" /* replacement len */
H. Peter Anvin83a7a2a2010-06-10 00:10:43 +0000377 ".previous\n"
378 ".section .discard,\"aw\",@progbits\n"
379 " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700380 ".previous\n"
381 ".section .altinstr_replacement,\"ax\"\n"
382 "3: movb $1,%0\n"
383 "4:\n"
384 ".previous\n"
385 : "=qm" (flag) : "i" (bit));
386 return flag;
387#endif
388}
389
390#define static_cpu_has(bit) \
391( \
392 __builtin_constant_p(boot_cpu_has(bit)) ? \
393 boot_cpu_has(bit) : \
H. Peter Anvin83a7a2a2010-06-10 00:10:43 +0000394 __builtin_constant_p(bit) ? \
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700395 __static_cpu_has(bit) : \
396 boot_cpu_has(bit) \
397)
H. Peter Anvin1ba4f222010-05-27 12:02:00 -0700398#else
399/*
400 * gcc 3.x is too stupid to do the static test; fall back to dynamic.
401 */
402#define static_cpu_has(bit) boot_cpu_has(bit)
403#endif
H. Peter Anvina3c8acd2010-05-11 17:47:07 -0700404
H. Peter Anvinfa1408e2008-02-04 16:48:00 +0100405#endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */
406
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700407#endif /* _ASM_X86_CPUFEATURE_H */