blob: 850dc12eb7f2ae95f21fd226569cf6caafe58a9f [file] [log] [blame]
Roy Huang088eec12007-06-21 11:34:16 +08001/*
Mike Frysinger287050f2007-07-24 15:23:20 +08002 * File: include/asm-blackfin/mach-bf548/anomaly.h
3 * Bugs: Enter bugs at http://blackfin.uclinux.org/
Roy Huang088eec12007-06-21 11:34:16 +08004 *
Mike Frysinger287050f2007-07-24 15:23:20 +08005 * Copyright (C) 2004-2007 Analog Devices Inc.
6 * Licensed under the GPL-2 or later.
Roy Huang088eec12007-06-21 11:34:16 +08007 */
8
Mike Frysinger1aafd902007-07-25 11:19:14 +08009/* This file shoule be up to date with:
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080010 * - Revision E, 11/28/2007; ADSP-BF542/BF544/BF547/BF548/BF549 Blackfin Processor Anomaly List
Mike Frysinger1aafd902007-07-25 11:19:14 +080011 */
12
Roy Huang088eec12007-06-21 11:34:16 +080013#ifndef _MACH_ANOMALY_H_
14#define _MACH_ANOMALY_H_
Mike Frysinger287050f2007-07-24 15:23:20 +080015
Mike Frysinger1aafd902007-07-25 11:19:14 +080016/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot 2 Not Supported */
17#define ANOMALY_05000074 (1)
18/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
19#define ANOMALY_05000119 (1)
20/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
21#define ANOMALY_05000122 (1)
22/* Spurious Hardware Error from an Access in the Shadow of a Conditional Branch */
23#define ANOMALY_05000245 (1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080024/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
25#define ANOMALY_05000265 (1)
26/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */
27#define ANOMALY_05000272 (1)
Mike Frysinger60e93562007-07-25 11:56:01 +080028/* False Hardware Error Exception when ISR context is not restored */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080029#define ANOMALY_05000281 (__SILICON_REVISION__ < 1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080030/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080031#define ANOMALY_05000304 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080032/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
33#define ANOMALY_05000310 (1)
34/* Errors When SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080035#define ANOMALY_05000312 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080036/* TWI Slave Boot Mode Is Not Functional */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080037#define ANOMALY_05000324 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080038/* External FIFO Boot Mode Is Not Functional */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080039#define ANOMALY_05000325 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080040/* Data Lost When Core and DMA Accesses Are Made to the USB FIFO Simultaneously */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080041#define ANOMALY_05000327 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080042/* Incorrect Access of OTP_STATUS During otp_write() Function */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080043#define ANOMALY_05000328 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080044/* Synchronous Burst Flash Boot Mode Is Not Functional */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080045#define ANOMALY_05000329 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080046/* Host DMA Boot Mode Is Not Functional */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080047#define ANOMALY_05000330 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080048/* Inadequate Timing Margins on DDR DQS to DQ and DQM Skew */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080049#define ANOMALY_05000334 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080050/* Inadequate Rotary Debounce Logic Duration */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080051#define ANOMALY_05000335 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080052/* Phantom Interrupt Occurs After First Configuration of Host DMA Port */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080053#define ANOMALY_05000336 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080054/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080055#define ANOMALY_05000337 (__SILICON_REVISION__ < 1)
Mike Frysinger1aafd902007-07-25 11:19:14 +080056/* Slave-Mode SPI0 MISO Failure With CPHA = 0 */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080057#define ANOMALY_05000338 (__SILICON_REVISION__ < 1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080058/* If Memory Reads Are Enabled on SDH or HOSTDP, Other DMAC1 Peripherals Cannot Read */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080059#define ANOMALY_05000340 (__SILICON_REVISION__ < 1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080060/* Boot Host Wait (HWAIT) and Boot Host Wait Alternate (HWAITA) Signals Are Swapped */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080061#define ANOMALY_05000344 (__SILICON_REVISION__ < 1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080062/* USB Calibration Value Is Not Intialized */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080063#define ANOMALY_05000346 (__SILICON_REVISION__ < 1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080064/* Boot ROM Kernel Incorrectly Alters Reset Value of USB Register */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080065#define ANOMALY_05000347 (__SILICON_REVISION__ < 1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080066/* Data Lost when Core Reads SDH Data FIFO */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080067#define ANOMALY_05000349 (__SILICON_REVISION__ < 1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080068/* PLL Status Register Is Inaccurate */
Mike Frysinger7cc1c4b2007-12-24 20:05:09 +080069#define ANOMALY_05000351 (__SILICON_REVISION__ < 1)
70/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
71#define ANOMALY_05000357 (1)
72/* External Memory Read Access Hangs Core With PLL Bypass */
73#define ANOMALY_05000360 (1)
74/* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */
75#define ANOMALY_05000365 (1)
76/* Addressing Conflict between Boot ROM and Asynchronous Memory */
77#define ANOMALY_05000369 (1)
78/* Mobile DDR Operation Not Functional */
79#define ANOMALY_05000377 (1)
80/* Security/Authentication Speedpath Causes Authentication To Fail To Initiate */
81#define ANOMALY_05000378 (1)
Roy Huang088eec12007-06-21 11:34:16 +080082
Mike Frysinger1aafd902007-07-25 11:19:14 +080083/* Anomalies that don't exist on this proc */
84#define ANOMALY_05000125 (0)
Bryan Wu2cbfe102007-08-05 15:31:16 +080085#define ANOMALY_05000158 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +080086#define ANOMALY_05000183 (0)
87#define ANOMALY_05000198 (0)
Mike Frysinger0174dd52007-08-05 16:53:10 +080088#define ANOMALY_05000230 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +080089#define ANOMALY_05000244 (0)
Mike Frysinger60e93562007-07-25 11:56:01 +080090#define ANOMALY_05000261 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +080091#define ANOMALY_05000263 (0)
92#define ANOMALY_05000266 (0)
93#define ANOMALY_05000273 (0)
94#define ANOMALY_05000311 (0)
Michael Hennerich2b393312007-10-10 16:58:49 +080095#define ANOMALY_05000323 (0)
Mike Frysinger1aafd902007-07-25 11:19:14 +080096
97#endif