blob: f1501fa0695c401e2aaf7475f107e2196b66c4dd [file] [log] [blame]
Patrick Daly16ff81662016-12-20 19:18:52 -08001/* Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Patrick Daly7faf13f2016-10-04 14:48:40 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 */
12
13#include <dt-bindings/interrupt-controller/arm-gic.h>
Patrick Dalydb3c2562017-02-01 16:10:38 -080014#include <dt-bindings/msm/msm-bus-ids.h>
Patrick Daly7faf13f2016-10-04 14:48:40 -070015
16&soc {
17 kgsl_smmu: arm,smmu-kgsl@5040000 {
18 status = "ok";
19 compatible = "qcom,smmu-v2";
20 reg = <0x5040000 0x10000>;
21 #iommu-cells = <1>;
22 qcom,dynamic;
23 #global-interrupts = <2>;
Patrick Daly25f739a2017-02-09 21:09:16 -080024 qcom,regulator-names = "vdd";
25 vdd-supply = <&gpu_cx_gdsc>;
Patrick Daly7faf13f2016-10-04 14:48:40 -070026 interrupts = <GIC_SPI 229 IRQ_TYPE_LEVEL_HIGH>,
27 <GIC_SPI 231 IRQ_TYPE_LEVEL_HIGH>,
28 <GIC_SPI 364 IRQ_TYPE_EDGE_RISING>,
29 <GIC_SPI 365 IRQ_TYPE_EDGE_RISING>,
30 <GIC_SPI 366 IRQ_TYPE_EDGE_RISING>,
31 <GIC_SPI 367 IRQ_TYPE_EDGE_RISING>,
32 <GIC_SPI 368 IRQ_TYPE_EDGE_RISING>,
33 <GIC_SPI 369 IRQ_TYPE_EDGE_RISING>,
34 <GIC_SPI 370 IRQ_TYPE_EDGE_RISING>,
35 <GIC_SPI 371 IRQ_TYPE_EDGE_RISING>;
Patrick Dalyc7fc4862017-04-14 19:47:51 -070036 clock-names = "gcc_ddrss_gpu_axi_clk",
Patrick Daly7ea8da72017-03-17 15:23:19 -070037 "gcc_gpu_memnoc_gfx_clk",
Patrick Daly7ea8da72017-03-17 15:23:19 -070038 "gpu_cc_ahb_clk",
39 "gpu_cc_cx_gmu_clk";
Patrick Dalyc7fc4862017-04-14 19:47:51 -070040 clocks = <&clock_gcc GCC_DDRSS_GPU_AXI_CLK>,
Patrick Daly7ea8da72017-03-17 15:23:19 -070041 <&clock_gcc GCC_GPU_MEMNOC_GFX_CLK>,
Patrick Daly7ea8da72017-03-17 15:23:19 -070042 <&clock_gpucc GPU_CC_AHB_CLK>,
43 <&clock_gpucc GPU_CC_CX_GMU_CLK>;
Patrick Daly1e5ce792017-03-17 15:00:21 -070044 attach-impl-defs =
45 <0x6000 0x2378>,
46 <0x6060 0x1055>,
47 <0x678c 0x8>,
48 <0x6794 0x28>,
49 <0x6800 0x6>,
50 <0x6900 0x3ff>,
51 <0x6924 0x204>,
52 <0x6928 0x11000>,
53 <0x6930 0x800>,
54 <0x6960 0xffffffff>,
55 <0x6b64 0x1a5551>,
56 <0x6b68 0x9a82a382>;
Patrick Daly7faf13f2016-10-04 14:48:40 -070057 };
58
Patrick Daly011d8c52016-08-19 17:13:45 -070059 apps_smmu: apps-smmu@0x15000000 {
60 compatible = "qcom,qsmmu-v500";
Patrick Dalya0fddb62017-03-27 19:26:59 -070061 reg = <0x15000000 0x80000>,
62 <0x150c2000 0x20>;
63 reg-names = "base", "tcu-base";
Patrick Daly011d8c52016-08-19 17:13:45 -070064 #iommu-cells = <1>;
65 qcom,skip-init;
66 #global-interrupts = <1>;
67 #size-cells = <1>;
68 #address-cells = <1>;
69 ranges;
70 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
71 <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>,
72 <GIC_SPI 97 IRQ_TYPE_LEVEL_HIGH>,
73 <GIC_SPI 98 IRQ_TYPE_LEVEL_HIGH>,
74 <GIC_SPI 99 IRQ_TYPE_LEVEL_HIGH>,
75 <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>,
76 <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>,
77 <GIC_SPI 102 IRQ_TYPE_LEVEL_HIGH>,
78 <GIC_SPI 103 IRQ_TYPE_LEVEL_HIGH>,
79 <GIC_SPI 104 IRQ_TYPE_LEVEL_HIGH>,
80 <GIC_SPI 105 IRQ_TYPE_LEVEL_HIGH>,
81 <GIC_SPI 106 IRQ_TYPE_LEVEL_HIGH>,
82 <GIC_SPI 107 IRQ_TYPE_LEVEL_HIGH>,
83 <GIC_SPI 108 IRQ_TYPE_LEVEL_HIGH>,
84 <GIC_SPI 109 IRQ_TYPE_LEVEL_HIGH>,
85 <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>,
86 <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>,
87 <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>,
88 <GIC_SPI 113 IRQ_TYPE_LEVEL_HIGH>,
89 <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>,
90 <GIC_SPI 115 IRQ_TYPE_LEVEL_HIGH>,
91 <GIC_SPI 116 IRQ_TYPE_LEVEL_HIGH>,
92 <GIC_SPI 117 IRQ_TYPE_LEVEL_HIGH>,
93 <GIC_SPI 118 IRQ_TYPE_LEVEL_HIGH>,
94 <GIC_SPI 181 IRQ_TYPE_LEVEL_HIGH>,
95 <GIC_SPI 182 IRQ_TYPE_LEVEL_HIGH>,
96 <GIC_SPI 183 IRQ_TYPE_LEVEL_HIGH>,
97 <GIC_SPI 184 IRQ_TYPE_LEVEL_HIGH>,
98 <GIC_SPI 185 IRQ_TYPE_LEVEL_HIGH>,
99 <GIC_SPI 186 IRQ_TYPE_LEVEL_HIGH>,
100 <GIC_SPI 187 IRQ_TYPE_LEVEL_HIGH>,
101 <GIC_SPI 188 IRQ_TYPE_LEVEL_HIGH>,
102 <GIC_SPI 189 IRQ_TYPE_LEVEL_HIGH>,
103 <GIC_SPI 190 IRQ_TYPE_LEVEL_HIGH>,
104 <GIC_SPI 191 IRQ_TYPE_LEVEL_HIGH>,
105 <GIC_SPI 192 IRQ_TYPE_LEVEL_HIGH>,
106 <GIC_SPI 315 IRQ_TYPE_LEVEL_HIGH>,
107 <GIC_SPI 316 IRQ_TYPE_LEVEL_HIGH>,
108 <GIC_SPI 317 IRQ_TYPE_LEVEL_HIGH>,
109 <GIC_SPI 318 IRQ_TYPE_LEVEL_HIGH>,
110 <GIC_SPI 319 IRQ_TYPE_LEVEL_HIGH>,
111 <GIC_SPI 320 IRQ_TYPE_LEVEL_HIGH>,
112 <GIC_SPI 321 IRQ_TYPE_LEVEL_HIGH>,
113 <GIC_SPI 322 IRQ_TYPE_LEVEL_HIGH>,
114 <GIC_SPI 323 IRQ_TYPE_LEVEL_HIGH>,
115 <GIC_SPI 324 IRQ_TYPE_LEVEL_HIGH>,
116 <GIC_SPI 325 IRQ_TYPE_LEVEL_HIGH>,
117 <GIC_SPI 326 IRQ_TYPE_LEVEL_HIGH>,
118 <GIC_SPI 327 IRQ_TYPE_LEVEL_HIGH>,
119 <GIC_SPI 328 IRQ_TYPE_LEVEL_HIGH>,
120 <GIC_SPI 329 IRQ_TYPE_LEVEL_HIGH>,
121 <GIC_SPI 330 IRQ_TYPE_LEVEL_HIGH>,
122 <GIC_SPI 331 IRQ_TYPE_LEVEL_HIGH>,
123 <GIC_SPI 332 IRQ_TYPE_LEVEL_HIGH>,
124 <GIC_SPI 333 IRQ_TYPE_LEVEL_HIGH>,
125 <GIC_SPI 334 IRQ_TYPE_LEVEL_HIGH>,
126 <GIC_SPI 335 IRQ_TYPE_LEVEL_HIGH>,
127 <GIC_SPI 336 IRQ_TYPE_LEVEL_HIGH>,
128 <GIC_SPI 337 IRQ_TYPE_LEVEL_HIGH>,
129 <GIC_SPI 338 IRQ_TYPE_LEVEL_HIGH>,
130 <GIC_SPI 339 IRQ_TYPE_LEVEL_HIGH>,
131 <GIC_SPI 340 IRQ_TYPE_LEVEL_HIGH>,
132 <GIC_SPI 341 IRQ_TYPE_LEVEL_HIGH>,
133 <GIC_SPI 342 IRQ_TYPE_LEVEL_HIGH>,
134 <GIC_SPI 343 IRQ_TYPE_LEVEL_HIGH>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800135 qcom,msm-bus,name = "apps_smmu";
136 qcom,msm-bus,num-cases = <2>;
137 qcom,msm-bus,active-only;
138 qcom,msm-bus,num-paths = <1>;
139 qcom,msm-bus,vectors-KBps =
140 <MSM_BUS_MASTER_GNOC_SNOC>,
141 <MSM_BUS_SLAVE_IMEM_CFG>,
142 <0 0>,
143 <MSM_BUS_MASTER_GNOC_SNOC>,
144 <MSM_BUS_SLAVE_IMEM_CFG>,
145 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700146
147 anoc_1_tbu: anoc_1_tbu@0x150c5000 {
148 status = "disabled";
149 compatible = "qcom,qsmmuv500-tbu";
150 reg = <0x150c5000 0x1000>,
151 <0x150c2200 0x8>;
152 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800153 qcom,stream-id-range = <0x0 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700154 qcom,regulator-names = "vdd";
155 vdd-supply = <&hlos1_vote_aggre_noc_mmu_tbu1_gdsc>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800156 qcom,msm-bus,name = "apps_smmu";
157 qcom,msm-bus,num-cases = <2>;
158 qcom,msm-bus,active-only;
159 qcom,msm-bus,num-paths = <1>;
160 qcom,msm-bus,vectors-KBps =
161 <MSM_BUS_MASTER_GNOC_SNOC>,
162 <MSM_BUS_SLAVE_IMEM_CFG>,
163 <0 0>,
164 <MSM_BUS_MASTER_GNOC_SNOC>,
165 <MSM_BUS_SLAVE_IMEM_CFG>,
166 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700167 };
168
169 anoc_2_tbu: anoc_2_tbu@0x150c9000 {
170 status = "disabled";
171 compatible = "qcom,qsmmuv500-tbu";
172 reg = <0x150c9000 0x1000>,
173 <0x150c2208 0x8>;
174 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800175 qcom,stream-id-range = <0x400 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700176 qcom,regulator-names = "vdd";
177 vdd-supply = <&hlos1_vote_aggre_noc_mmu_tbu2_gdsc>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800178 qcom,msm-bus,name = "apps_smmu";
179 qcom,msm-bus,num-cases = <2>;
180 qcom,msm-bus,active-only;
181 qcom,msm-bus,num-paths = <1>;
182 qcom,msm-bus,vectors-KBps =
183 <MSM_BUS_MASTER_GNOC_SNOC>,
184 <MSM_BUS_SLAVE_IMEM_CFG>,
185 <0 0>,
186 <MSM_BUS_MASTER_GNOC_SNOC>,
187 <MSM_BUS_SLAVE_IMEM_CFG>,
188 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700189 };
190
191 mnoc_hf_0_tbu: mnoc_hf_0_tbu@0x150cd000 {
192 status = "disabled";
193 compatible = "qcom,qsmmuv500-tbu";
194 reg = <0x150cd000 0x1000>,
195 <0x150c2210 0x8>;
196 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800197 qcom,stream-id-range = <0x800 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700198 qcom,regulator-names = "vdd";
199 vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800200 qcom,msm-bus,name = "mnoc_hf_0_tbu";
201 qcom,msm-bus,num-cases = <2>;
202 qcom,msm-bus,active-only;
203 qcom,msm-bus,num-paths = <1>;
204 qcom,msm-bus,vectors-KBps =
205 <MSM_BUS_MASTER_MDP_PORT0>,
206 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
207 <0 0>,
208 <MSM_BUS_MASTER_MDP_PORT0>,
209 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
210 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700211 };
212
213 mnoc_hf_1_tbu: mnoc_hf_1_tbu@0x150d1000 {
214 status = "disabled";
215 compatible = "qcom,qsmmuv500-tbu";
216 reg = <0x150d1000 0x1000>,
217 <0x150c2218 0x8>;
218 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800219 qcom,stream-id-range = <0xc00 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700220 qcom,regulator-names = "vdd";
221 vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800222 qcom,msm-bus,name = "mnoc_hf_1_tbu";
223 qcom,msm-bus,num-cases = <2>;
224 qcom,msm-bus,active-only;
225 qcom,msm-bus,num-paths = <1>;
226 qcom,msm-bus,vectors-KBps =
227 <MSM_BUS_MASTER_MDP_PORT0>,
228 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
229 <0 0>,
230 <MSM_BUS_MASTER_MDP_PORT0>,
231 <MSM_BUS_SLAVE_MNOC_HF_MEM_NOC>,
232 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700233 };
234
235 mnoc_sf_0_tbu: mnoc_sf_0_tbu@0x150d5000 {
236 status = "disabled";
237 compatible = "qcom,qsmmuv500-tbu";
238 reg = <0x150d5000 0x1000>,
239 <0x150c2220 0x8>;
240 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800241 qcom,stream-id-range = <0x1000 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700242 qcom,regulator-names = "vdd";
243 vdd-supply = <&hlos1_vote_mmnoc_mmu_tbu_sf_gdsc>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800244 qcom,msm-bus,name = "mnoc_sf_0_tbu";
245 qcom,msm-bus,num-cases = <2>;
246 qcom,msm-bus,active-only;
247 qcom,msm-bus,num-paths = <1>;
248 qcom,msm-bus,vectors-KBps =
249 <MSM_BUS_MASTER_CAMNOC_SF>,
250 <MSM_BUS_SLAVE_MNOC_SF_MEM_NOC>,
251 <0 0>,
252 <MSM_BUS_MASTER_CAMNOC_SF>,
253 <MSM_BUS_SLAVE_MNOC_SF_MEM_NOC>,
254 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700255 };
256
257 compute_dsp_tbu: compute_dsp_tbu@0x150d9000 {
258 status = "disabled";
259 compatible = "qcom,qsmmuv500-tbu";
260 reg = <0x150d9000 0x1000>,
261 <0x150c2228 0x8>;
262 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800263 qcom,stream-id-range = <0x1400 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700264 /* No GDSC */
Patrick Dalydb3c2562017-02-01 16:10:38 -0800265 qcom,msm-bus,name = "apps_smmu";
266 qcom,msm-bus,num-cases = <2>;
267 qcom,msm-bus,active-only;
268 qcom,msm-bus,num-paths = <1>;
269 qcom,msm-bus,vectors-KBps =
270 <MSM_BUS_MASTER_GNOC_SNOC>,
271 <MSM_BUS_SLAVE_IMEM_CFG>,
272 <0 0>,
273 <MSM_BUS_MASTER_GNOC_SNOC>,
274 <MSM_BUS_SLAVE_IMEM_CFG>,
275 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700276 };
277
278 adsp_tbu: adsp_tbu@0x150dd000 {
279 status = "disabled";
280 compatible = "qcom,qsmmuv500-tbu";
281 reg = <0x150dd000 0x1000>,
282 <0x150c2230 0x8>;
283 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800284 qcom,stream-id-range = <0x1800 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700285 qcom,regulator-names = "vdd";
286 vdd-supply = <&hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800287 qcom,msm-bus,name = "apps_smmu";
288 qcom,msm-bus,num-cases = <2>;
289 qcom,msm-bus,active-only;
290 qcom,msm-bus,num-paths = <1>;
291 qcom,msm-bus,vectors-KBps =
292 <MSM_BUS_MASTER_GNOC_SNOC>,
293 <MSM_BUS_SLAVE_IMEM_CFG>,
294 <0 0>,
295 <MSM_BUS_MASTER_GNOC_SNOC>,
296 <MSM_BUS_SLAVE_IMEM_CFG>,
297 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700298 };
299
300 anoc_1_pcie_tbu: anoc_1_pcie_tbu@0x150e1000 {
301 status = "disabled";
302 compatible = "qcom,qsmmuv500-tbu";
303 reg = <0x150e1000 0x1000>,
304 <0x150c2238 0x8>;
305 reg-names = "base", "status-reg";
Patrick Dalyd40483c2016-12-15 21:27:45 -0800306 qcom,stream-id-range = <0x1c00 0x400>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700307 qcom,regulator-names = "vdd";
308 vdd-supply = <&hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc>;
Patrick Daly4662cc62017-04-12 17:40:32 -0700309 clock-names = "gcc_aggre_noc_pcie_tbu_clk";
310 clocks = <&clock_gcc GCC_AGGRE_NOC_PCIE_TBU_CLK>;
Patrick Dalydb3c2562017-02-01 16:10:38 -0800311 qcom,msm-bus,name = "apps_smmu";
312 qcom,msm-bus,num-cases = <2>;
313 qcom,msm-bus,active-only;
314 qcom,msm-bus,num-paths = <1>;
315 qcom,msm-bus,vectors-KBps =
316 <MSM_BUS_MASTER_GNOC_SNOC>,
317 <MSM_BUS_SLAVE_IMEM_CFG>,
318 <0 0>,
319 <MSM_BUS_MASTER_GNOC_SNOC>,
320 <MSM_BUS_SLAVE_IMEM_CFG>,
321 <0 1000>;
Patrick Daly011d8c52016-08-19 17:13:45 -0700322 };
323 };
324
Patrick Daly190f44f2017-04-03 17:13:57 -0700325 kgsl_iommu_test_device {
Patrick Daly7faf13f2016-10-04 14:48:40 -0700326 compatible = "iommu-debug-test";
327 /*
Patrick Daly190f44f2017-04-03 17:13:57 -0700328 * 0x7 isn't a valid sid, but should pass the sid sanity check.
329 * We just need _something_ here to get this node recognized by
330 * the SMMU driver. Our test uses ATOS, which doesn't use SIDs
Patrick Daly7faf13f2016-10-04 14:48:40 -0700331 * anyways, so using a dummy value is ok.
332 */
Patrick Daly190f44f2017-04-03 17:13:57 -0700333 iommus = <&kgsl_smmu 0x7>;
Patrick Daly7faf13f2016-10-04 14:48:40 -0700334 };
Patrick Daly011d8c52016-08-19 17:13:45 -0700335
Patrick Daly190f44f2017-04-03 17:13:57 -0700336 apps_iommu_test_device {
Patrick Daly011d8c52016-08-19 17:13:45 -0700337 compatible = "iommu-debug-test";
338 /*
339 * This SID belongs to PCIE. We can't use a fake SID for
340 * the apps_smmu device.
341 */
342 iommus = <&apps_smmu 0x1c03>;
343 };
Patrick Daly7faf13f2016-10-04 14:48:40 -0700344};