blob: 4824546d9f62869c4567cf8162bd3ade79a2c284 [file] [log] [blame]
Deepak Katragadda575a45f2016-10-11 15:06:56 -07001/*
Deepak Katragadda125fe372017-03-01 10:28:24 -08002 * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 and
6 * only version 2 as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 */
13
14#include <linux/kernel.h>
15#include <linux/bitops.h>
16#include <linux/err.h>
17#include <linux/platform_device.h>
18#include <linux/module.h>
19#include <linux/of.h>
20#include <linux/of_device.h>
21#include <linux/clk.h>
22#include <linux/clk-provider.h>
23#include <linux/regmap.h>
24#include <linux/reset-controller.h>
25
Kyle Yan6a20fae2017-02-14 13:34:41 -080026#include <dt-bindings/clock/qcom,gcc-sdm845.h>
Deepak Katragadda575a45f2016-10-11 15:06:56 -070027
28#include "common.h"
29#include "clk-regmap.h"
30#include "clk-pll.h"
31#include "clk-rcg.h"
32#include "clk-branch.h"
33#include "reset.h"
34#include "clk-alpha-pll.h"
Kyle Yan6a20fae2017-02-14 13:34:41 -080035#include "vdd-level-sdm845.h"
Deepak Katragadda575a45f2016-10-11 15:06:56 -070036
37#define GCC_APCS_CLOCK_SLEEP_ENA_VOTE_OFFSET 0x52008
38#define CPUSS_AHB_CLK_SLEEP_ENA BIT(21)
Deepak Katragaddab666c982017-04-10 14:16:17 -070039#define SYS_NOC_CPUSS_AHB_CLK_SLEEP_ENA BIT(0)
Deepak Katragadda575a45f2016-10-11 15:06:56 -070040#define GCC_MMSS_MISC 0x09FFC
41#define GCC_GPU_MISC 0x71028
42
43#define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
44
45static DEFINE_VDD_REGULATORS(vdd_cx, VDD_CX_NUM, 1, vdd_corner);
46static DEFINE_VDD_REGULATORS(vdd_cx_ao, VDD_CX_NUM, 1, vdd_corner);
47
48enum {
49 P_BI_TCXO,
50 P_AUD_REF_CLK,
51 P_CORE_BI_PLL_TEST_SE,
52 P_GPLL0_OUT_EVEN,
53 P_GPLL0_OUT_MAIN,
Deepak Katragadda575a45f2016-10-11 15:06:56 -070054 P_GPLL4_OUT_MAIN,
55 P_SLEEP_CLK,
56};
57
58static const struct parent_map gcc_parent_map_0[] = {
59 { P_BI_TCXO, 0 },
60 { P_GPLL0_OUT_MAIN, 1 },
61 { P_GPLL0_OUT_EVEN, 6 },
62 { P_CORE_BI_PLL_TEST_SE, 7 },
63};
64
65static const char * const gcc_parent_names_0[] = {
66 "bi_tcxo",
67 "gpll0",
68 "gpll0_out_even",
69 "core_bi_pll_test_se",
70};
71
72static const struct parent_map gcc_parent_map_1[] = {
73 { P_BI_TCXO, 0 },
74 { P_GPLL0_OUT_MAIN, 1 },
75 { P_SLEEP_CLK, 5 },
76 { P_GPLL0_OUT_EVEN, 6 },
77 { P_CORE_BI_PLL_TEST_SE, 7 },
78};
79
80static const char * const gcc_parent_names_1[] = {
81 "bi_tcxo",
82 "gpll0",
83 "core_pi_sleep_clk",
84 "gpll0_out_even",
85 "core_bi_pll_test_se",
86};
87
88static const struct parent_map gcc_parent_map_2[] = {
89 { P_BI_TCXO, 0 },
90 { P_SLEEP_CLK, 5 },
91 { P_CORE_BI_PLL_TEST_SE, 7 },
92};
93
94static const char * const gcc_parent_names_2[] = {
95 "bi_tcxo",
96 "core_pi_sleep_clk",
97 "core_bi_pll_test_se",
98};
99
100static const struct parent_map gcc_parent_map_3[] = {
101 { P_BI_TCXO, 0 },
102 { P_GPLL0_OUT_MAIN, 1 },
103 { P_CORE_BI_PLL_TEST_SE, 7 },
104};
105
106static const char * const gcc_parent_names_3[] = {
107 "bi_tcxo",
108 "gpll0",
109 "core_bi_pll_test_se",
110};
111
112static const struct parent_map gcc_parent_map_4[] = {
113 { P_BI_TCXO, 0 },
114 { P_CORE_BI_PLL_TEST_SE, 7 },
115};
116
117static const char * const gcc_parent_names_4[] = {
118 "bi_tcxo",
119 "core_bi_pll_test_se",
120};
121
122static const struct parent_map gcc_parent_map_5[] = {
123 { P_BI_TCXO, 0 },
124 { P_GPLL0_OUT_MAIN, 1 },
Deepak Katragadda125fe372017-03-01 10:28:24 -0800125 { P_GPLL4_OUT_MAIN, 5 },
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700126 { P_GPLL0_OUT_EVEN, 6 },
127 { P_CORE_BI_PLL_TEST_SE, 7 },
128};
129
130static const char * const gcc_parent_names_5[] = {
131 "bi_tcxo",
132 "gpll0",
Deepak Katragadda125fe372017-03-01 10:28:24 -0800133 "gpll4",
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700134 "gpll0_out_even",
135 "core_bi_pll_test_se",
136};
137
138static const struct parent_map gcc_parent_map_6[] = {
139 { P_BI_TCXO, 0 },
140 { P_GPLL0_OUT_MAIN, 1 },
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700141 { P_AUD_REF_CLK, 2 },
142 { P_GPLL0_OUT_EVEN, 6 },
143 { P_CORE_BI_PLL_TEST_SE, 7 },
144};
145
Deepak Katragadda125fe372017-03-01 10:28:24 -0800146static const char * const gcc_parent_names_6[] = {
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700147 "bi_tcxo",
148 "gpll0",
149 "aud_ref_clk",
150 "gpll0_out_even",
151 "core_bi_pll_test_se",
152};
153
Deepak Katragadda3760e052017-04-20 13:41:32 -0700154static const char * const gcc_parent_names_7[] = {
155 "bi_tcxo_ao",
156 "gpll0",
157 "gpll0_out_even",
158 "core_bi_pll_test_se",
159};
160
Deepak Katragaddad075ba32017-04-06 13:45:47 -0700161static struct clk_dummy measure_only_snoc_clk = {
162 .rrate = 1000,
163 .hw.init = &(struct clk_init_data){
164 .name = "measure_only_snoc_clk",
165 .ops = &clk_dummy_ops,
166 },
167};
168
169static struct clk_dummy measure_only_cnoc_clk = {
170 .rrate = 1000,
171 .hw.init = &(struct clk_init_data){
172 .name = "measure_only_cnoc_clk",
173 .ops = &clk_dummy_ops,
174 },
175};
176
177static struct clk_dummy measure_only_bimc_clk = {
178 .rrate = 1000,
179 .hw.init = &(struct clk_init_data){
180 .name = "measure_only_bimc_clk",
181 .ops = &clk_dummy_ops,
182 },
183};
184
185static struct clk_dummy measure_only_ipa_2x_clk = {
186 .rrate = 1000,
187 .hw.init = &(struct clk_init_data){
188 .name = "measure_only_ipa_2x_clk",
189 .ops = &clk_dummy_ops,
190 },
191};
192
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700193static struct pll_vco fabia_vco[] = {
194 { 250000000, 2000000000, 0 },
195 { 125000000, 1000000000, 1 },
196};
197
198static struct clk_alpha_pll gpll0 = {
199 .offset = 0x0,
200 .vco_table = fabia_vco,
201 .num_vco = ARRAY_SIZE(fabia_vco),
202 .type = FABIA_PLL,
203 .clkr = {
204 .enable_reg = 0x52000,
205 .enable_mask = BIT(0),
206 .hw.init = &(struct clk_init_data){
207 .name = "gpll0",
208 .parent_names = (const char *[]){ "bi_tcxo" },
209 .num_parents = 1,
210 .ops = &clk_fabia_fixed_pll_ops,
Deepak Katragaddad04d2ca2017-03-30 11:03:20 -0700211 VDD_CX_FMAX_MAP4(
212 MIN, 615000000,
213 LOW, 1066000000,
214 LOW_L1, 1600000000,
215 NOMINAL, 2000000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700216 },
217 },
218};
219
220static const struct clk_div_table post_div_table_fabia_even[] = {
221 { 0x0, 1 },
222 { 0x1, 2 },
223 { 0x3, 4 },
224 { 0x7, 8 },
Stephen Boyd9e3b0a32017-03-07 05:30:31 -0800225 { }
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700226};
227
228static struct clk_alpha_pll_postdiv gpll0_out_even = {
229 .offset = 0x0,
230 .post_div_shift = 8,
231 .post_div_table = post_div_table_fabia_even,
232 .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
233 .width = 4,
234 .clkr.hw.init = &(struct clk_init_data){
235 .name = "gpll0_out_even",
236 .parent_names = (const char *[]){ "gpll0" },
237 .num_parents = 1,
238 .ops = &clk_generic_pll_postdiv_ops,
239 },
240};
241
242static struct clk_alpha_pll gpll1 = {
243 .offset = 0x1000,
244 .vco_table = fabia_vco,
245 .num_vco = ARRAY_SIZE(fabia_vco),
246 .type = FABIA_PLL,
247 .clkr = {
248 .enable_reg = 0x52000,
249 .enable_mask = BIT(1),
250 .hw.init = &(struct clk_init_data){
251 .name = "gpll1",
252 .parent_names = (const char *[]){ "bi_tcxo" },
253 .num_parents = 1,
254 .ops = &clk_fabia_fixed_pll_ops,
Deepak Katragaddad04d2ca2017-03-30 11:03:20 -0700255 VDD_CX_FMAX_MAP4(
256 MIN, 615000000,
257 LOW, 1066000000,
258 LOW_L1, 1600000000,
259 NOMINAL, 2000000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700260 },
261 },
262};
263
264static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
265 F(19200000, P_BI_TCXO, 1, 0, 0),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700266 { }
267};
268
269static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
270 .cmd_rcgr = 0x48014,
271 .mnd_width = 0,
272 .hid_width = 5,
273 .parent_map = gcc_parent_map_0,
274 .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
275 .clkr.hw.init = &(struct clk_init_data){
276 .name = "gcc_cpuss_ahb_clk_src",
Deepak Katragadda3760e052017-04-20 13:41:32 -0700277 .parent_names = gcc_parent_names_7,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700278 .num_parents = 4,
279 .flags = CLK_SET_RATE_PARENT,
280 .ops = &clk_rcg2_ops,
281 VDD_CX_FMAX_MAP3_AO(
282 MIN, 19200000,
283 LOW, 50000000,
284 NOMINAL, 100000000),
285 },
286};
287
288static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
289 F(19200000, P_BI_TCXO, 1, 0, 0),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700290 { }
291};
292
293static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
294 .cmd_rcgr = 0x4815c,
295 .mnd_width = 0,
296 .hid_width = 5,
297 .parent_map = gcc_parent_map_3,
298 .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
299 .clkr.hw.init = &(struct clk_init_data){
300 .name = "gcc_cpuss_rbcpr_clk_src",
301 .parent_names = gcc_parent_names_3,
302 .num_parents = 3,
303 .flags = CLK_SET_RATE_PARENT,
304 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800305 VDD_CX_FMAX_MAP1(
306 MIN, 19200000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700307 },
308};
309
310static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
311 F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
312 F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
313 F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
314 F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
315 { }
316};
317
318static struct clk_rcg2 gcc_gp1_clk_src = {
319 .cmd_rcgr = 0x64004,
320 .mnd_width = 8,
321 .hid_width = 5,
322 .parent_map = gcc_parent_map_1,
323 .freq_tbl = ftbl_gcc_gp1_clk_src,
324 .clkr.hw.init = &(struct clk_init_data){
325 .name = "gcc_gp1_clk_src",
326 .parent_names = gcc_parent_names_1,
327 .num_parents = 5,
328 .flags = CLK_SET_RATE_PARENT,
329 .ops = &clk_rcg2_ops,
330 VDD_CX_FMAX_MAP4(
331 MIN, 19200000,
332 LOWER, 50000000,
333 LOW, 100000000,
334 NOMINAL, 200000000),
335 },
336};
337
338static struct clk_rcg2 gcc_gp2_clk_src = {
339 .cmd_rcgr = 0x65004,
340 .mnd_width = 8,
341 .hid_width = 5,
342 .parent_map = gcc_parent_map_1,
343 .freq_tbl = ftbl_gcc_gp1_clk_src,
344 .clkr.hw.init = &(struct clk_init_data){
345 .name = "gcc_gp2_clk_src",
346 .parent_names = gcc_parent_names_1,
347 .num_parents = 5,
348 .flags = CLK_SET_RATE_PARENT,
349 .ops = &clk_rcg2_ops,
350 VDD_CX_FMAX_MAP4(
351 MIN, 19200000,
352 LOWER, 50000000,
353 LOW, 100000000,
354 NOMINAL, 200000000),
355 },
356};
357
358static struct clk_rcg2 gcc_gp3_clk_src = {
359 .cmd_rcgr = 0x66004,
360 .mnd_width = 8,
361 .hid_width = 5,
362 .parent_map = gcc_parent_map_1,
363 .freq_tbl = ftbl_gcc_gp1_clk_src,
364 .clkr.hw.init = &(struct clk_init_data){
365 .name = "gcc_gp3_clk_src",
366 .parent_names = gcc_parent_names_1,
367 .num_parents = 5,
368 .flags = CLK_SET_RATE_PARENT,
369 .ops = &clk_rcg2_ops,
370 VDD_CX_FMAX_MAP4(
371 MIN, 19200000,
372 LOWER, 50000000,
373 LOW, 100000000,
374 NOMINAL, 200000000),
375 },
376};
377
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700378static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
379 F(9600000, P_BI_TCXO, 2, 0, 0),
380 F(19200000, P_BI_TCXO, 1, 0, 0),
381 { }
382};
383
384static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
385 .cmd_rcgr = 0x6b028,
386 .mnd_width = 16,
387 .hid_width = 5,
388 .parent_map = gcc_parent_map_2,
389 .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
390 .clkr.hw.init = &(struct clk_init_data){
391 .name = "gcc_pcie_0_aux_clk_src",
392 .parent_names = gcc_parent_names_2,
393 .num_parents = 3,
394 .flags = CLK_SET_RATE_PARENT,
395 .ops = &clk_rcg2_ops,
396 VDD_CX_FMAX_MAP2(
397 MIN, 9600000,
398 LOW, 19200000),
399 },
400};
401
402static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
403 .cmd_rcgr = 0x8d028,
404 .mnd_width = 16,
405 .hid_width = 5,
406 .parent_map = gcc_parent_map_2,
407 .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
408 .clkr.hw.init = &(struct clk_init_data){
409 .name = "gcc_pcie_1_aux_clk_src",
410 .parent_names = gcc_parent_names_2,
411 .num_parents = 3,
412 .flags = CLK_SET_RATE_PARENT,
413 .ops = &clk_rcg2_ops,
414 VDD_CX_FMAX_MAP2(
415 MIN, 9600000,
416 LOW, 19200000),
417 },
418};
419
420static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
421 F(19200000, P_BI_TCXO, 1, 0, 0),
422 F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
423 { }
424};
425
426static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
427 .cmd_rcgr = 0x6f014,
428 .mnd_width = 0,
429 .hid_width = 5,
430 .parent_map = gcc_parent_map_0,
431 .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
432 .clkr.hw.init = &(struct clk_init_data){
433 .name = "gcc_pcie_phy_refgen_clk_src",
434 .parent_names = gcc_parent_names_0,
435 .num_parents = 4,
436 .flags = CLK_SET_RATE_PARENT,
437 .ops = &clk_rcg2_ops,
438 VDD_CX_FMAX_MAP2(
439 MIN, 19200000,
440 LOW, 100000000),
441 },
442};
443
444static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
445 F(19200000, P_BI_TCXO, 1, 0, 0),
446 F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
447 { }
448};
449
450static struct clk_rcg2 gcc_pdm2_clk_src = {
451 .cmd_rcgr = 0x33010,
452 .mnd_width = 0,
453 .hid_width = 5,
454 .parent_map = gcc_parent_map_0,
455 .freq_tbl = ftbl_gcc_pdm2_clk_src,
456 .clkr.hw.init = &(struct clk_init_data){
457 .name = "gcc_pdm2_clk_src",
458 .parent_names = gcc_parent_names_0,
459 .num_parents = 4,
460 .flags = CLK_SET_RATE_PARENT,
461 .ops = &clk_rcg2_ops,
462 VDD_CX_FMAX_MAP3(
463 MIN, 9600000,
464 LOWER, 19200000,
465 LOW, 60000000),
466 },
467};
468
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700469static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
Deepak Katragadda125fe372017-03-01 10:28:24 -0800470 F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
471 F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700472 F(19200000, P_BI_TCXO, 1, 0, 0),
Deepak Katragadda125fe372017-03-01 10:28:24 -0800473 F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
474 F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
475 F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
476 F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
477 F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
478 F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
479 F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700480 { }
481};
482
483static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
484 .cmd_rcgr = 0x17034,
485 .mnd_width = 16,
486 .hid_width = 5,
487 .parent_map = gcc_parent_map_0,
488 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
489 .enable_safe_config = true,
490 .clkr.hw.init = &(struct clk_init_data){
491 .name = "gcc_qupv3_wrap0_s0_clk_src",
492 .parent_names = gcc_parent_names_0,
493 .num_parents = 4,
494 .flags = CLK_SET_RATE_PARENT,
495 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800496 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700497 MIN, 19200000,
498 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800499 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700500 },
501};
502
503static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
504 .cmd_rcgr = 0x17164,
505 .mnd_width = 16,
506 .hid_width = 5,
507 .parent_map = gcc_parent_map_0,
508 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
509 .enable_safe_config = true,
510 .clkr.hw.init = &(struct clk_init_data){
511 .name = "gcc_qupv3_wrap0_s1_clk_src",
512 .parent_names = gcc_parent_names_0,
513 .num_parents = 4,
514 .flags = CLK_SET_RATE_PARENT,
515 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800516 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700517 MIN, 19200000,
518 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800519 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700520 },
521};
522
523static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
524 .cmd_rcgr = 0x17294,
525 .mnd_width = 16,
526 .hid_width = 5,
527 .parent_map = gcc_parent_map_0,
528 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
529 .enable_safe_config = true,
530 .clkr.hw.init = &(struct clk_init_data){
531 .name = "gcc_qupv3_wrap0_s2_clk_src",
532 .parent_names = gcc_parent_names_0,
533 .num_parents = 4,
534 .flags = CLK_SET_RATE_PARENT,
535 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800536 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700537 MIN, 19200000,
538 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800539 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700540 },
541};
542
543static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
544 .cmd_rcgr = 0x173c4,
545 .mnd_width = 16,
546 .hid_width = 5,
547 .parent_map = gcc_parent_map_0,
548 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
549 .enable_safe_config = true,
550 .clkr.hw.init = &(struct clk_init_data){
551 .name = "gcc_qupv3_wrap0_s3_clk_src",
552 .parent_names = gcc_parent_names_0,
553 .num_parents = 4,
554 .flags = CLK_SET_RATE_PARENT,
555 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800556 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700557 MIN, 19200000,
558 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800559 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700560 },
561};
562
563static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
564 .cmd_rcgr = 0x174f4,
565 .mnd_width = 16,
566 .hid_width = 5,
567 .parent_map = gcc_parent_map_0,
568 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
569 .enable_safe_config = true,
570 .clkr.hw.init = &(struct clk_init_data){
571 .name = "gcc_qupv3_wrap0_s4_clk_src",
572 .parent_names = gcc_parent_names_0,
573 .num_parents = 4,
574 .flags = CLK_SET_RATE_PARENT,
575 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800576 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700577 MIN, 19200000,
578 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800579 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700580 },
581};
582
583static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
584 .cmd_rcgr = 0x17624,
585 .mnd_width = 16,
586 .hid_width = 5,
587 .parent_map = gcc_parent_map_0,
588 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
589 .enable_safe_config = true,
590 .clkr.hw.init = &(struct clk_init_data){
591 .name = "gcc_qupv3_wrap0_s5_clk_src",
592 .parent_names = gcc_parent_names_0,
593 .num_parents = 4,
594 .flags = CLK_SET_RATE_PARENT,
595 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800596 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700597 MIN, 19200000,
598 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800599 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700600 },
601};
602
603static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
604 .cmd_rcgr = 0x17754,
605 .mnd_width = 16,
606 .hid_width = 5,
607 .parent_map = gcc_parent_map_0,
608 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
609 .enable_safe_config = true,
610 .clkr.hw.init = &(struct clk_init_data){
611 .name = "gcc_qupv3_wrap0_s6_clk_src",
612 .parent_names = gcc_parent_names_0,
613 .num_parents = 4,
614 .flags = CLK_SET_RATE_PARENT,
615 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800616 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700617 MIN, 19200000,
618 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800619 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700620 },
621};
622
623static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
624 .cmd_rcgr = 0x17884,
625 .mnd_width = 16,
626 .hid_width = 5,
627 .parent_map = gcc_parent_map_0,
628 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
629 .enable_safe_config = true,
630 .clkr.hw.init = &(struct clk_init_data){
631 .name = "gcc_qupv3_wrap0_s7_clk_src",
632 .parent_names = gcc_parent_names_0,
633 .num_parents = 4,
634 .flags = CLK_SET_RATE_PARENT,
635 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800636 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700637 MIN, 19200000,
638 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800639 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700640 },
641};
642
643static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
644 .cmd_rcgr = 0x18018,
645 .mnd_width = 16,
646 .hid_width = 5,
647 .parent_map = gcc_parent_map_0,
648 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
649 .enable_safe_config = true,
650 .clkr.hw.init = &(struct clk_init_data){
651 .name = "gcc_qupv3_wrap1_s0_clk_src",
652 .parent_names = gcc_parent_names_0,
653 .num_parents = 4,
654 .flags = CLK_SET_RATE_PARENT,
655 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800656 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700657 MIN, 19200000,
658 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800659 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700660 },
661};
662
663static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
664 .cmd_rcgr = 0x18148,
665 .mnd_width = 16,
666 .hid_width = 5,
667 .parent_map = gcc_parent_map_0,
668 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
669 .enable_safe_config = true,
670 .clkr.hw.init = &(struct clk_init_data){
671 .name = "gcc_qupv3_wrap1_s1_clk_src",
672 .parent_names = gcc_parent_names_0,
673 .num_parents = 4,
674 .flags = CLK_SET_RATE_PARENT,
675 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800676 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700677 MIN, 19200000,
678 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800679 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700680 },
681};
682
683static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
684 .cmd_rcgr = 0x18278,
685 .mnd_width = 16,
686 .hid_width = 5,
687 .parent_map = gcc_parent_map_0,
688 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
689 .enable_safe_config = true,
690 .clkr.hw.init = &(struct clk_init_data){
691 .name = "gcc_qupv3_wrap1_s2_clk_src",
692 .parent_names = gcc_parent_names_0,
693 .num_parents = 4,
694 .flags = CLK_SET_RATE_PARENT,
695 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800696 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700697 MIN, 19200000,
698 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800699 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700700 },
701};
702
703static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
704 .cmd_rcgr = 0x183a8,
705 .mnd_width = 16,
706 .hid_width = 5,
707 .parent_map = gcc_parent_map_0,
708 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
709 .enable_safe_config = true,
710 .clkr.hw.init = &(struct clk_init_data){
711 .name = "gcc_qupv3_wrap1_s3_clk_src",
712 .parent_names = gcc_parent_names_0,
713 .num_parents = 4,
714 .flags = CLK_SET_RATE_PARENT,
715 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800716 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700717 MIN, 19200000,
718 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800719 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700720 },
721};
722
723static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
724 .cmd_rcgr = 0x184d8,
725 .mnd_width = 16,
726 .hid_width = 5,
727 .parent_map = gcc_parent_map_0,
728 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
729 .enable_safe_config = true,
730 .clkr.hw.init = &(struct clk_init_data){
731 .name = "gcc_qupv3_wrap1_s4_clk_src",
732 .parent_names = gcc_parent_names_0,
733 .num_parents = 4,
734 .flags = CLK_SET_RATE_PARENT,
735 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800736 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700737 MIN, 19200000,
738 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800739 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700740 },
741};
742
743static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
744 .cmd_rcgr = 0x18608,
745 .mnd_width = 16,
746 .hid_width = 5,
747 .parent_map = gcc_parent_map_0,
748 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
749 .enable_safe_config = true,
750 .clkr.hw.init = &(struct clk_init_data){
751 .name = "gcc_qupv3_wrap1_s5_clk_src",
752 .parent_names = gcc_parent_names_0,
753 .num_parents = 4,
754 .flags = CLK_SET_RATE_PARENT,
755 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800756 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700757 MIN, 19200000,
758 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800759 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700760 },
761};
762
763static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
764 .cmd_rcgr = 0x18738,
765 .mnd_width = 16,
766 .hid_width = 5,
767 .parent_map = gcc_parent_map_0,
768 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
769 .enable_safe_config = true,
770 .clkr.hw.init = &(struct clk_init_data){
771 .name = "gcc_qupv3_wrap1_s6_clk_src",
772 .parent_names = gcc_parent_names_0,
773 .num_parents = 4,
774 .flags = CLK_SET_RATE_PARENT,
775 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800776 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700777 MIN, 19200000,
778 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800779 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700780 },
781};
782
783static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
784 .cmd_rcgr = 0x18868,
785 .mnd_width = 16,
786 .hid_width = 5,
787 .parent_map = gcc_parent_map_0,
788 .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
789 .enable_safe_config = true,
790 .clkr.hw.init = &(struct clk_init_data){
791 .name = "gcc_qupv3_wrap1_s7_clk_src",
792 .parent_names = gcc_parent_names_0,
793 .num_parents = 4,
794 .flags = CLK_SET_RATE_PARENT,
795 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800796 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700797 MIN, 19200000,
798 LOWER, 75000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800799 LOW, 100000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700800 },
801};
802
803static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
Deepak Katragadda5d08d672017-04-18 09:38:30 -0700804 F(400000, P_BI_TCXO, 12, 1, 4),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700805 F(19200000, P_BI_TCXO, 1, 0, 0),
Deepak Katragadda5d08d672017-04-18 09:38:30 -0700806 F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
807 F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700808 F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
809 F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
810 { }
811};
812
813static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
814 .cmd_rcgr = 0x1400c,
815 .mnd_width = 8,
816 .hid_width = 5,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800817 .parent_map = gcc_parent_map_5,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700818 .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
819 .enable_safe_config = true,
820 .clkr.hw.init = &(struct clk_init_data){
821 .name = "gcc_sdcc2_apps_clk_src",
Deepak Katragadda125fe372017-03-01 10:28:24 -0800822 .parent_names = gcc_parent_names_5,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700823 .num_parents = 5,
824 .flags = CLK_SET_RATE_PARENT,
825 .ops = &clk_rcg2_ops,
826 VDD_CX_FMAX_MAP4(
827 MIN, 9600000,
828 LOWER, 19200000,
829 LOW, 100000000,
830 LOW_L1, 200000000),
831 },
832};
833
834static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
Deepak Katragadda5d08d672017-04-18 09:38:30 -0700835 F(400000, P_BI_TCXO, 12, 1, 4),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700836 F(19200000, P_BI_TCXO, 1, 0, 0),
Deepak Katragadda5d08d672017-04-18 09:38:30 -0700837 F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700838 F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
839 F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
840 { }
841};
842
843static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
844 .cmd_rcgr = 0x1600c,
845 .mnd_width = 8,
846 .hid_width = 5,
847 .parent_map = gcc_parent_map_3,
848 .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800849 .enable_safe_config = true,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700850 .clkr.hw.init = &(struct clk_init_data){
851 .name = "gcc_sdcc4_apps_clk_src",
852 .parent_names = gcc_parent_names_3,
853 .num_parents = 3,
854 .flags = CLK_SET_RATE_PARENT,
855 .ops = &clk_rcg2_ops,
856 VDD_CX_FMAX_MAP4(
857 MIN, 9600000,
858 LOWER, 19200000,
859 LOW, 50000000,
860 NOMINAL, 100000000),
861 },
862};
863
864static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
865 F(105495, P_BI_TCXO, 2, 1, 91),
866 { }
867};
868
869static struct clk_rcg2 gcc_tsif_ref_clk_src = {
870 .cmd_rcgr = 0x36010,
871 .mnd_width = 8,
872 .hid_width = 5,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800873 .parent_map = gcc_parent_map_6,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700874 .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
875 .clkr.hw.init = &(struct clk_init_data){
876 .name = "gcc_tsif_ref_clk_src",
Deepak Katragadda125fe372017-03-01 10:28:24 -0800877 .parent_names = gcc_parent_names_6,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700878 .num_parents = 5,
879 .flags = CLK_SET_RATE_PARENT,
880 .ops = &clk_rcg2_ops,
881 VDD_CX_FMAX_MAP1(
882 MIN, 105495),
883 },
884};
885
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700886static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
887 .cmd_rcgr = 0x7501c,
888 .mnd_width = 8,
889 .hid_width = 5,
890 .parent_map = gcc_parent_map_0,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800891 .freq_tbl = ftbl_gcc_gp1_clk_src,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700892 .enable_safe_config = true,
893 .clkr.hw.init = &(struct clk_init_data){
894 .name = "gcc_ufs_card_axi_clk_src",
895 .parent_names = gcc_parent_names_0,
896 .num_parents = 4,
897 .flags = CLK_SET_RATE_PARENT,
898 .ops = &clk_rcg2_ops,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800899 VDD_CX_FMAX_MAP3(
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700900 MIN, 50000000,
901 LOW, 100000000,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800902 NOMINAL, 200000000),
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700903 },
904};
905
906static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
907 F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
908 F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
909 F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
910 F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
911 { }
912};
913
914static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
915 .cmd_rcgr = 0x7505c,
916 .mnd_width = 0,
917 .hid_width = 5,
918 .parent_map = gcc_parent_map_0,
919 .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
920 .enable_safe_config = true,
921 .clkr.hw.init = &(struct clk_init_data){
922 .name = "gcc_ufs_card_ice_core_clk_src",
923 .parent_names = gcc_parent_names_0,
924 .num_parents = 4,
925 .flags = CLK_SET_RATE_PARENT,
926 .ops = &clk_rcg2_ops,
927 VDD_CX_FMAX_MAP3(
928 MIN, 75000000,
929 LOW, 150000000,
930 NOMINAL, 300000000),
931 },
932};
933
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700934static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
935 .cmd_rcgr = 0x75090,
936 .mnd_width = 0,
937 .hid_width = 5,
938 .parent_map = gcc_parent_map_4,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800939 .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700940 .clkr.hw.init = &(struct clk_init_data){
941 .name = "gcc_ufs_card_phy_aux_clk_src",
942 .parent_names = gcc_parent_names_4,
943 .num_parents = 2,
944 .flags = CLK_SET_RATE_PARENT,
945 .ops = &clk_rcg2_ops,
946 VDD_CX_FMAX_MAP1(
947 MIN, 19200000),
948 },
949};
950
951static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
952 F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
953 F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
954 F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
955 { }
956};
957
958static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
959 .cmd_rcgr = 0x75074,
960 .mnd_width = 0,
961 .hid_width = 5,
962 .parent_map = gcc_parent_map_0,
963 .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
964 .enable_safe_config = true,
965 .clkr.hw.init = &(struct clk_init_data){
966 .name = "gcc_ufs_card_unipro_core_clk_src",
967 .parent_names = gcc_parent_names_0,
968 .num_parents = 4,
969 .flags = CLK_SET_RATE_PARENT,
970 .ops = &clk_rcg2_ops,
971 VDD_CX_FMAX_MAP3(
972 MIN, 37500000,
973 LOW, 75000000,
974 NOMINAL, 150000000),
975 },
976};
977
Deepak Katragadda125fe372017-03-01 10:28:24 -0800978static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
979 F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
980 F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
981 F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
982 F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
983 F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
984 { }
985};
986
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700987static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
988 .cmd_rcgr = 0x7701c,
989 .mnd_width = 8,
990 .hid_width = 5,
991 .parent_map = gcc_parent_map_0,
Deepak Katragadda125fe372017-03-01 10:28:24 -0800992 .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
Deepak Katragadda575a45f2016-10-11 15:06:56 -0700993 .enable_safe_config = true,
994 .clkr.hw.init = &(struct clk_init_data){
995 .name = "gcc_ufs_phy_axi_clk_src",
996 .parent_names = gcc_parent_names_0,
997 .num_parents = 4,
998 .flags = CLK_SET_RATE_PARENT,
999 .ops = &clk_rcg2_ops,
1000 VDD_CX_FMAX_MAP4(
1001 MIN, 50000000,
1002 LOW, 100000000,
1003 NOMINAL, 200000000,
1004 HIGH, 240000000),
1005 },
1006};
1007
1008static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
1009 .cmd_rcgr = 0x7705c,
1010 .mnd_width = 0,
1011 .hid_width = 5,
1012 .parent_map = gcc_parent_map_0,
1013 .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
1014 .enable_safe_config = true,
1015 .clkr.hw.init = &(struct clk_init_data){
1016 .name = "gcc_ufs_phy_ice_core_clk_src",
1017 .parent_names = gcc_parent_names_0,
1018 .num_parents = 4,
1019 .flags = CLK_SET_RATE_PARENT,
1020 .ops = &clk_rcg2_ops,
1021 VDD_CX_FMAX_MAP3(
1022 MIN, 75000000,
1023 LOW, 150000000,
1024 NOMINAL, 300000000),
1025 },
1026};
1027
1028static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
1029 .cmd_rcgr = 0x77090,
1030 .mnd_width = 0,
1031 .hid_width = 5,
1032 .parent_map = gcc_parent_map_4,
1033 .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
1034 .clkr.hw.init = &(struct clk_init_data){
1035 .name = "gcc_ufs_phy_phy_aux_clk_src",
1036 .parent_names = gcc_parent_names_4,
1037 .num_parents = 2,
1038 .flags = CLK_SET_RATE_PARENT,
1039 .ops = &clk_rcg2_ops,
1040 VDD_CX_FMAX_MAP1(
1041 MIN, 19200000),
1042 },
1043};
1044
1045static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
1046 .cmd_rcgr = 0x77074,
1047 .mnd_width = 0,
1048 .hid_width = 5,
1049 .parent_map = gcc_parent_map_0,
1050 .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
1051 .clkr.hw.init = &(struct clk_init_data){
1052 .name = "gcc_ufs_phy_unipro_core_clk_src",
1053 .parent_names = gcc_parent_names_0,
1054 .num_parents = 4,
1055 .flags = CLK_SET_RATE_PARENT,
1056 .ops = &clk_rcg2_ops,
1057 VDD_CX_FMAX_MAP3(
1058 MIN, 37500000,
1059 LOW, 75000000,
1060 NOMINAL, 150000000),
1061 },
1062};
1063
1064static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
1065 F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
1066 F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
1067 F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
1068 F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
1069 F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
1070 { }
1071};
1072
1073static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
1074 .cmd_rcgr = 0xf018,
1075 .mnd_width = 8,
1076 .hid_width = 5,
1077 .parent_map = gcc_parent_map_0,
1078 .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
1079 .enable_safe_config = true,
1080 .clkr.hw.init = &(struct clk_init_data){
1081 .name = "gcc_usb30_prim_master_clk_src",
1082 .parent_names = gcc_parent_names_0,
1083 .num_parents = 4,
1084 .flags = CLK_SET_RATE_PARENT,
1085 .ops = &clk_rcg2_ops,
1086 VDD_CX_FMAX_MAP5(
1087 MIN, 33333333,
1088 LOWER, 66666667,
1089 LOW, 133333333,
1090 NOMINAL, 200000000,
1091 HIGH, 240000000),
1092 },
1093};
1094
1095static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
1096 F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
1097 F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
1098 F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
1099 { }
1100};
1101
1102static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
1103 .cmd_rcgr = 0xf030,
1104 .mnd_width = 0,
1105 .hid_width = 5,
1106 .parent_map = gcc_parent_map_0,
1107 .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
1108 .enable_safe_config = true,
1109 .clkr.hw.init = &(struct clk_init_data){
1110 .name = "gcc_usb30_prim_mock_utmi_clk_src",
1111 .parent_names = gcc_parent_names_0,
1112 .num_parents = 4,
1113 .flags = CLK_SET_RATE_PARENT,
1114 .ops = &clk_rcg2_ops,
1115 VDD_CX_FMAX_MAP3(
1116 MIN, 19200000,
1117 LOWER, 40000000,
1118 LOW, 60000000),
1119 },
1120};
1121
1122static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
1123 .cmd_rcgr = 0x10018,
1124 .mnd_width = 8,
1125 .hid_width = 5,
1126 .parent_map = gcc_parent_map_0,
1127 .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
1128 .clkr.hw.init = &(struct clk_init_data){
1129 .name = "gcc_usb30_sec_master_clk_src",
1130 .parent_names = gcc_parent_names_0,
1131 .num_parents = 4,
1132 .flags = CLK_SET_RATE_PARENT,
1133 .ops = &clk_rcg2_ops,
1134 VDD_CX_FMAX_MAP5(
1135 MIN, 33333333,
1136 LOWER, 66666667,
1137 LOW, 133333333,
1138 NOMINAL, 200000000,
1139 HIGH, 240000000),
1140 },
1141};
1142
1143static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
1144 .cmd_rcgr = 0x10030,
1145 .mnd_width = 0,
1146 .hid_width = 5,
1147 .parent_map = gcc_parent_map_0,
1148 .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
1149 .clkr.hw.init = &(struct clk_init_data){
1150 .name = "gcc_usb30_sec_mock_utmi_clk_src",
1151 .parent_names = gcc_parent_names_0,
1152 .num_parents = 4,
1153 .flags = CLK_SET_RATE_PARENT,
1154 .ops = &clk_rcg2_ops,
1155 VDD_CX_FMAX_MAP3(
1156 MIN, 19200000,
1157 LOWER, 40000000,
1158 LOW, 60000000),
1159 },
1160};
1161
1162static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
1163 .cmd_rcgr = 0xf05c,
1164 .mnd_width = 0,
1165 .hid_width = 5,
1166 .parent_map = gcc_parent_map_2,
Deepak Katragadda125fe372017-03-01 10:28:24 -08001167 .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07001168 .clkr.hw.init = &(struct clk_init_data){
1169 .name = "gcc_usb3_prim_phy_aux_clk_src",
1170 .parent_names = gcc_parent_names_2,
1171 .num_parents = 3,
1172 .flags = CLK_SET_RATE_PARENT,
1173 .ops = &clk_rcg2_ops,
1174 VDD_CX_FMAX_MAP1(
1175 MIN, 19200000),
1176 },
1177};
1178
1179static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
1180 .cmd_rcgr = 0x1005c,
1181 .mnd_width = 0,
1182 .hid_width = 5,
1183 .parent_map = gcc_parent_map_2,
Deepak Katragadda125fe372017-03-01 10:28:24 -08001184 .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07001185 .enable_safe_config = true,
1186 .clkr.hw.init = &(struct clk_init_data){
1187 .name = "gcc_usb3_sec_phy_aux_clk_src",
1188 .parent_names = gcc_parent_names_2,
1189 .num_parents = 3,
1190 .flags = CLK_SET_RATE_PARENT,
1191 .ops = &clk_rcg2_ops,
1192 VDD_CX_FMAX_MAP1(
1193 MIN, 19200000),
1194 },
1195};
1196
1197static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
1198 .halt_reg = 0x90014,
1199 .halt_check = BRANCH_HALT,
1200 .clkr = {
1201 .enable_reg = 0x90014,
1202 .enable_mask = BIT(0),
1203 .hw.init = &(struct clk_init_data){
1204 .name = "gcc_aggre_noc_pcie_tbu_clk",
1205 .ops = &clk_branch2_ops,
1206 },
1207 },
1208};
1209
1210static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
1211 .halt_reg = 0x82028,
1212 .halt_check = BRANCH_HALT,
1213 .clkr = {
1214 .enable_reg = 0x82028,
1215 .enable_mask = BIT(0),
1216 .hw.init = &(struct clk_init_data){
1217 .name = "gcc_aggre_ufs_card_axi_clk",
1218 .parent_names = (const char *[]){
1219 "gcc_ufs_card_axi_clk_src",
1220 },
1221 .num_parents = 1,
1222 .flags = CLK_SET_RATE_PARENT,
1223 .ops = &clk_branch2_ops,
1224 },
1225 },
1226};
1227
1228static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
1229 .halt_reg = 0x82024,
1230 .halt_check = BRANCH_HALT,
1231 .clkr = {
1232 .enable_reg = 0x82024,
1233 .enable_mask = BIT(0),
1234 .hw.init = &(struct clk_init_data){
1235 .name = "gcc_aggre_ufs_phy_axi_clk",
1236 .parent_names = (const char *[]){
1237 "gcc_ufs_phy_axi_clk_src",
1238 },
1239 .num_parents = 1,
1240 .flags = CLK_SET_RATE_PARENT,
1241 .ops = &clk_branch2_ops,
1242 },
1243 },
1244};
1245
1246static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
1247 .halt_reg = 0x8201c,
1248 .halt_check = BRANCH_HALT,
1249 .clkr = {
1250 .enable_reg = 0x8201c,
1251 .enable_mask = BIT(0),
1252 .hw.init = &(struct clk_init_data){
1253 .name = "gcc_aggre_usb3_prim_axi_clk",
1254 .parent_names = (const char *[]){
1255 "gcc_usb30_prim_master_clk_src",
1256 },
1257 .num_parents = 1,
1258 .flags = CLK_SET_RATE_PARENT,
1259 .ops = &clk_branch2_ops,
1260 },
1261 },
1262};
1263
1264static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
1265 .halt_reg = 0x82020,
1266 .halt_check = BRANCH_HALT,
1267 .clkr = {
1268 .enable_reg = 0x82020,
1269 .enable_mask = BIT(0),
1270 .hw.init = &(struct clk_init_data){
1271 .name = "gcc_aggre_usb3_sec_axi_clk",
1272 .parent_names = (const char *[]){
1273 "gcc_usb30_sec_master_clk_src",
1274 },
1275 .num_parents = 1,
1276 .flags = CLK_SET_RATE_PARENT,
1277 .ops = &clk_branch2_ops,
1278 },
1279 },
1280};
1281
1282static struct clk_branch gcc_boot_rom_ahb_clk = {
1283 .halt_reg = 0x38004,
1284 .halt_check = BRANCH_HALT_VOTED,
1285 .clkr = {
1286 .enable_reg = 0x52004,
1287 .enable_mask = BIT(10),
1288 .hw.init = &(struct clk_init_data){
1289 .name = "gcc_boot_rom_ahb_clk",
1290 .ops = &clk_branch2_ops,
1291 },
1292 },
1293};
1294
1295static struct clk_branch gcc_camera_ahb_clk = {
1296 .halt_reg = 0xb008,
1297 .halt_check = BRANCH_HALT,
1298 .clkr = {
1299 .enable_reg = 0xb008,
1300 .enable_mask = BIT(0),
1301 .hw.init = &(struct clk_init_data){
1302 .name = "gcc_camera_ahb_clk",
1303 .ops = &clk_branch2_ops,
1304 },
1305 },
1306};
1307
1308static struct clk_branch gcc_camera_axi_clk = {
1309 .halt_reg = 0xb020,
1310 .halt_check = BRANCH_VOTED,
1311 .clkr = {
1312 .enable_reg = 0xb020,
1313 .enable_mask = BIT(0),
1314 .hw.init = &(struct clk_init_data){
1315 .name = "gcc_camera_axi_clk",
1316 .ops = &clk_branch2_ops,
1317 },
1318 },
1319};
1320
1321static struct clk_branch gcc_camera_xo_clk = {
1322 .halt_reg = 0xb02c,
1323 .halt_check = BRANCH_HALT,
1324 .clkr = {
1325 .enable_reg = 0xb02c,
1326 .enable_mask = BIT(0),
1327 .hw.init = &(struct clk_init_data){
1328 .name = "gcc_camera_xo_clk",
1329 .ops = &clk_branch2_ops,
1330 },
1331 },
1332};
1333
1334static struct clk_branch gcc_ce1_ahb_clk = {
1335 .halt_reg = 0x4100c,
1336 .halt_check = BRANCH_HALT_VOTED,
1337 .clkr = {
1338 .enable_reg = 0x52004,
1339 .enable_mask = BIT(3),
1340 .hw.init = &(struct clk_init_data){
1341 .name = "gcc_ce1_ahb_clk",
1342 .ops = &clk_branch2_ops,
1343 },
1344 },
1345};
1346
1347static struct clk_branch gcc_ce1_axi_clk = {
1348 .halt_reg = 0x41008,
1349 .halt_check = BRANCH_HALT_VOTED,
1350 .clkr = {
1351 .enable_reg = 0x52004,
1352 .enable_mask = BIT(4),
1353 .hw.init = &(struct clk_init_data){
1354 .name = "gcc_ce1_axi_clk",
1355 .ops = &clk_branch2_ops,
1356 },
1357 },
1358};
1359
1360static struct clk_branch gcc_ce1_clk = {
1361 .halt_reg = 0x41004,
1362 .halt_check = BRANCH_HALT_VOTED,
1363 .clkr = {
1364 .enable_reg = 0x52004,
1365 .enable_mask = BIT(5),
1366 .hw.init = &(struct clk_init_data){
1367 .name = "gcc_ce1_clk",
1368 .ops = &clk_branch2_ops,
1369 },
1370 },
1371};
1372
1373static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
1374 .halt_reg = 0x502c,
1375 .halt_check = BRANCH_HALT,
1376 .clkr = {
1377 .enable_reg = 0x502c,
1378 .enable_mask = BIT(0),
1379 .hw.init = &(struct clk_init_data){
1380 .name = "gcc_cfg_noc_usb3_prim_axi_clk",
1381 .parent_names = (const char *[]){
1382 "gcc_usb30_prim_master_clk_src",
1383 },
1384 .num_parents = 1,
1385 .flags = CLK_SET_RATE_PARENT,
1386 .ops = &clk_branch2_ops,
1387 },
1388 },
1389};
1390
1391static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
1392 .halt_reg = 0x5030,
1393 .halt_check = BRANCH_HALT,
1394 .clkr = {
1395 .enable_reg = 0x5030,
1396 .enable_mask = BIT(0),
1397 .hw.init = &(struct clk_init_data){
1398 .name = "gcc_cfg_noc_usb3_sec_axi_clk",
1399 .parent_names = (const char *[]){
1400 "gcc_usb30_sec_master_clk_src",
1401 },
1402 .num_parents = 1,
1403 .flags = CLK_SET_RATE_PARENT,
1404 .ops = &clk_branch2_ops,
1405 },
1406 },
1407};
1408
1409static struct clk_branch gcc_cpuss_ahb_clk = {
1410 .halt_reg = 0x48000,
1411 .halt_check = BRANCH_HALT_VOTED,
1412 .clkr = {
1413 .enable_reg = 0x52004,
1414 .enable_mask = BIT(21),
1415 .hw.init = &(struct clk_init_data){
1416 .name = "gcc_cpuss_ahb_clk",
1417 .parent_names = (const char *[]){
1418 "gcc_cpuss_ahb_clk_src",
1419 },
1420 .num_parents = 1,
1421 .flags = CLK_SET_RATE_PARENT,
1422 .ops = &clk_branch2_ops,
1423 },
1424 },
1425};
1426
1427static struct clk_branch gcc_cpuss_dvm_bus_clk = {
1428 .halt_reg = 0x48190,
1429 .halt_check = BRANCH_HALT,
1430 .clkr = {
1431 .enable_reg = 0x48190,
1432 .enable_mask = BIT(0),
1433 .hw.init = &(struct clk_init_data){
1434 .name = "gcc_cpuss_dvm_bus_clk",
1435 .ops = &clk_branch2_ops,
1436 },
1437 },
1438};
1439
1440static struct clk_branch gcc_cpuss_gnoc_clk = {
1441 .halt_reg = 0x48004,
1442 .halt_check = BRANCH_HALT_VOTED,
1443 .clkr = {
1444 .enable_reg = 0x52004,
1445 .enable_mask = BIT(22),
1446 .hw.init = &(struct clk_init_data){
1447 .name = "gcc_cpuss_gnoc_clk",
1448 .ops = &clk_branch2_ops,
1449 },
1450 },
1451};
1452
1453static struct clk_branch gcc_cpuss_rbcpr_clk = {
1454 .halt_reg = 0x48008,
1455 .halt_check = BRANCH_HALT,
1456 .clkr = {
1457 .enable_reg = 0x48008,
1458 .enable_mask = BIT(0),
1459 .hw.init = &(struct clk_init_data){
1460 .name = "gcc_cpuss_rbcpr_clk",
1461 .parent_names = (const char *[]){
1462 "gcc_cpuss_rbcpr_clk_src",
1463 },
1464 .num_parents = 1,
1465 .flags = CLK_SET_RATE_PARENT,
1466 .ops = &clk_branch2_ops,
1467 },
1468 },
1469};
1470
Deepak Katragadda575a45f2016-10-11 15:06:56 -07001471static struct clk_branch gcc_ddrss_gpu_axi_clk = {
1472 .halt_reg = 0x44038,
Deepak Katragaddad4ec4b72017-04-18 15:02:12 -07001473 .halt_check = BRANCH_VOTED,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07001474 .clkr = {
1475 .enable_reg = 0x44038,
1476 .enable_mask = BIT(0),
1477 .hw.init = &(struct clk_init_data){
1478 .name = "gcc_ddrss_gpu_axi_clk",
1479 .ops = &clk_branch2_ops,
1480 },
1481 },
1482};
1483
1484static struct clk_branch gcc_disp_ahb_clk = {
1485 .halt_reg = 0xb00c,
1486 .halt_check = BRANCH_HALT,
1487 .clkr = {
1488 .enable_reg = 0xb00c,
1489 .enable_mask = BIT(0),
1490 .hw.init = &(struct clk_init_data){
1491 .name = "gcc_disp_ahb_clk",
1492 .ops = &clk_branch2_ops,
1493 },
1494 },
1495};
1496
1497static struct clk_branch gcc_disp_axi_clk = {
1498 .halt_reg = 0xb024,
1499 .halt_check = BRANCH_VOTED,
1500 .clkr = {
1501 .enable_reg = 0xb024,
1502 .enable_mask = BIT(0),
1503 .hw.init = &(struct clk_init_data){
1504 .name = "gcc_disp_axi_clk",
1505 .ops = &clk_branch2_ops,
1506 },
1507 },
1508};
1509
1510static struct clk_gate2 gcc_disp_gpll0_clk_src = {
1511 .udelay = 500,
1512 .clkr = {
1513 .enable_reg = 0x52004,
1514 .enable_mask = BIT(18),
1515 .hw.init = &(struct clk_init_data){
1516 .name = "gcc_disp_gpll0_clk_src",
1517 .parent_names = (const char *[]){
1518 "gpll0",
1519 },
1520 .num_parents = 1,
1521 .flags = CLK_SET_RATE_PARENT,
1522 .ops = &clk_gate2_ops,
1523 },
1524 },
1525};
1526
1527static struct clk_gate2 gcc_disp_gpll0_div_clk_src = {
1528 .udelay = 500,
1529 .clkr = {
1530 .enable_reg = 0x52004,
1531 .enable_mask = BIT(19),
1532 .hw.init = &(struct clk_init_data){
1533 .name = "gcc_disp_gpll0_div_clk_src",
1534 .parent_names = (const char *[]){
1535 "gpll0_out_even",
1536 },
1537 .num_parents = 1,
1538 .flags = CLK_SET_RATE_PARENT,
1539 .ops = &clk_gate2_ops,
1540 },
1541 },
1542};
1543
1544static struct clk_branch gcc_disp_xo_clk = {
1545 .halt_reg = 0xb030,
1546 .halt_check = BRANCH_HALT,
1547 .clkr = {
1548 .enable_reg = 0xb030,
1549 .enable_mask = BIT(0),
1550 .hw.init = &(struct clk_init_data){
1551 .name = "gcc_disp_xo_clk",
1552 .ops = &clk_branch2_ops,
1553 },
1554 },
1555};
1556
1557static struct clk_branch gcc_gp1_clk = {
1558 .halt_reg = 0x64000,
1559 .halt_check = BRANCH_HALT,
1560 .clkr = {
1561 .enable_reg = 0x64000,
1562 .enable_mask = BIT(0),
1563 .hw.init = &(struct clk_init_data){
1564 .name = "gcc_gp1_clk",
1565 .parent_names = (const char *[]){
1566 "gcc_gp1_clk_src",
1567 },
1568 .num_parents = 1,
1569 .flags = CLK_SET_RATE_PARENT,
1570 .ops = &clk_branch2_ops,
1571 },
1572 },
1573};
1574
1575static struct clk_branch gcc_gp2_clk = {
1576 .halt_reg = 0x65000,
1577 .halt_check = BRANCH_HALT,
1578 .clkr = {
1579 .enable_reg = 0x65000,
1580 .enable_mask = BIT(0),
1581 .hw.init = &(struct clk_init_data){
1582 .name = "gcc_gp2_clk",
1583 .parent_names = (const char *[]){
1584 "gcc_gp2_clk_src",
1585 },
1586 .num_parents = 1,
1587 .flags = CLK_SET_RATE_PARENT,
1588 .ops = &clk_branch2_ops,
1589 },
1590 },
1591};
1592
1593static struct clk_branch gcc_gp3_clk = {
1594 .halt_reg = 0x66000,
1595 .halt_check = BRANCH_HALT,
1596 .clkr = {
1597 .enable_reg = 0x66000,
1598 .enable_mask = BIT(0),
1599 .hw.init = &(struct clk_init_data){
1600 .name = "gcc_gp3_clk",
1601 .parent_names = (const char *[]){
1602 "gcc_gp3_clk_src",
1603 },
1604 .num_parents = 1,
1605 .flags = CLK_SET_RATE_PARENT,
1606 .ops = &clk_branch2_ops,
1607 },
1608 },
1609};
1610
1611static struct clk_branch gcc_gpu_cfg_ahb_clk = {
1612 .halt_reg = 0x71004,
1613 .halt_check = BRANCH_HALT,
1614 .clkr = {
1615 .enable_reg = 0x71004,
1616 .enable_mask = BIT(0),
1617 .hw.init = &(struct clk_init_data){
1618 .name = "gcc_gpu_cfg_ahb_clk",
1619 .ops = &clk_branch2_ops,
1620 },
1621 },
1622};
1623
1624static struct clk_gate2 gcc_gpu_gpll0_clk_src = {
1625 .udelay = 500,
1626 .clkr = {
1627 .enable_reg = 0x52004,
1628 .enable_mask = BIT(15),
1629 .hw.init = &(struct clk_init_data){
1630 .name = "gcc_gpu_gpll0_clk_src",
1631 .parent_names = (const char *[]){
1632 "gpll0",
1633 },
1634 .num_parents = 1,
1635 .flags = CLK_SET_RATE_PARENT,
1636 .ops = &clk_gate2_ops,
1637 },
1638 },
1639};
1640
1641static struct clk_gate2 gcc_gpu_gpll0_div_clk_src = {
1642 .udelay = 500,
1643 .clkr = {
1644 .enable_reg = 0x52004,
1645 .enable_mask = BIT(16),
1646 .hw.init = &(struct clk_init_data){
1647 .name = "gcc_gpu_gpll0_div_clk_src",
1648 .parent_names = (const char *[]){
1649 "gpll0_out_even",
1650 },
1651 .num_parents = 1,
1652 .flags = CLK_SET_RATE_PARENT,
1653 .ops = &clk_gate2_ops,
1654 },
1655 },
1656};
1657
1658static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
1659 .halt_reg = 0x7100c,
Deepak Katragaddad4ec4b72017-04-18 15:02:12 -07001660 .halt_check = BRANCH_VOTED,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07001661 .clkr = {
1662 .enable_reg = 0x7100c,
1663 .enable_mask = BIT(0),
1664 .hw.init = &(struct clk_init_data){
1665 .name = "gcc_gpu_memnoc_gfx_clk",
1666 .ops = &clk_branch2_ops,
1667 },
1668 },
1669};
1670
1671static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
1672 .halt_reg = 0x71018,
1673 .halt_check = BRANCH_HALT,
1674 .clkr = {
1675 .enable_reg = 0x71018,
1676 .enable_mask = BIT(0),
1677 .hw.init = &(struct clk_init_data){
1678 .name = "gcc_gpu_snoc_dvm_gfx_clk",
1679 .ops = &clk_branch2_ops,
1680 },
1681 },
1682};
1683
Deepak Katragadda575a45f2016-10-11 15:06:56 -07001684static struct clk_branch gcc_mss_axis2_clk = {
1685 .halt_reg = 0x8a008,
1686 .halt_check = BRANCH_HALT,
1687 .clkr = {
1688 .enable_reg = 0x8a008,
1689 .enable_mask = BIT(0),
1690 .hw.init = &(struct clk_init_data){
1691 .name = "gcc_mss_axis2_clk",
1692 .ops = &clk_branch2_ops,
1693 },
1694 },
1695};
1696
1697static struct clk_branch gcc_mss_cfg_ahb_clk = {
1698 .halt_reg = 0x8a000,
1699 .halt_check = BRANCH_HALT,
1700 .clkr = {
1701 .enable_reg = 0x8a000,
1702 .enable_mask = BIT(0),
1703 .hw.init = &(struct clk_init_data){
1704 .name = "gcc_mss_cfg_ahb_clk",
1705 .ops = &clk_branch2_ops,
1706 },
1707 },
1708};
1709
1710static struct clk_gate2 gcc_mss_gpll0_div_clk_src = {
1711 .udelay = 500,
1712 .clkr = {
1713 .enable_reg = 0x52004,
1714 .enable_mask = BIT(17),
1715 .hw.init = &(struct clk_init_data){
1716 .name = "gcc_mss_gpll0_div_clk_src",
1717 .ops = &clk_gate2_ops,
1718 },
1719 },
1720};
1721
1722static struct clk_branch gcc_mss_mfab_axis_clk = {
1723 .halt_reg = 0x8a004,
1724 .halt_check = BRANCH_VOTED,
1725 .clkr = {
1726 .enable_reg = 0x8a004,
1727 .enable_mask = BIT(0),
1728 .hw.init = &(struct clk_init_data){
1729 .name = "gcc_mss_mfab_axis_clk",
1730 .ops = &clk_branch2_ops,
1731 },
1732 },
1733};
1734
1735static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
1736 .halt_reg = 0x8a154,
1737 .halt_check = BRANCH_VOTED,
1738 .clkr = {
1739 .enable_reg = 0x8a154,
1740 .enable_mask = BIT(0),
1741 .hw.init = &(struct clk_init_data){
1742 .name = "gcc_mss_q6_memnoc_axi_clk",
1743 .ops = &clk_branch2_ops,
1744 },
1745 },
1746};
1747
1748static struct clk_branch gcc_mss_snoc_axi_clk = {
1749 .halt_reg = 0x8a150,
1750 .halt_check = BRANCH_HALT,
1751 .clkr = {
1752 .enable_reg = 0x8a150,
1753 .enable_mask = BIT(0),
1754 .hw.init = &(struct clk_init_data){
1755 .name = "gcc_mss_snoc_axi_clk",
1756 .ops = &clk_branch2_ops,
1757 },
1758 },
1759};
1760
1761static struct clk_branch gcc_pcie_0_aux_clk = {
1762 .halt_reg = 0x6b01c,
1763 .halt_check = BRANCH_HALT_VOTED,
1764 .clkr = {
1765 .enable_reg = 0x5200c,
1766 .enable_mask = BIT(3),
1767 .hw.init = &(struct clk_init_data){
1768 .name = "gcc_pcie_0_aux_clk",
1769 .parent_names = (const char *[]){
1770 "gcc_pcie_0_aux_clk_src",
1771 },
1772 .num_parents = 1,
1773 .flags = CLK_SET_RATE_PARENT,
1774 .ops = &clk_branch2_ops,
1775 },
1776 },
1777};
1778
1779static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
1780 .halt_reg = 0x6b018,
1781 .halt_check = BRANCH_HALT_VOTED,
1782 .clkr = {
1783 .enable_reg = 0x5200c,
1784 .enable_mask = BIT(2),
1785 .hw.init = &(struct clk_init_data){
1786 .name = "gcc_pcie_0_cfg_ahb_clk",
1787 .ops = &clk_branch2_ops,
1788 },
1789 },
1790};
1791
1792static struct clk_branch gcc_pcie_0_clkref_clk = {
1793 .halt_reg = 0x8c00c,
1794 .halt_check = BRANCH_HALT,
1795 .clkr = {
1796 .enable_reg = 0x8c00c,
1797 .enable_mask = BIT(0),
1798 .hw.init = &(struct clk_init_data){
1799 .name = "gcc_pcie_0_clkref_clk",
1800 .ops = &clk_branch2_ops,
1801 },
1802 },
1803};
1804
1805static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
1806 .halt_reg = 0x6b014,
1807 .halt_check = BRANCH_HALT_VOTED,
1808 .clkr = {
1809 .enable_reg = 0x5200c,
1810 .enable_mask = BIT(1),
1811 .hw.init = &(struct clk_init_data){
1812 .name = "gcc_pcie_0_mstr_axi_clk",
1813 .ops = &clk_branch2_ops,
1814 },
1815 },
1816};
1817
1818static struct clk_gate2 gcc_pcie_0_pipe_clk = {
1819 .udelay = 500,
1820 .clkr = {
1821 .enable_reg = 0x5200c,
1822 .enable_mask = BIT(4),
1823 .hw.init = &(struct clk_init_data){
1824 .name = "gcc_pcie_0_pipe_clk",
1825 .ops = &clk_gate2_ops,
1826 },
1827 },
1828};
1829
1830static struct clk_branch gcc_pcie_0_slv_axi_clk = {
1831 .halt_reg = 0x6b010,
1832 .halt_check = BRANCH_HALT_VOTED,
1833 .clkr = {
1834 .enable_reg = 0x5200c,
1835 .enable_mask = BIT(0),
1836 .hw.init = &(struct clk_init_data){
1837 .name = "gcc_pcie_0_slv_axi_clk",
1838 .ops = &clk_branch2_ops,
1839 },
1840 },
1841};
1842
1843static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
1844 .halt_reg = 0x6b00c,
1845 .halt_check = BRANCH_HALT_VOTED,
1846 .clkr = {
1847 .enable_reg = 0x5200c,
1848 .enable_mask = BIT(5),
1849 .hw.init = &(struct clk_init_data){
1850 .name = "gcc_pcie_0_slv_q2a_axi_clk",
1851 .ops = &clk_branch2_ops,
1852 },
1853 },
1854};
1855
1856static struct clk_branch gcc_pcie_1_aux_clk = {
1857 .halt_reg = 0x8d01c,
1858 .halt_check = BRANCH_HALT_VOTED,
1859 .clkr = {
1860 .enable_reg = 0x52004,
1861 .enable_mask = BIT(29),
1862 .hw.init = &(struct clk_init_data){
1863 .name = "gcc_pcie_1_aux_clk",
1864 .parent_names = (const char *[]){
1865 "gcc_pcie_1_aux_clk_src",
1866 },
1867 .num_parents = 1,
1868 .flags = CLK_SET_RATE_PARENT,
1869 .ops = &clk_branch2_ops,
1870 },
1871 },
1872};
1873
1874static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
1875 .halt_reg = 0x8d018,
1876 .halt_check = BRANCH_HALT_VOTED,
1877 .clkr = {
1878 .enable_reg = 0x52004,
1879 .enable_mask = BIT(28),
1880 .hw.init = &(struct clk_init_data){
1881 .name = "gcc_pcie_1_cfg_ahb_clk",
1882 .ops = &clk_branch2_ops,
1883 },
1884 },
1885};
1886
1887static struct clk_branch gcc_pcie_1_clkref_clk = {
1888 .halt_reg = 0x8c02c,
1889 .halt_check = BRANCH_HALT,
1890 .clkr = {
1891 .enable_reg = 0x8c02c,
1892 .enable_mask = BIT(0),
1893 .hw.init = &(struct clk_init_data){
1894 .name = "gcc_pcie_1_clkref_clk",
1895 .ops = &clk_branch2_ops,
1896 },
1897 },
1898};
1899
1900static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
1901 .halt_reg = 0x8d014,
1902 .halt_check = BRANCH_HALT_VOTED,
1903 .clkr = {
1904 .enable_reg = 0x52004,
1905 .enable_mask = BIT(27),
1906 .hw.init = &(struct clk_init_data){
1907 .name = "gcc_pcie_1_mstr_axi_clk",
1908 .ops = &clk_branch2_ops,
1909 },
1910 },
1911};
1912
1913static struct clk_gate2 gcc_pcie_1_pipe_clk = {
1914 .udelay = 500,
1915 .clkr = {
1916 .enable_reg = 0x52004,
1917 .enable_mask = BIT(30),
1918 .hw.init = &(struct clk_init_data){
1919 .name = "gcc_pcie_1_pipe_clk",
1920 .ops = &clk_gate2_ops,
1921 },
1922 },
1923};
1924
1925static struct clk_branch gcc_pcie_1_slv_axi_clk = {
1926 .halt_reg = 0x8d010,
1927 .halt_check = BRANCH_HALT_VOTED,
1928 .clkr = {
1929 .enable_reg = 0x52004,
1930 .enable_mask = BIT(26),
1931 .hw.init = &(struct clk_init_data){
1932 .name = "gcc_pcie_1_slv_axi_clk",
1933 .ops = &clk_branch2_ops,
1934 },
1935 },
1936};
1937
1938static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
1939 .halt_reg = 0x8d00c,
1940 .halt_check = BRANCH_HALT_VOTED,
1941 .clkr = {
1942 .enable_reg = 0x52004,
1943 .enable_mask = BIT(25),
1944 .hw.init = &(struct clk_init_data){
1945 .name = "gcc_pcie_1_slv_q2a_axi_clk",
1946 .ops = &clk_branch2_ops,
1947 },
1948 },
1949};
1950
1951static struct clk_branch gcc_pcie_phy_aux_clk = {
1952 .halt_reg = 0x6f004,
1953 .halt_check = BRANCH_HALT,
1954 .clkr = {
1955 .enable_reg = 0x6f004,
1956 .enable_mask = BIT(0),
1957 .hw.init = &(struct clk_init_data){
1958 .name = "gcc_pcie_phy_aux_clk",
1959 .parent_names = (const char *[]){
1960 "gcc_pcie_0_aux_clk_src",
1961 },
1962 .num_parents = 1,
1963 .flags = CLK_SET_RATE_PARENT,
1964 .ops = &clk_branch2_ops,
1965 },
1966 },
1967};
1968
1969static struct clk_branch gcc_pcie_phy_refgen_clk = {
1970 .halt_reg = 0x6f02c,
1971 .halt_check = BRANCH_HALT,
1972 .clkr = {
1973 .enable_reg = 0x6f02c,
1974 .enable_mask = BIT(0),
1975 .hw.init = &(struct clk_init_data){
1976 .name = "gcc_pcie_phy_refgen_clk",
1977 .parent_names = (const char *[]){
1978 "gcc_pcie_phy_refgen_clk_src",
1979 },
1980 .num_parents = 1,
1981 .flags = CLK_SET_RATE_PARENT,
1982 .ops = &clk_branch2_ops,
1983 },
1984 },
1985};
1986
1987static struct clk_branch gcc_pdm2_clk = {
1988 .halt_reg = 0x3300c,
1989 .halt_check = BRANCH_HALT,
1990 .clkr = {
1991 .enable_reg = 0x3300c,
1992 .enable_mask = BIT(0),
1993 .hw.init = &(struct clk_init_data){
1994 .name = "gcc_pdm2_clk",
1995 .parent_names = (const char *[]){
1996 "gcc_pdm2_clk_src",
1997 },
1998 .num_parents = 1,
1999 .flags = CLK_SET_RATE_PARENT,
2000 .ops = &clk_branch2_ops,
2001 },
2002 },
2003};
2004
2005static struct clk_branch gcc_pdm_ahb_clk = {
2006 .halt_reg = 0x33004,
2007 .halt_check = BRANCH_HALT,
2008 .clkr = {
2009 .enable_reg = 0x33004,
2010 .enable_mask = BIT(0),
2011 .hw.init = &(struct clk_init_data){
2012 .name = "gcc_pdm_ahb_clk",
2013 .ops = &clk_branch2_ops,
2014 },
2015 },
2016};
2017
2018static struct clk_branch gcc_pdm_xo4_clk = {
2019 .halt_reg = 0x33008,
2020 .halt_check = BRANCH_HALT,
2021 .clkr = {
2022 .enable_reg = 0x33008,
2023 .enable_mask = BIT(0),
2024 .hw.init = &(struct clk_init_data){
2025 .name = "gcc_pdm_xo4_clk",
2026 .ops = &clk_branch2_ops,
2027 },
2028 },
2029};
2030
2031static struct clk_branch gcc_prng_ahb_clk = {
2032 .halt_reg = 0x34004,
2033 .halt_check = BRANCH_HALT_VOTED,
2034 .clkr = {
2035 .enable_reg = 0x52004,
2036 .enable_mask = BIT(13),
2037 .hw.init = &(struct clk_init_data){
2038 .name = "gcc_prng_ahb_clk",
2039 .ops = &clk_branch2_ops,
2040 },
2041 },
2042};
2043
2044static struct clk_branch gcc_qmip_camera_ahb_clk = {
2045 .halt_reg = 0xb014,
2046 .halt_check = BRANCH_HALT,
2047 .clkr = {
2048 .enable_reg = 0xb014,
2049 .enable_mask = BIT(0),
2050 .hw.init = &(struct clk_init_data){
2051 .name = "gcc_qmip_camera_ahb_clk",
2052 .ops = &clk_branch2_ops,
2053 },
2054 },
2055};
2056
2057static struct clk_branch gcc_qmip_disp_ahb_clk = {
2058 .halt_reg = 0xb018,
2059 .halt_check = BRANCH_HALT,
2060 .clkr = {
2061 .enable_reg = 0xb018,
2062 .enable_mask = BIT(0),
2063 .hw.init = &(struct clk_init_data){
2064 .name = "gcc_qmip_disp_ahb_clk",
2065 .ops = &clk_branch2_ops,
2066 },
2067 },
2068};
2069
2070static struct clk_branch gcc_qmip_video_ahb_clk = {
2071 .halt_reg = 0xb010,
2072 .halt_check = BRANCH_HALT,
2073 .clkr = {
2074 .enable_reg = 0xb010,
2075 .enable_mask = BIT(0),
2076 .hw.init = &(struct clk_init_data){
2077 .name = "gcc_qmip_video_ahb_clk",
2078 .ops = &clk_branch2_ops,
2079 },
2080 },
2081};
2082
Deepak Katragadda575a45f2016-10-11 15:06:56 -07002083static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
2084 .halt_reg = 0x17030,
2085 .halt_check = BRANCH_HALT_VOTED,
2086 .clkr = {
2087 .enable_reg = 0x5200c,
2088 .enable_mask = BIT(10),
2089 .hw.init = &(struct clk_init_data){
2090 .name = "gcc_qupv3_wrap0_s0_clk",
2091 .parent_names = (const char *[]){
2092 "gcc_qupv3_wrap0_s0_clk_src",
2093 },
2094 .num_parents = 1,
2095 .flags = CLK_SET_RATE_PARENT,
2096 .ops = &clk_branch2_ops,
2097 },
2098 },
2099};
2100
2101static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
2102 .halt_reg = 0x17160,
2103 .halt_check = BRANCH_HALT_VOTED,
2104 .clkr = {
2105 .enable_reg = 0x5200c,
2106 .enable_mask = BIT(11),
2107 .hw.init = &(struct clk_init_data){
2108 .name = "gcc_qupv3_wrap0_s1_clk",
2109 .parent_names = (const char *[]){
2110 "gcc_qupv3_wrap0_s1_clk_src",
2111 },
2112 .num_parents = 1,
2113 .flags = CLK_SET_RATE_PARENT,
2114 .ops = &clk_branch2_ops,
2115 },
2116 },
2117};
2118
2119static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
2120 .halt_reg = 0x17290,
2121 .halt_check = BRANCH_HALT_VOTED,
2122 .clkr = {
2123 .enable_reg = 0x5200c,
2124 .enable_mask = BIT(12),
2125 .hw.init = &(struct clk_init_data){
2126 .name = "gcc_qupv3_wrap0_s2_clk",
2127 .parent_names = (const char *[]){
2128 "gcc_qupv3_wrap0_s2_clk_src",
2129 },
2130 .num_parents = 1,
2131 .flags = CLK_SET_RATE_PARENT,
2132 .ops = &clk_branch2_ops,
2133 },
2134 },
2135};
2136
2137static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
2138 .halt_reg = 0x173c0,
2139 .halt_check = BRANCH_HALT_VOTED,
2140 .clkr = {
2141 .enable_reg = 0x5200c,
2142 .enable_mask = BIT(13),
2143 .hw.init = &(struct clk_init_data){
2144 .name = "gcc_qupv3_wrap0_s3_clk",
2145 .parent_names = (const char *[]){
2146 "gcc_qupv3_wrap0_s3_clk_src",
2147 },
2148 .num_parents = 1,
2149 .flags = CLK_SET_RATE_PARENT,
2150 .ops = &clk_branch2_ops,
2151 },
2152 },
2153};
2154
2155static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
2156 .halt_reg = 0x174f0,
2157 .halt_check = BRANCH_HALT_VOTED,
2158 .clkr = {
2159 .enable_reg = 0x5200c,
2160 .enable_mask = BIT(14),
2161 .hw.init = &(struct clk_init_data){
2162 .name = "gcc_qupv3_wrap0_s4_clk",
2163 .parent_names = (const char *[]){
2164 "gcc_qupv3_wrap0_s4_clk_src",
2165 },
2166 .num_parents = 1,
2167 .flags = CLK_SET_RATE_PARENT,
2168 .ops = &clk_branch2_ops,
2169 },
2170 },
2171};
2172
2173static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
2174 .halt_reg = 0x17620,
2175 .halt_check = BRANCH_HALT_VOTED,
2176 .clkr = {
2177 .enable_reg = 0x5200c,
2178 .enable_mask = BIT(15),
2179 .hw.init = &(struct clk_init_data){
2180 .name = "gcc_qupv3_wrap0_s5_clk",
2181 .parent_names = (const char *[]){
2182 "gcc_qupv3_wrap0_s5_clk_src",
2183 },
2184 .num_parents = 1,
2185 .flags = CLK_SET_RATE_PARENT,
2186 .ops = &clk_branch2_ops,
2187 },
2188 },
2189};
2190
2191static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
2192 .halt_reg = 0x17750,
2193 .halt_check = BRANCH_HALT_VOTED,
2194 .clkr = {
2195 .enable_reg = 0x5200c,
2196 .enable_mask = BIT(16),
2197 .hw.init = &(struct clk_init_data){
2198 .name = "gcc_qupv3_wrap0_s6_clk",
2199 .parent_names = (const char *[]){
2200 "gcc_qupv3_wrap0_s6_clk_src",
2201 },
2202 .num_parents = 1,
2203 .flags = CLK_SET_RATE_PARENT,
2204 .ops = &clk_branch2_ops,
2205 },
2206 },
2207};
2208
2209static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
2210 .halt_reg = 0x17880,
2211 .halt_check = BRANCH_HALT_VOTED,
2212 .clkr = {
2213 .enable_reg = 0x5200c,
2214 .enable_mask = BIT(17),
2215 .hw.init = &(struct clk_init_data){
2216 .name = "gcc_qupv3_wrap0_s7_clk",
2217 .parent_names = (const char *[]){
2218 "gcc_qupv3_wrap0_s7_clk_src",
2219 },
2220 .num_parents = 1,
2221 .flags = CLK_SET_RATE_PARENT,
2222 .ops = &clk_branch2_ops,
2223 },
2224 },
2225};
2226
Deepak Katragadda575a45f2016-10-11 15:06:56 -07002227static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
2228 .halt_reg = 0x18014,
2229 .halt_check = BRANCH_HALT_VOTED,
2230 .clkr = {
2231 .enable_reg = 0x5200c,
2232 .enable_mask = BIT(22),
2233 .hw.init = &(struct clk_init_data){
2234 .name = "gcc_qupv3_wrap1_s0_clk",
2235 .parent_names = (const char *[]){
2236 "gcc_qupv3_wrap1_s0_clk_src",
2237 },
2238 .num_parents = 1,
2239 .flags = CLK_SET_RATE_PARENT,
2240 .ops = &clk_branch2_ops,
2241 },
2242 },
2243};
2244
2245static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
2246 .halt_reg = 0x18144,
2247 .halt_check = BRANCH_HALT_VOTED,
2248 .clkr = {
2249 .enable_reg = 0x5200c,
2250 .enable_mask = BIT(23),
2251 .hw.init = &(struct clk_init_data){
2252 .name = "gcc_qupv3_wrap1_s1_clk",
2253 .parent_names = (const char *[]){
2254 "gcc_qupv3_wrap1_s1_clk_src",
2255 },
2256 .num_parents = 1,
2257 .flags = CLK_SET_RATE_PARENT,
2258 .ops = &clk_branch2_ops,
2259 },
2260 },
2261};
2262
2263static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
2264 .halt_reg = 0x18274,
2265 .halt_check = BRANCH_HALT_VOTED,
2266 .clkr = {
2267 .enable_reg = 0x5200c,
2268 .enable_mask = BIT(24),
2269 .hw.init = &(struct clk_init_data){
2270 .name = "gcc_qupv3_wrap1_s2_clk",
2271 .parent_names = (const char *[]){
2272 "gcc_qupv3_wrap1_s2_clk_src",
2273 },
2274 .num_parents = 1,
2275 .flags = CLK_SET_RATE_PARENT,
2276 .ops = &clk_branch2_ops,
2277 },
2278 },
2279};
2280
2281static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
2282 .halt_reg = 0x183a4,
2283 .halt_check = BRANCH_HALT_VOTED,
2284 .clkr = {
2285 .enable_reg = 0x5200c,
2286 .enable_mask = BIT(25),
2287 .hw.init = &(struct clk_init_data){
2288 .name = "gcc_qupv3_wrap1_s3_clk",
2289 .parent_names = (const char *[]){
2290 "gcc_qupv3_wrap1_s3_clk_src",
2291 },
2292 .num_parents = 1,
2293 .flags = CLK_SET_RATE_PARENT,
2294 .ops = &clk_branch2_ops,
2295 },
2296 },
2297};
2298
2299static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
2300 .halt_reg = 0x184d4,
2301 .halt_check = BRANCH_HALT_VOTED,
2302 .clkr = {
2303 .enable_reg = 0x5200c,
2304 .enable_mask = BIT(26),
2305 .hw.init = &(struct clk_init_data){
2306 .name = "gcc_qupv3_wrap1_s4_clk",
2307 .parent_names = (const char *[]){
2308 "gcc_qupv3_wrap1_s4_clk_src",
2309 },
2310 .num_parents = 1,
2311 .flags = CLK_SET_RATE_PARENT,
2312 .ops = &clk_branch2_ops,
2313 },
2314 },
2315};
2316
2317static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
2318 .halt_reg = 0x18604,
2319 .halt_check = BRANCH_HALT_VOTED,
2320 .clkr = {
2321 .enable_reg = 0x5200c,
2322 .enable_mask = BIT(27),
2323 .hw.init = &(struct clk_init_data){
2324 .name = "gcc_qupv3_wrap1_s5_clk",
2325 .parent_names = (const char *[]){
2326 "gcc_qupv3_wrap1_s5_clk_src",
2327 },
2328 .num_parents = 1,
2329 .flags = CLK_SET_RATE_PARENT,
2330 .ops = &clk_branch2_ops,
2331 },
2332 },
2333};
2334
2335static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
2336 .halt_reg = 0x18734,
2337 .halt_check = BRANCH_HALT_VOTED,
2338 .clkr = {
2339 .enable_reg = 0x5200c,
2340 .enable_mask = BIT(28),
2341 .hw.init = &(struct clk_init_data){
2342 .name = "gcc_qupv3_wrap1_s6_clk",
2343 .parent_names = (const char *[]){
2344 "gcc_qupv3_wrap1_s6_clk_src",
2345 },
2346 .num_parents = 1,
2347 .flags = CLK_SET_RATE_PARENT,
2348 .ops = &clk_branch2_ops,
2349 },
2350 },
2351};
2352
2353static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
2354 .halt_reg = 0x18864,
2355 .halt_check = BRANCH_HALT_VOTED,
2356 .clkr = {
2357 .enable_reg = 0x5200c,
2358 .enable_mask = BIT(29),
2359 .hw.init = &(struct clk_init_data){
2360 .name = "gcc_qupv3_wrap1_s7_clk",
2361 .parent_names = (const char *[]){
2362 "gcc_qupv3_wrap1_s7_clk_src",
2363 },
2364 .num_parents = 1,
2365 .flags = CLK_SET_RATE_PARENT,
2366 .ops = &clk_branch2_ops,
2367 },
2368 },
2369};
2370
2371static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
2372 .halt_reg = 0x17004,
2373 .halt_check = BRANCH_HALT_VOTED,
2374 .clkr = {
2375 .enable_reg = 0x5200c,
2376 .enable_mask = BIT(6),
2377 .hw.init = &(struct clk_init_data){
2378 .name = "gcc_qupv3_wrap_0_m_ahb_clk",
2379 .ops = &clk_branch2_ops,
2380 },
2381 },
2382};
2383
2384static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
2385 .halt_reg = 0x17008,
2386 .halt_check = BRANCH_HALT_VOTED,
2387 .clkr = {
2388 .enable_reg = 0x5200c,
2389 .enable_mask = BIT(7),
2390 .hw.init = &(struct clk_init_data){
2391 .name = "gcc_qupv3_wrap_0_s_ahb_clk",
2392 .ops = &clk_branch2_ops,
2393 },
2394 },
2395};
2396
2397static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
2398 .halt_reg = 0x1800c,
2399 .halt_check = BRANCH_HALT_VOTED,
2400 .clkr = {
2401 .enable_reg = 0x5200c,
2402 .enable_mask = BIT(20),
2403 .hw.init = &(struct clk_init_data){
2404 .name = "gcc_qupv3_wrap_1_m_ahb_clk",
2405 .ops = &clk_branch2_ops,
2406 },
2407 },
2408};
2409
2410static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
2411 .halt_reg = 0x18010,
2412 .halt_check = BRANCH_HALT_VOTED,
2413 .clkr = {
2414 .enable_reg = 0x5200c,
2415 .enable_mask = BIT(21),
2416 .hw.init = &(struct clk_init_data){
2417 .name = "gcc_qupv3_wrap_1_s_ahb_clk",
2418 .ops = &clk_branch2_ops,
2419 },
2420 },
2421};
2422
Deepak Katragadda575a45f2016-10-11 15:06:56 -07002423static struct clk_branch gcc_sdcc2_ahb_clk = {
2424 .halt_reg = 0x14008,
2425 .halt_check = BRANCH_HALT,
2426 .clkr = {
2427 .enable_reg = 0x14008,
2428 .enable_mask = BIT(0),
2429 .hw.init = &(struct clk_init_data){
2430 .name = "gcc_sdcc2_ahb_clk",
2431 .ops = &clk_branch2_ops,
2432 },
2433 },
2434};
2435
2436static struct clk_branch gcc_sdcc2_apps_clk = {
2437 .halt_reg = 0x14004,
2438 .halt_check = BRANCH_HALT,
2439 .clkr = {
2440 .enable_reg = 0x14004,
2441 .enable_mask = BIT(0),
2442 .hw.init = &(struct clk_init_data){
2443 .name = "gcc_sdcc2_apps_clk",
2444 .parent_names = (const char *[]){
2445 "gcc_sdcc2_apps_clk_src",
2446 },
2447 .num_parents = 1,
2448 .flags = CLK_SET_RATE_PARENT,
2449 .ops = &clk_branch2_ops,
2450 },
2451 },
2452};
2453
2454static struct clk_branch gcc_sdcc4_ahb_clk = {
2455 .halt_reg = 0x16008,
2456 .halt_check = BRANCH_HALT,
2457 .clkr = {
2458 .enable_reg = 0x16008,
2459 .enable_mask = BIT(0),
2460 .hw.init = &(struct clk_init_data){
2461 .name = "gcc_sdcc4_ahb_clk",
2462 .ops = &clk_branch2_ops,
2463 },
2464 },
2465};
2466
2467static struct clk_branch gcc_sdcc4_apps_clk = {
2468 .halt_reg = 0x16004,
2469 .halt_check = BRANCH_HALT,
2470 .clkr = {
2471 .enable_reg = 0x16004,
2472 .enable_mask = BIT(0),
2473 .hw.init = &(struct clk_init_data){
2474 .name = "gcc_sdcc4_apps_clk",
2475 .parent_names = (const char *[]){
2476 "gcc_sdcc4_apps_clk_src",
2477 },
2478 .num_parents = 1,
2479 .flags = CLK_SET_RATE_PARENT,
2480 .ops = &clk_branch2_ops,
2481 },
2482 },
2483};
2484
2485static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
2486 .halt_reg = 0x414c,
2487 .halt_check = BRANCH_HALT_VOTED,
2488 .clkr = {
2489 .enable_reg = 0x52004,
2490 .enable_mask = BIT(0),
2491 .hw.init = &(struct clk_init_data){
2492 .name = "gcc_sys_noc_cpuss_ahb_clk",
2493 .parent_names = (const char *[]){
2494 "gcc_cpuss_ahb_clk_src",
2495 },
2496 .num_parents = 1,
2497 .flags = CLK_SET_RATE_PARENT,
2498 .ops = &clk_branch2_ops,
2499 },
2500 },
2501};
2502
2503static struct clk_branch gcc_tsif_ahb_clk = {
2504 .halt_reg = 0x36004,
2505 .halt_check = BRANCH_HALT,
2506 .clkr = {
2507 .enable_reg = 0x36004,
2508 .enable_mask = BIT(0),
2509 .hw.init = &(struct clk_init_data){
2510 .name = "gcc_tsif_ahb_clk",
2511 .ops = &clk_branch2_ops,
2512 },
2513 },
2514};
2515
2516static struct clk_branch gcc_tsif_inactivity_timers_clk = {
2517 .halt_reg = 0x3600c,
2518 .halt_check = BRANCH_HALT,
2519 .clkr = {
2520 .enable_reg = 0x3600c,
2521 .enable_mask = BIT(0),
2522 .hw.init = &(struct clk_init_data){
2523 .name = "gcc_tsif_inactivity_timers_clk",
2524 .ops = &clk_branch2_ops,
2525 },
2526 },
2527};
2528
2529static struct clk_branch gcc_tsif_ref_clk = {
2530 .halt_reg = 0x36008,
2531 .halt_check = BRANCH_HALT,
2532 .clkr = {
2533 .enable_reg = 0x36008,
2534 .enable_mask = BIT(0),
2535 .hw.init = &(struct clk_init_data){
2536 .name = "gcc_tsif_ref_clk",
2537 .parent_names = (const char *[]){
2538 "gcc_tsif_ref_clk_src",
2539 },
2540 .num_parents = 1,
2541 .flags = CLK_SET_RATE_PARENT,
2542 .ops = &clk_branch2_ops,
2543 },
2544 },
2545};
2546
2547static struct clk_branch gcc_ufs_card_ahb_clk = {
2548 .halt_reg = 0x75010,
2549 .halt_check = BRANCH_HALT,
2550 .clkr = {
2551 .enable_reg = 0x75010,
2552 .enable_mask = BIT(0),
2553 .hw.init = &(struct clk_init_data){
2554 .name = "gcc_ufs_card_ahb_clk",
2555 .ops = &clk_branch2_ops,
2556 },
2557 },
2558};
2559
2560static struct clk_branch gcc_ufs_card_axi_clk = {
2561 .halt_reg = 0x7500c,
2562 .halt_check = BRANCH_HALT,
2563 .clkr = {
2564 .enable_reg = 0x7500c,
2565 .enable_mask = BIT(0),
2566 .hw.init = &(struct clk_init_data){
2567 .name = "gcc_ufs_card_axi_clk",
2568 .parent_names = (const char *[]){
2569 "gcc_ufs_card_axi_clk_src",
2570 },
2571 .num_parents = 1,
2572 .flags = CLK_SET_RATE_PARENT,
2573 .ops = &clk_branch2_ops,
2574 },
2575 },
2576};
2577
2578static struct clk_branch gcc_ufs_card_clkref_clk = {
2579 .halt_reg = 0x8c004,
2580 .halt_check = BRANCH_HALT,
2581 .clkr = {
2582 .enable_reg = 0x8c004,
2583 .enable_mask = BIT(0),
2584 .hw.init = &(struct clk_init_data){
2585 .name = "gcc_ufs_card_clkref_clk",
2586 .ops = &clk_branch2_ops,
2587 },
2588 },
2589};
2590
2591static struct clk_branch gcc_ufs_card_ice_core_clk = {
2592 .halt_reg = 0x75058,
2593 .halt_check = BRANCH_HALT,
2594 .clkr = {
2595 .enable_reg = 0x75058,
2596 .enable_mask = BIT(0),
2597 .hw.init = &(struct clk_init_data){
2598 .name = "gcc_ufs_card_ice_core_clk",
2599 .parent_names = (const char *[]){
2600 "gcc_ufs_card_ice_core_clk_src",
2601 },
2602 .num_parents = 1,
2603 .flags = CLK_SET_RATE_PARENT,
2604 .ops = &clk_branch2_ops,
2605 },
2606 },
2607};
2608
2609static struct clk_branch gcc_ufs_card_phy_aux_clk = {
2610 .halt_reg = 0x7508c,
2611 .halt_check = BRANCH_HALT,
2612 .clkr = {
2613 .enable_reg = 0x7508c,
2614 .enable_mask = BIT(0),
2615 .hw.init = &(struct clk_init_data){
2616 .name = "gcc_ufs_card_phy_aux_clk",
2617 .parent_names = (const char *[]){
2618 "gcc_ufs_card_phy_aux_clk_src",
2619 },
2620 .num_parents = 1,
2621 .flags = CLK_SET_RATE_PARENT,
2622 .ops = &clk_branch2_ops,
2623 },
2624 },
2625};
2626
2627static struct clk_gate2 gcc_ufs_card_rx_symbol_0_clk = {
2628 .udelay = 500,
2629 .clkr = {
2630 .enable_reg = 0x75018,
2631 .enable_mask = BIT(0),
2632 .hw.init = &(struct clk_init_data){
2633 .name = "gcc_ufs_card_rx_symbol_0_clk",
2634 .ops = &clk_gate2_ops,
2635 },
2636 },
2637};
2638
2639static struct clk_gate2 gcc_ufs_card_rx_symbol_1_clk = {
2640 .udelay = 500,
2641 .clkr = {
2642 .enable_reg = 0x750a8,
2643 .enable_mask = BIT(0),
2644 .hw.init = &(struct clk_init_data){
2645 .name = "gcc_ufs_card_rx_symbol_1_clk",
2646 .ops = &clk_gate2_ops,
2647 },
2648 },
2649};
2650
2651static struct clk_gate2 gcc_ufs_card_tx_symbol_0_clk = {
2652 .udelay = 500,
2653 .clkr = {
2654 .enable_reg = 0x75014,
2655 .enable_mask = BIT(0),
2656 .hw.init = &(struct clk_init_data){
2657 .name = "gcc_ufs_card_tx_symbol_0_clk",
2658 .ops = &clk_gate2_ops,
2659 },
2660 },
2661};
2662
2663static struct clk_branch gcc_ufs_card_unipro_core_clk = {
2664 .halt_reg = 0x75054,
2665 .halt_check = BRANCH_HALT,
2666 .clkr = {
2667 .enable_reg = 0x75054,
2668 .enable_mask = BIT(0),
2669 .hw.init = &(struct clk_init_data){
2670 .name = "gcc_ufs_card_unipro_core_clk",
2671 .parent_names = (const char *[]){
2672 "gcc_ufs_card_unipro_core_clk_src",
2673 },
2674 .num_parents = 1,
2675 .flags = CLK_SET_RATE_PARENT,
2676 .ops = &clk_branch2_ops,
2677 },
2678 },
2679};
2680
2681static struct clk_branch gcc_ufs_mem_clkref_clk = {
2682 .halt_reg = 0x8c000,
2683 .halt_check = BRANCH_HALT,
2684 .clkr = {
2685 .enable_reg = 0x8c000,
2686 .enable_mask = BIT(0),
2687 .hw.init = &(struct clk_init_data){
2688 .name = "gcc_ufs_mem_clkref_clk",
2689 .ops = &clk_branch2_ops,
2690 },
2691 },
2692};
2693
2694static struct clk_branch gcc_ufs_phy_ahb_clk = {
2695 .halt_reg = 0x77010,
2696 .halt_check = BRANCH_HALT,
2697 .clkr = {
2698 .enable_reg = 0x77010,
2699 .enable_mask = BIT(0),
2700 .hw.init = &(struct clk_init_data){
2701 .name = "gcc_ufs_phy_ahb_clk",
2702 .ops = &clk_branch2_ops,
2703 },
2704 },
2705};
2706
2707static struct clk_branch gcc_ufs_phy_axi_clk = {
2708 .halt_reg = 0x7700c,
2709 .halt_check = BRANCH_HALT,
2710 .clkr = {
2711 .enable_reg = 0x7700c,
2712 .enable_mask = BIT(0),
2713 .hw.init = &(struct clk_init_data){
2714 .name = "gcc_ufs_phy_axi_clk",
2715 .parent_names = (const char *[]){
2716 "gcc_ufs_phy_axi_clk_src",
2717 },
2718 .num_parents = 1,
2719 .flags = CLK_SET_RATE_PARENT,
2720 .ops = &clk_branch2_ops,
2721 },
2722 },
2723};
2724
2725static struct clk_branch gcc_ufs_phy_ice_core_clk = {
2726 .halt_reg = 0x77058,
2727 .halt_check = BRANCH_HALT,
2728 .clkr = {
2729 .enable_reg = 0x77058,
2730 .enable_mask = BIT(0),
2731 .hw.init = &(struct clk_init_data){
2732 .name = "gcc_ufs_phy_ice_core_clk",
2733 .parent_names = (const char *[]){
2734 "gcc_ufs_phy_ice_core_clk_src",
2735 },
2736 .num_parents = 1,
2737 .flags = CLK_SET_RATE_PARENT,
2738 .ops = &clk_branch2_ops,
2739 },
2740 },
2741};
2742
2743static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
2744 .halt_reg = 0x7708c,
2745 .halt_check = BRANCH_HALT,
2746 .clkr = {
2747 .enable_reg = 0x7708c,
2748 .enable_mask = BIT(0),
2749 .hw.init = &(struct clk_init_data){
2750 .name = "gcc_ufs_phy_phy_aux_clk",
2751 .parent_names = (const char *[]){
2752 "gcc_ufs_phy_phy_aux_clk_src",
2753 },
2754 .num_parents = 1,
2755 .flags = CLK_SET_RATE_PARENT,
2756 .ops = &clk_branch2_ops,
2757 },
2758 },
2759};
2760
2761static struct clk_gate2 gcc_ufs_phy_rx_symbol_0_clk = {
2762 .udelay = 500,
2763 .clkr = {
2764 .enable_reg = 0x77018,
2765 .enable_mask = BIT(0),
2766 .hw.init = &(struct clk_init_data){
2767 .name = "gcc_ufs_phy_rx_symbol_0_clk",
2768 .ops = &clk_gate2_ops,
2769 },
2770 },
2771};
2772
2773static struct clk_gate2 gcc_ufs_phy_rx_symbol_1_clk = {
2774 .udelay = 500,
2775 .clkr = {
2776 .enable_reg = 0x770a8,
2777 .enable_mask = BIT(0),
2778 .hw.init = &(struct clk_init_data){
2779 .name = "gcc_ufs_phy_rx_symbol_1_clk",
2780 .ops = &clk_gate2_ops,
2781 },
2782 },
2783};
2784
2785static struct clk_gate2 gcc_ufs_phy_tx_symbol_0_clk = {
2786 .udelay = 500,
2787 .clkr = {
2788 .enable_reg = 0x77014,
2789 .enable_mask = BIT(0),
2790 .hw.init = &(struct clk_init_data){
2791 .name = "gcc_ufs_phy_tx_symbol_0_clk",
2792 .ops = &clk_gate2_ops,
2793 },
2794 },
2795};
2796
2797static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
2798 .halt_reg = 0x77054,
2799 .halt_check = BRANCH_HALT,
2800 .clkr = {
2801 .enable_reg = 0x77054,
2802 .enable_mask = BIT(0),
2803 .hw.init = &(struct clk_init_data){
2804 .name = "gcc_ufs_phy_unipro_core_clk",
2805 .parent_names = (const char *[]){
2806 "gcc_ufs_phy_unipro_core_clk_src",
2807 },
2808 .num_parents = 1,
2809 .flags = CLK_SET_RATE_PARENT,
2810 .ops = &clk_branch2_ops,
2811 },
2812 },
2813};
2814
2815static struct clk_branch gcc_usb30_prim_master_clk = {
2816 .halt_reg = 0xf00c,
2817 .halt_check = BRANCH_HALT,
2818 .clkr = {
2819 .enable_reg = 0xf00c,
2820 .enable_mask = BIT(0),
2821 .hw.init = &(struct clk_init_data){
2822 .name = "gcc_usb30_prim_master_clk",
2823 .parent_names = (const char *[]){
2824 "gcc_usb30_prim_master_clk_src",
2825 },
2826 .num_parents = 1,
2827 .flags = CLK_SET_RATE_PARENT,
2828 .ops = &clk_branch2_ops,
2829 },
2830 },
2831};
2832
2833static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
2834 .halt_reg = 0xf014,
2835 .halt_check = BRANCH_HALT,
2836 .clkr = {
2837 .enable_reg = 0xf014,
2838 .enable_mask = BIT(0),
2839 .hw.init = &(struct clk_init_data){
2840 .name = "gcc_usb30_prim_mock_utmi_clk",
2841 .parent_names = (const char *[]){
2842 "gcc_usb30_prim_mock_utmi_clk_src",
2843 },
2844 .num_parents = 1,
2845 .flags = CLK_SET_RATE_PARENT,
2846 .ops = &clk_branch2_ops,
2847 },
2848 },
2849};
2850
2851static struct clk_branch gcc_usb30_prim_sleep_clk = {
2852 .halt_reg = 0xf010,
2853 .halt_check = BRANCH_HALT,
2854 .clkr = {
2855 .enable_reg = 0xf010,
2856 .enable_mask = BIT(0),
2857 .hw.init = &(struct clk_init_data){
2858 .name = "gcc_usb30_prim_sleep_clk",
2859 .ops = &clk_branch2_ops,
2860 },
2861 },
2862};
2863
2864static struct clk_branch gcc_usb30_sec_master_clk = {
2865 .halt_reg = 0x1000c,
2866 .halt_check = BRANCH_HALT,
2867 .clkr = {
2868 .enable_reg = 0x1000c,
2869 .enable_mask = BIT(0),
2870 .hw.init = &(struct clk_init_data){
2871 .name = "gcc_usb30_sec_master_clk",
2872 .parent_names = (const char *[]){
2873 "gcc_usb30_sec_master_clk_src",
2874 },
2875 .num_parents = 1,
2876 .flags = CLK_SET_RATE_PARENT,
2877 .ops = &clk_branch2_ops,
2878 },
2879 },
2880};
2881
2882static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
2883 .halt_reg = 0x10014,
2884 .halt_check = BRANCH_HALT,
2885 .clkr = {
2886 .enable_reg = 0x10014,
2887 .enable_mask = BIT(0),
2888 .hw.init = &(struct clk_init_data){
2889 .name = "gcc_usb30_sec_mock_utmi_clk",
2890 .parent_names = (const char *[]){
2891 "gcc_usb30_sec_mock_utmi_clk_src",
2892 },
2893 .num_parents = 1,
2894 .flags = CLK_SET_RATE_PARENT,
2895 .ops = &clk_branch2_ops,
2896 },
2897 },
2898};
2899
2900static struct clk_branch gcc_usb30_sec_sleep_clk = {
2901 .halt_reg = 0x10010,
2902 .halt_check = BRANCH_HALT,
2903 .clkr = {
2904 .enable_reg = 0x10010,
2905 .enable_mask = BIT(0),
2906 .hw.init = &(struct clk_init_data){
2907 .name = "gcc_usb30_sec_sleep_clk",
2908 .ops = &clk_branch2_ops,
2909 },
2910 },
2911};
2912
2913static struct clk_branch gcc_usb3_prim_clkref_clk = {
2914 .halt_reg = 0x8c008,
2915 .halt_check = BRANCH_HALT,
2916 .clkr = {
2917 .enable_reg = 0x8c008,
2918 .enable_mask = BIT(0),
2919 .hw.init = &(struct clk_init_data){
2920 .name = "gcc_usb3_prim_clkref_clk",
2921 .ops = &clk_branch2_ops,
2922 },
2923 },
2924};
2925
2926static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
2927 .halt_reg = 0xf04c,
2928 .halt_check = BRANCH_HALT,
2929 .clkr = {
2930 .enable_reg = 0xf04c,
2931 .enable_mask = BIT(0),
2932 .hw.init = &(struct clk_init_data){
2933 .name = "gcc_usb3_prim_phy_aux_clk",
2934 .parent_names = (const char *[]){
2935 "gcc_usb3_prim_phy_aux_clk_src",
2936 },
2937 .num_parents = 1,
2938 .flags = CLK_SET_RATE_PARENT,
2939 .ops = &clk_branch2_ops,
2940 },
2941 },
2942};
2943
2944static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
2945 .halt_reg = 0xf050,
2946 .halt_check = BRANCH_HALT,
2947 .clkr = {
2948 .enable_reg = 0xf050,
2949 .enable_mask = BIT(0),
2950 .hw.init = &(struct clk_init_data){
2951 .name = "gcc_usb3_prim_phy_com_aux_clk",
2952 .parent_names = (const char *[]){
2953 "gcc_usb3_prim_phy_aux_clk_src",
2954 },
2955 .num_parents = 1,
2956 .flags = CLK_SET_RATE_PARENT,
2957 .ops = &clk_branch2_ops,
2958 },
2959 },
2960};
2961
2962static struct clk_gate2 gcc_usb3_prim_phy_pipe_clk = {
2963 .udelay = 500,
2964 .clkr = {
2965 .enable_reg = 0xf054,
2966 .enable_mask = BIT(0),
2967 .hw.init = &(struct clk_init_data){
2968 .name = "gcc_usb3_prim_phy_pipe_clk",
2969 .ops = &clk_gate2_ops,
2970 },
2971 },
2972};
2973
2974static struct clk_branch gcc_usb3_sec_clkref_clk = {
2975 .halt_reg = 0x8c028,
2976 .halt_check = BRANCH_HALT,
2977 .clkr = {
2978 .enable_reg = 0x8c028,
2979 .enable_mask = BIT(0),
2980 .hw.init = &(struct clk_init_data){
2981 .name = "gcc_usb3_sec_clkref_clk",
2982 .ops = &clk_branch2_ops,
2983 },
2984 },
2985};
2986
2987static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
2988 .halt_reg = 0x1004c,
2989 .halt_check = BRANCH_HALT,
2990 .clkr = {
2991 .enable_reg = 0x1004c,
2992 .enable_mask = BIT(0),
2993 .hw.init = &(struct clk_init_data){
2994 .name = "gcc_usb3_sec_phy_aux_clk",
2995 .parent_names = (const char *[]){
2996 "gcc_usb3_sec_phy_aux_clk_src",
2997 },
2998 .num_parents = 1,
2999 .flags = CLK_SET_RATE_PARENT,
3000 .ops = &clk_branch2_ops,
3001 },
3002 },
3003};
3004
3005static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
3006 .halt_reg = 0x10050,
3007 .halt_check = BRANCH_HALT,
3008 .clkr = {
3009 .enable_reg = 0x10050,
3010 .enable_mask = BIT(0),
3011 .hw.init = &(struct clk_init_data){
3012 .name = "gcc_usb3_sec_phy_com_aux_clk",
3013 .parent_names = (const char *[]){
3014 "gcc_usb3_sec_phy_aux_clk_src",
3015 },
3016 .num_parents = 1,
3017 .flags = CLK_SET_RATE_PARENT,
3018 .ops = &clk_branch2_ops,
3019 },
3020 },
3021};
3022
3023static struct clk_gate2 gcc_usb3_sec_phy_pipe_clk = {
3024 .udelay = 500,
3025 .clkr = {
3026 .enable_reg = 0x10054,
3027 .enable_mask = BIT(0),
3028 .hw.init = &(struct clk_init_data){
3029 .name = "gcc_usb3_sec_phy_pipe_clk",
3030 .ops = &clk_gate2_ops,
3031 },
3032 },
3033};
3034
3035static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
3036 .halt_reg = 0x6a004,
3037 .halt_check = BRANCH_HALT,
3038 .clkr = {
3039 .enable_reg = 0x6a004,
3040 .enable_mask = BIT(0),
3041 .hw.init = &(struct clk_init_data){
3042 .name = "gcc_usb_phy_cfg_ahb2phy_clk",
3043 .ops = &clk_branch2_ops,
3044 },
3045 },
3046};
3047
3048static struct clk_branch gcc_video_ahb_clk = {
3049 .halt_reg = 0xb004,
3050 .halt_check = BRANCH_HALT,
3051 .clkr = {
3052 .enable_reg = 0xb004,
3053 .enable_mask = BIT(0),
3054 .hw.init = &(struct clk_init_data){
3055 .name = "gcc_video_ahb_clk",
3056 .ops = &clk_branch2_ops,
3057 },
3058 },
3059};
3060
3061static struct clk_branch gcc_video_axi_clk = {
3062 .halt_reg = 0xb01c,
3063 .halt_check = BRANCH_VOTED,
3064 .clkr = {
3065 .enable_reg = 0xb01c,
3066 .enable_mask = BIT(0),
3067 .hw.init = &(struct clk_init_data){
3068 .name = "gcc_video_axi_clk",
3069 .ops = &clk_branch2_ops,
3070 },
3071 },
3072};
3073
3074static struct clk_branch gcc_video_xo_clk = {
3075 .halt_reg = 0xb028,
3076 .halt_check = BRANCH_HALT,
3077 .clkr = {
3078 .enable_reg = 0xb028,
3079 .enable_mask = BIT(0),
3080 .hw.init = &(struct clk_init_data){
3081 .name = "gcc_video_xo_clk",
3082 .ops = &clk_branch2_ops,
3083 },
3084 },
3085};
3086
Deepak Katragaddad075ba32017-04-06 13:45:47 -07003087struct clk_hw *gcc_sdm845_hws[] = {
3088 [MEASURE_ONLY_SNOC_CLK] = &measure_only_snoc_clk.hw,
3089 [MEASURE_ONLY_CNOC_CLK] = &measure_only_cnoc_clk.hw,
3090 [MEASURE_ONLY_BIMC_CLK] = &measure_only_bimc_clk.hw,
3091 [MEASURE_ONLY_IPA_2X_CLK] = &measure_only_ipa_2x_clk.hw,
3092};
3093
Kyle Yan6a20fae2017-02-14 13:34:41 -08003094static struct clk_regmap *gcc_sdm845_clocks[] = {
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003095 [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
3096 [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
3097 [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
3098 [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
3099 [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
3100 [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
3101 [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
3102 [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
3103 [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
3104 [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
3105 [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
3106 [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
3107 [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
3108 [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
3109 [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
3110 [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
3111 [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
3112 [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
3113 [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
3114 [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003115 [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
3116 [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
3117 [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
3118 [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
3119 [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
3120 [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
3121 [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
3122 [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
3123 [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
3124 [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
3125 [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
3126 [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
3127 [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
3128 [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
3129 [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
3130 [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
3131 [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003132 [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
3133 [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
3134 [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
3135 [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
3136 [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
3137 [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
3138 [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
3139 [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
3140 [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
3141 [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
3142 [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
3143 [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
3144 [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
3145 [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
3146 [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
3147 [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
3148 [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
3149 [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
3150 [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
3151 [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
3152 [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
3153 [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
3154 [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
3155 [GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
3156 [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
3157 [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
3158 [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
3159 [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
3160 [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
3161 [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
3162 [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
3163 [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
3164 [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003165 [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
3166 [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
3167 [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
3168 [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
3169 [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
3170 [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
3171 [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
3172 [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
3173 [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
3174 [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
3175 [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
3176 [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
3177 [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
3178 [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
3179 [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
3180 [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003181 [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
3182 [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
3183 [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
3184 [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
3185 [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
3186 [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
3187 [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
3188 [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
3189 [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
3190 [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
3191 [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
3192 [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
3193 [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
3194 [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
3195 [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
3196 [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
3197 [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
3198 [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
3199 [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
3200 [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003201 [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
3202 [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
3203 [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
3204 [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
3205 [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
3206 [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
3207 [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
3208 [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
3209 [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
3210 &gcc_tsif_inactivity_timers_clk.clkr,
3211 [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
3212 [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
3213 [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
3214 [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
3215 [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
3216 [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
3217 [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
3218 [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
3219 [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
3220 [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
3221 [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
3222 [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
3223 [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
3224 [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
3225 [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
3226 &gcc_ufs_card_unipro_core_clk_src.clkr,
3227 [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
3228 [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
3229 [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
3230 [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
3231 [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
3232 [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
3233 [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
3234 [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
3235 [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
3236 [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
3237 [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
3238 [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
3239 [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
3240 &gcc_ufs_phy_unipro_core_clk_src.clkr,
3241 [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
3242 [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
3243 [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
3244 [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
3245 &gcc_usb30_prim_mock_utmi_clk_src.clkr,
3246 [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
3247 [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
3248 [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
3249 [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
3250 [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
3251 &gcc_usb30_sec_mock_utmi_clk_src.clkr,
3252 [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
3253 [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
3254 [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
3255 [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
3256 [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
3257 [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
3258 [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
3259 [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
3260 [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
3261 [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
3262 [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
3263 [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
3264 [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
3265 [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
3266 [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
3267 [GPLL0] = &gpll0.clkr,
3268 [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
3269 [GPLL1] = &gpll1.clkr,
3270};
3271
Kyle Yan6a20fae2017-02-14 13:34:41 -08003272static const struct qcom_reset_map gcc_sdm845_resets[] = {
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003273 [GCC_GPU_BCR] = { 0x71000 },
3274 [GCC_MMSS_BCR] = { 0xb000 },
3275 [GCC_PCIE_0_BCR] = { 0x6b000 },
3276 [GCC_PCIE_1_BCR] = { 0x8d000 },
3277 [GCC_PCIE_PHY_BCR] = { 0x6f000 },
3278 [GCC_PDM_BCR] = { 0x33000 },
3279 [GCC_PRNG_BCR] = { 0x34000 },
3280 [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
3281 [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
Deepak Katragadda15e9aca2017-03-14 14:10:59 -07003282 [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
3283 [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003284 [GCC_SDCC2_BCR] = { 0x14000 },
3285 [GCC_SDCC4_BCR] = { 0x16000 },
3286 [GCC_TSIF_BCR] = { 0x36000 },
3287 [GCC_UFS_CARD_BCR] = { 0x75000 },
3288 [GCC_UFS_PHY_BCR] = { 0x77000 },
3289 [GCC_USB30_PRIM_BCR] = { 0xf000 },
3290 [GCC_USB30_SEC_BCR] = { 0x10000 },
Deepak Katragadda15e9aca2017-03-14 14:10:59 -07003291 [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
3292 [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
3293 [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
3294 [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
3295 [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
3296 [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003297 [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
3298};
3299
Kyle Yan6a20fae2017-02-14 13:34:41 -08003300static const struct regmap_config gcc_sdm845_regmap_config = {
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003301 .reg_bits = 32,
3302 .reg_stride = 4,
3303 .val_bits = 32,
3304 .max_register = 0x182090,
3305 .fast_io = true,
3306};
3307
Kyle Yan6a20fae2017-02-14 13:34:41 -08003308static const struct qcom_cc_desc gcc_sdm845_desc = {
3309 .config = &gcc_sdm845_regmap_config,
3310 .clks = gcc_sdm845_clocks,
3311 .num_clks = ARRAY_SIZE(gcc_sdm845_clocks),
3312 .resets = gcc_sdm845_resets,
3313 .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003314};
3315
Kyle Yan6a20fae2017-02-14 13:34:41 -08003316static const struct of_device_id gcc_sdm845_match_table[] = {
3317 { .compatible = "qcom,gcc-sdm845" },
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003318 { }
3319};
Kyle Yan6a20fae2017-02-14 13:34:41 -08003320MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003321
Kyle Yan6a20fae2017-02-14 13:34:41 -08003322static int gcc_sdm845_probe(struct platform_device *pdev)
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003323{
Deepak Katragaddad075ba32017-04-06 13:45:47 -07003324 struct clk *clk;
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003325 struct regmap *regmap;
Deepak Katragaddad075ba32017-04-06 13:45:47 -07003326 int i, ret = 0;
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003327
Kyle Yan6a20fae2017-02-14 13:34:41 -08003328 regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003329 if (IS_ERR(regmap))
3330 return PTR_ERR(regmap);
3331
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003332 /*
Deepak Katragaddab666c982017-04-10 14:16:17 -07003333 * Set the *_SLEEP_ENA bits to allow certain cpuss* clocks to be
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003334 * turned off by hardware during certain apps low power modes.
3335 */
3336 regmap_update_bits(regmap, GCC_APCS_CLOCK_SLEEP_ENA_VOTE_OFFSET,
Deepak Katragaddab666c982017-04-10 14:16:17 -07003337 CPUSS_AHB_CLK_SLEEP_ENA | SYS_NOC_CPUSS_AHB_CLK_SLEEP_ENA,
3338 CPUSS_AHB_CLK_SLEEP_ENA | SYS_NOC_CPUSS_AHB_CLK_SLEEP_ENA);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003339
3340 vdd_cx.regulator[0] = devm_regulator_get(&pdev->dev, "vdd_cx");
3341 if (IS_ERR(vdd_cx.regulator[0])) {
3342 if (!(PTR_ERR(vdd_cx.regulator[0]) == -EPROBE_DEFER))
3343 dev_err(&pdev->dev,
3344 "Unable to get vdd_cx regulator\n");
3345 return PTR_ERR(vdd_cx.regulator[0]);
3346 }
3347
3348 vdd_cx_ao.regulator[0] = devm_regulator_get(&pdev->dev, "vdd_cx_ao");
3349 if (IS_ERR(vdd_cx_ao.regulator[0])) {
3350 if (!(PTR_ERR(vdd_cx_ao.regulator[0]) == -EPROBE_DEFER))
3351 dev_err(&pdev->dev,
3352 "Unable to get vdd_cx_ao regulator\n");
3353 return PTR_ERR(vdd_cx_ao.regulator[0]);
3354 }
3355
Deepak Katragaddad075ba32017-04-06 13:45:47 -07003356 /* Register the dummy measurement clocks */
3357 for (i = 0; i < ARRAY_SIZE(gcc_sdm845_hws); i++) {
3358 clk = devm_clk_register(&pdev->dev, gcc_sdm845_hws[i]);
3359 if (IS_ERR(clk))
3360 return PTR_ERR(clk);
3361 }
3362
Kyle Yan6a20fae2017-02-14 13:34:41 -08003363 ret = qcom_cc_really_probe(pdev, &gcc_sdm845_desc, regmap);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003364 if (ret) {
3365 dev_err(&pdev->dev, "Failed to register GCC clocks\n");
3366 return ret;
3367 }
3368
3369 /* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
3370 regmap_update_bits(regmap, GCC_MMSS_MISC, 0x3, 0x3);
3371 regmap_update_bits(regmap, GCC_GPU_MISC, 0x3, 0x3);
3372
Deepak Katragaddab666c982017-04-10 14:16:17 -07003373 /* Keep these CPUSS clocks enabled always */
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003374 clk_prepare_enable(gcc_cpuss_ahb_clk.clkr.hw.clk);
Deepak Katragaddab666c982017-04-10 14:16:17 -07003375 clk_prepare_enable(gcc_sys_noc_cpuss_ahb_clk.clkr.hw.clk);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003376 clk_prepare_enable(gcc_cpuss_dvm_bus_clk.clkr.hw.clk);
3377 clk_prepare_enable(gcc_cpuss_gnoc_clk.clkr.hw.clk);
3378
3379 /* Keep the core XO clock enabled always */
3380 clk_prepare_enable(gcc_camera_xo_clk.clkr.hw.clk);
3381 clk_prepare_enable(gcc_disp_xo_clk.clkr.hw.clk);
3382 clk_prepare_enable(gcc_video_xo_clk.clkr.hw.clk);
3383
3384 /* Enable for core register access */
3385 clk_prepare_enable(gcc_gpu_cfg_ahb_clk.clkr.hw.clk);
3386 clk_prepare_enable(gcc_disp_ahb_clk.clkr.hw.clk);
3387 clk_prepare_enable(gcc_camera_ahb_clk.clkr.hw.clk);
3388 clk_prepare_enable(gcc_video_ahb_clk.clkr.hw.clk);
3389
3390 /*
3391 * TODO:
3392 * 1. Support HW clock measurement
3393 * 2. Support UFS clock hw_ctrl
3394 * 3. Support mux clock interface for pcie pipe clocks
3395 * 4. QUPv3 support
3396 */
3397
3398 dev_info(&pdev->dev, "Registered GCC clocks\n");
3399 return ret;
3400}
3401
Kyle Yan6a20fae2017-02-14 13:34:41 -08003402static struct platform_driver gcc_sdm845_driver = {
3403 .probe = gcc_sdm845_probe,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003404 .driver = {
Kyle Yan6a20fae2017-02-14 13:34:41 -08003405 .name = "gcc-sdm845",
3406 .of_match_table = gcc_sdm845_match_table,
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003407 },
3408};
3409
Kyle Yan6a20fae2017-02-14 13:34:41 -08003410static int __init gcc_sdm845_init(void)
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003411{
Kyle Yan6a20fae2017-02-14 13:34:41 -08003412 return platform_driver_register(&gcc_sdm845_driver);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003413}
Kyle Yan6a20fae2017-02-14 13:34:41 -08003414core_initcall(gcc_sdm845_init);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003415
Kyle Yan6a20fae2017-02-14 13:34:41 -08003416static void __exit gcc_sdm845_exit(void)
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003417{
Kyle Yan6a20fae2017-02-14 13:34:41 -08003418 platform_driver_unregister(&gcc_sdm845_driver);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003419}
Kyle Yan6a20fae2017-02-14 13:34:41 -08003420module_exit(gcc_sdm845_exit);
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003421
Kyle Yan6a20fae2017-02-14 13:34:41 -08003422MODULE_DESCRIPTION("QTI GCC SDM845 Driver");
Deepak Katragadda575a45f2016-10-11 15:06:56 -07003423MODULE_LICENSE("GPL v2");
Kyle Yan6a20fae2017-02-14 13:34:41 -08003424MODULE_ALIAS("platform:gcc-sdm845");