blob: d65f92bcd0f19a3ccf1e6bb7ce5c05d5f72c8428 [file] [log] [blame]
Jovi Zhang99edb3d2011-03-30 05:30:41 -04001/*
Ben Dooksb4975492008-07-03 12:32:51 +01002 * Driver core for Samsung SoC onboard UARTs.
3 *
Ben Dooksccae9412009-11-13 22:54:14 +00004 * Ben Dooks, Copyright (c) 2003-2008 Simtec Electronics
Ben Dooksb4975492008-07-03 12:32:51 +01005 * http://armlinux.simtec.co.uk/
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12/* Hote on 2410 error handling
13 *
14 * The s3c2410 manual has a love/hate affair with the contents of the
15 * UERSTAT register in the UART blocks, and keeps marking some of the
16 * error bits as reserved. Having checked with the s3c2410x01,
17 * it copes with BREAKs properly, so I am happy to ignore the RESERVED
18 * feature from the latter versions of the manual.
19 *
20 * If it becomes aparrent that latter versions of the 2410 remove these
21 * bits, then action will have to be taken to differentiate the versions
22 * and change the policy on BREAK
23 *
24 * BJD, 04-Nov-2004
25*/
26
27#if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
28#define SUPPORT_SYSRQ
29#endif
30
Robert Baldyga62c37ee2014-12-10 12:49:25 +010031#include <linux/dmaengine.h>
32#include <linux/dma-mapping.h>
33#include <linux/slab.h>
Ben Dooksb4975492008-07-03 12:32:51 +010034#include <linux/module.h>
35#include <linux/ioport.h>
36#include <linux/io.h>
37#include <linux/platform_device.h>
38#include <linux/init.h>
39#include <linux/sysrq.h>
40#include <linux/console.h>
41#include <linux/tty.h>
42#include <linux/tty_flip.h>
43#include <linux/serial_core.h>
44#include <linux/serial.h>
Arnd Bergmann9ee51f02013-04-11 02:04:48 +020045#include <linux/serial_s3c.h>
Ben Dooksb4975492008-07-03 12:32:51 +010046#include <linux/delay.h>
47#include <linux/clk.h>
Ben Dooks30555472008-10-21 14:06:36 +010048#include <linux/cpufreq.h>
Thomas Abraham26c919e2011-11-06 22:10:44 +053049#include <linux/of.h>
Ben Dooksb4975492008-07-03 12:32:51 +010050
51#include <asm/irq.h>
52
Ben Dooksb4975492008-07-03 12:32:51 +010053#include "samsung.h"
54
Joe Perchese4ac92d2014-05-20 14:05:50 -070055#if defined(CONFIG_SERIAL_SAMSUNG_DEBUG) && \
Joe Perchese4ac92d2014-05-20 14:05:50 -070056 !defined(MODULE)
57
58extern void printascii(const char *);
59
60__printf(1, 2)
61static void dbg(const char *fmt, ...)
62{
63 va_list va;
64 char buff[256];
65
66 va_start(va, fmt);
Sachin Kamata859c8b2014-06-03 11:56:25 +053067 vscnprintf(buff, sizeof(buff), fmt, va);
Joe Perchese4ac92d2014-05-20 14:05:50 -070068 va_end(va);
69
70 printascii(buff);
71}
72
73#else
74#define dbg(fmt, ...) do { if (0) no_printk(fmt, ##__VA_ARGS__); } while (0)
75#endif
76
Ben Dooksb4975492008-07-03 12:32:51 +010077/* UART name and device definitions */
78
79#define S3C24XX_SERIAL_NAME "ttySAC"
80#define S3C24XX_SERIAL_MAJOR 204
81#define S3C24XX_SERIAL_MINOR 64
82
Robert Baldyga29bef792014-12-10 12:49:26 +010083#define S3C24XX_TX_PIO 1
84#define S3C24XX_TX_DMA 2
Robert Baldygab543c302014-12-10 12:49:27 +010085#define S3C24XX_RX_PIO 1
86#define S3C24XX_RX_DMA 2
Ben Dooksb4975492008-07-03 12:32:51 +010087/* macros to change one thing to another */
88
89#define tx_enabled(port) ((port)->unused[0])
90#define rx_enabled(port) ((port)->unused[1])
91
Lucas De Marchi25985ed2011-03-30 22:57:33 -030092/* flag to ignore all characters coming in */
Ben Dooksb4975492008-07-03 12:32:51 +010093#define RXSTAT_DUMMY_READ (0x10000000)
94
95static inline struct s3c24xx_uart_port *to_ourport(struct uart_port *port)
96{
97 return container_of(port, struct s3c24xx_uart_port, port);
98}
99
100/* translate a port to the device name */
101
102static inline const char *s3c24xx_serial_portname(struct uart_port *port)
103{
104 return to_platform_device(port->dev)->name;
105}
106
107static int s3c24xx_serial_txempty_nofifo(struct uart_port *port)
108{
Sachin Kamat9303ac12012-09-05 10:30:11 +0530109 return rd_regl(port, S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXE;
Ben Dooksb4975492008-07-03 12:32:51 +0100110}
111
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530112/*
113 * s3c64xx and later SoC's include the interrupt mask and status registers in
114 * the controller itself, unlike the s3c24xx SoC's which have these registers
115 * in the interrupt controller. Check if the port type is s3c64xx or higher.
116 */
117static int s3c24xx_serial_has_interrupt_mask(struct uart_port *port)
118{
119 return to_ourport(port)->info->type == PORT_S3C6400;
120}
121
Ben Dooksb4975492008-07-03 12:32:51 +0100122static void s3c24xx_serial_rx_enable(struct uart_port *port)
123{
124 unsigned long flags;
125 unsigned int ucon, ufcon;
126 int count = 10000;
127
128 spin_lock_irqsave(&port->lock, flags);
129
130 while (--count && !s3c24xx_serial_txempty_nofifo(port))
131 udelay(100);
132
133 ufcon = rd_regl(port, S3C2410_UFCON);
134 ufcon |= S3C2410_UFCON_RESETRX;
135 wr_regl(port, S3C2410_UFCON, ufcon);
136
137 ucon = rd_regl(port, S3C2410_UCON);
138 ucon |= S3C2410_UCON_RXIRQMODE;
139 wr_regl(port, S3C2410_UCON, ucon);
140
141 rx_enabled(port) = 1;
142 spin_unlock_irqrestore(&port->lock, flags);
143}
144
145static void s3c24xx_serial_rx_disable(struct uart_port *port)
146{
147 unsigned long flags;
148 unsigned int ucon;
149
150 spin_lock_irqsave(&port->lock, flags);
151
152 ucon = rd_regl(port, S3C2410_UCON);
153 ucon &= ~S3C2410_UCON_RXIRQMODE;
154 wr_regl(port, S3C2410_UCON, ucon);
155
156 rx_enabled(port) = 0;
157 spin_unlock_irqrestore(&port->lock, flags);
158}
159
160static void s3c24xx_serial_stop_tx(struct uart_port *port)
161{
Ben Dooksb73c289c2008-10-21 14:07:04 +0100162 struct s3c24xx_uart_port *ourport = to_ourport(port);
Robert Baldyga29bef792014-12-10 12:49:26 +0100163 struct s3c24xx_uart_dma *dma = ourport->dma;
164 struct circ_buf *xmit = &port->state->xmit;
165 struct dma_tx_state state;
166 int count;
Ben Dooksb73c289c2008-10-21 14:07:04 +0100167
Robert Baldyga29bef792014-12-10 12:49:26 +0100168 if (!tx_enabled(port))
169 return;
170
171 if (s3c24xx_serial_has_interrupt_mask(port))
Matthew Leachbbb5ff92016-06-22 17:57:03 +0100172 s3c24xx_set_bit(port, S3C64XX_UINTM_TXD, S3C64XX_UINTM);
Robert Baldyga29bef792014-12-10 12:49:26 +0100173 else
174 disable_irq_nosync(ourport->tx_irq);
175
176 if (dma && dma->tx_chan && ourport->tx_in_progress == S3C24XX_TX_DMA) {
177 dmaengine_pause(dma->tx_chan);
178 dmaengine_tx_status(dma->tx_chan, dma->tx_cookie, &state);
179 dmaengine_terminate_all(dma->tx_chan);
180 dma_sync_single_for_cpu(ourport->port.dev,
181 dma->tx_transfer_addr, dma->tx_size, DMA_TO_DEVICE);
182 async_tx_ack(dma->tx_desc);
183 count = dma->tx_bytes_requested - state.residue;
184 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
185 port->icount.tx += count;
Ben Dooksb4975492008-07-03 12:32:51 +0100186 }
Robert Baldyga29bef792014-12-10 12:49:26 +0100187
188 tx_enabled(port) = 0;
189 ourport->tx_in_progress = 0;
190
191 if (port->flags & UPF_CONS_FLOW)
192 s3c24xx_serial_rx_enable(port);
193
194 ourport->tx_mode = 0;
Ben Dooksb4975492008-07-03 12:32:51 +0100195}
196
Robert Baldyga29bef792014-12-10 12:49:26 +0100197static void s3c24xx_serial_start_next_tx(struct s3c24xx_uart_port *ourport);
198
199static void s3c24xx_serial_tx_dma_complete(void *args)
200{
201 struct s3c24xx_uart_port *ourport = args;
202 struct uart_port *port = &ourport->port;
203 struct circ_buf *xmit = &port->state->xmit;
204 struct s3c24xx_uart_dma *dma = ourport->dma;
205 struct dma_tx_state state;
206 unsigned long flags;
207 int count;
208
209
210 dmaengine_tx_status(dma->tx_chan, dma->tx_cookie, &state);
211 count = dma->tx_bytes_requested - state.residue;
212 async_tx_ack(dma->tx_desc);
213
214 dma_sync_single_for_cpu(ourport->port.dev, dma->tx_transfer_addr,
215 dma->tx_size, DMA_TO_DEVICE);
216
217 spin_lock_irqsave(&port->lock, flags);
218
219 xmit->tail = (xmit->tail + count) & (UART_XMIT_SIZE - 1);
220 port->icount.tx += count;
221 ourport->tx_in_progress = 0;
222
223 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
224 uart_write_wakeup(port);
225
226 s3c24xx_serial_start_next_tx(ourport);
227 spin_unlock_irqrestore(&port->lock, flags);
228}
229
230static void enable_tx_dma(struct s3c24xx_uart_port *ourport)
231{
232 struct uart_port *port = &ourport->port;
233 u32 ucon;
234
235 /* Mask Tx interrupt */
236 if (s3c24xx_serial_has_interrupt_mask(port))
Matthew Leachbbb5ff92016-06-22 17:57:03 +0100237 s3c24xx_set_bit(port, S3C64XX_UINTM_TXD, S3C64XX_UINTM);
Robert Baldyga29bef792014-12-10 12:49:26 +0100238 else
239 disable_irq_nosync(ourport->tx_irq);
240
241 /* Enable tx dma mode */
242 ucon = rd_regl(port, S3C2410_UCON);
243 ucon &= ~(S3C64XX_UCON_TXBURST_MASK | S3C64XX_UCON_TXMODE_MASK);
244 ucon |= (dma_get_cache_alignment() >= 16) ?
245 S3C64XX_UCON_TXBURST_16 : S3C64XX_UCON_TXBURST_1;
246 ucon |= S3C64XX_UCON_TXMODE_DMA;
247 wr_regl(port, S3C2410_UCON, ucon);
248
249 ourport->tx_mode = S3C24XX_TX_DMA;
250}
251
252static void enable_tx_pio(struct s3c24xx_uart_port *ourport)
253{
254 struct uart_port *port = &ourport->port;
255 u32 ucon, ufcon;
256
257 /* Set ufcon txtrig */
258 ourport->tx_in_progress = S3C24XX_TX_PIO;
259 ufcon = rd_regl(port, S3C2410_UFCON);
260 wr_regl(port, S3C2410_UFCON, ufcon);
261
262 /* Enable tx pio mode */
263 ucon = rd_regl(port, S3C2410_UCON);
264 ucon &= ~(S3C64XX_UCON_TXMODE_MASK);
265 ucon |= S3C64XX_UCON_TXMODE_CPU;
266 wr_regl(port, S3C2410_UCON, ucon);
267
268 /* Unmask Tx interrupt */
269 if (s3c24xx_serial_has_interrupt_mask(port))
Matthew Leachbbb5ff92016-06-22 17:57:03 +0100270 s3c24xx_clear_bit(port, S3C64XX_UINTM_TXD,
271 S3C64XX_UINTM);
Robert Baldyga29bef792014-12-10 12:49:26 +0100272 else
273 enable_irq(ourport->tx_irq);
274
275 ourport->tx_mode = S3C24XX_TX_PIO;
276}
277
278static void s3c24xx_serial_start_tx_pio(struct s3c24xx_uart_port *ourport)
279{
280 if (ourport->tx_mode != S3C24XX_TX_PIO)
281 enable_tx_pio(ourport);
282}
283
284static int s3c24xx_serial_start_tx_dma(struct s3c24xx_uart_port *ourport,
285 unsigned int count)
286{
287 struct uart_port *port = &ourport->port;
288 struct circ_buf *xmit = &port->state->xmit;
289 struct s3c24xx_uart_dma *dma = ourport->dma;
290
291
292 if (ourport->tx_mode != S3C24XX_TX_DMA)
293 enable_tx_dma(ourport);
294
Robert Baldyga29bef792014-12-10 12:49:26 +0100295 dma->tx_size = count & ~(dma_get_cache_alignment() - 1);
296 dma->tx_transfer_addr = dma->tx_addr + xmit->tail;
297
298 dma_sync_single_for_device(ourport->port.dev, dma->tx_transfer_addr,
299 dma->tx_size, DMA_TO_DEVICE);
300
301 dma->tx_desc = dmaengine_prep_slave_single(dma->tx_chan,
302 dma->tx_transfer_addr, dma->tx_size,
303 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
304 if (!dma->tx_desc) {
305 dev_err(ourport->port.dev, "Unable to get desc for Tx\n");
306 return -EIO;
307 }
308
309 dma->tx_desc->callback = s3c24xx_serial_tx_dma_complete;
310 dma->tx_desc->callback_param = ourport;
311 dma->tx_bytes_requested = dma->tx_size;
312
313 ourport->tx_in_progress = S3C24XX_TX_DMA;
314 dma->tx_cookie = dmaengine_submit(dma->tx_desc);
315 dma_async_issue_pending(dma->tx_chan);
316 return 0;
317}
318
319static void s3c24xx_serial_start_next_tx(struct s3c24xx_uart_port *ourport)
320{
321 struct uart_port *port = &ourport->port;
322 struct circ_buf *xmit = &port->state->xmit;
323 unsigned long count;
324
325 /* Get data size up to the end of buffer */
326 count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
327
328 if (!count) {
329 s3c24xx_serial_stop_tx(port);
330 return;
331 }
332
Marek Szyprowski81ccb2a2015-07-31 10:58:27 +0200333 if (!ourport->dma || !ourport->dma->tx_chan ||
Robert Baldyga736cd792015-07-31 10:58:28 +0200334 count < ourport->min_dma_size ||
335 xmit->tail & (dma_get_cache_alignment() - 1))
Robert Baldyga29bef792014-12-10 12:49:26 +0100336 s3c24xx_serial_start_tx_pio(ourport);
337 else
338 s3c24xx_serial_start_tx_dma(ourport, count);
339}
340
Krzysztof Kozlowski75781972015-05-02 00:40:04 +0900341static void s3c24xx_serial_start_tx(struct uart_port *port)
Ben Dooksb4975492008-07-03 12:32:51 +0100342{
Ben Dooksb73c289c2008-10-21 14:07:04 +0100343 struct s3c24xx_uart_port *ourport = to_ourport(port);
Robert Baldyga29bef792014-12-10 12:49:26 +0100344 struct circ_buf *xmit = &port->state->xmit;
Ben Dooksb73c289c2008-10-21 14:07:04 +0100345
Ben Dooksb4975492008-07-03 12:32:51 +0100346 if (!tx_enabled(port)) {
347 if (port->flags & UPF_CONS_FLOW)
348 s3c24xx_serial_rx_disable(port);
349
Ben Dooksb4975492008-07-03 12:32:51 +0100350 tx_enabled(port) = 1;
Robert Baldygaba019a32015-01-28 14:44:23 +0100351 if (!ourport->dma || !ourport->dma->tx_chan)
Robert Baldyga29bef792014-12-10 12:49:26 +0100352 s3c24xx_serial_start_tx_pio(ourport);
Robert Baldyga29bef792014-12-10 12:49:26 +0100353 }
354
355 if (ourport->dma && ourport->dma->tx_chan) {
356 if (!uart_circ_empty(xmit) && !ourport->tx_in_progress)
357 s3c24xx_serial_start_next_tx(ourport);
Ben Dooksb4975492008-07-03 12:32:51 +0100358 }
359}
360
Robert Baldygab543c302014-12-10 12:49:27 +0100361static void s3c24xx_uart_copy_rx_to_tty(struct s3c24xx_uart_port *ourport,
362 struct tty_port *tty, int count)
363{
364 struct s3c24xx_uart_dma *dma = ourport->dma;
365 int copied;
366
367 if (!count)
368 return;
369
370 dma_sync_single_for_cpu(ourport->port.dev, dma->rx_addr,
371 dma->rx_size, DMA_FROM_DEVICE);
372
373 ourport->port.icount.rx += count;
374 if (!tty) {
375 dev_err(ourport->port.dev, "No tty port\n");
376 return;
377 }
378 copied = tty_insert_flip_string(tty,
379 ((unsigned char *)(ourport->dma->rx_buf)), count);
380 if (copied != count) {
381 WARN_ON(1);
382 dev_err(ourport->port.dev, "RxData copy to tty layer failed\n");
383 }
384}
385
Ben Dooksb4975492008-07-03 12:32:51 +0100386static void s3c24xx_serial_stop_rx(struct uart_port *port)
387{
Ben Dooksb73c289c2008-10-21 14:07:04 +0100388 struct s3c24xx_uart_port *ourport = to_ourport(port);
Robert Baldygab543c302014-12-10 12:49:27 +0100389 struct s3c24xx_uart_dma *dma = ourport->dma;
390 struct tty_port *t = &port->state->port;
391 struct dma_tx_state state;
392 enum dma_status dma_status;
393 unsigned int received;
Ben Dooksb73c289c2008-10-21 14:07:04 +0100394
Ben Dooksb4975492008-07-03 12:32:51 +0100395 if (rx_enabled(port)) {
396 dbg("s3c24xx_serial_stop_rx: port=%p\n", port);
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530397 if (s3c24xx_serial_has_interrupt_mask(port))
Matthew Leachbbb5ff92016-06-22 17:57:03 +0100398 s3c24xx_set_bit(port, S3C64XX_UINTM_RXD,
399 S3C64XX_UINTM);
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530400 else
401 disable_irq_nosync(ourport->rx_irq);
Ben Dooksb4975492008-07-03 12:32:51 +0100402 rx_enabled(port) = 0;
403 }
Robert Baldygab543c302014-12-10 12:49:27 +0100404 if (dma && dma->rx_chan) {
405 dmaengine_pause(dma->tx_chan);
406 dma_status = dmaengine_tx_status(dma->rx_chan,
407 dma->rx_cookie, &state);
408 if (dma_status == DMA_IN_PROGRESS ||
409 dma_status == DMA_PAUSED) {
410 received = dma->rx_bytes_requested - state.residue;
411 dmaengine_terminate_all(dma->rx_chan);
412 s3c24xx_uart_copy_rx_to_tty(ourport, t, received);
413 }
414 }
Ben Dooksb4975492008-07-03 12:32:51 +0100415}
416
Robert Baldygaef4aca72014-11-24 07:56:22 +0100417static inline struct s3c24xx_uart_info
418 *s3c24xx_port_to_info(struct uart_port *port)
Ben Dooksb4975492008-07-03 12:32:51 +0100419{
420 return to_ourport(port)->info;
421}
422
Robert Baldygaef4aca72014-11-24 07:56:22 +0100423static inline struct s3c2410_uartcfg
424 *s3c24xx_port_to_cfg(struct uart_port *port)
Ben Dooksb4975492008-07-03 12:32:51 +0100425{
Thomas Abraham4d84e972011-10-24 11:47:25 +0200426 struct s3c24xx_uart_port *ourport;
427
Ben Dooksb4975492008-07-03 12:32:51 +0100428 if (port->dev == NULL)
429 return NULL;
430
Thomas Abraham4d84e972011-10-24 11:47:25 +0200431 ourport = container_of(port, struct s3c24xx_uart_port, port);
432 return ourport->cfg;
Ben Dooksb4975492008-07-03 12:32:51 +0100433}
434
435static int s3c24xx_serial_rx_fifocnt(struct s3c24xx_uart_port *ourport,
436 unsigned long ufstat)
437{
438 struct s3c24xx_uart_info *info = ourport->info;
439
440 if (ufstat & info->rx_fifofull)
Thomas Abrahamda121502011-11-02 19:23:25 +0900441 return ourport->port.fifosize;
Ben Dooksb4975492008-07-03 12:32:51 +0100442
443 return (ufstat & info->rx_fifomask) >> info->rx_fifoshift;
444}
445
Robert Baldygab543c302014-12-10 12:49:27 +0100446static void s3c64xx_start_rx_dma(struct s3c24xx_uart_port *ourport);
447static void s3c24xx_serial_rx_dma_complete(void *args)
448{
449 struct s3c24xx_uart_port *ourport = args;
450 struct uart_port *port = &ourport->port;
451
452 struct s3c24xx_uart_dma *dma = ourport->dma;
453 struct tty_port *t = &port->state->port;
454 struct tty_struct *tty = tty_port_tty_get(&ourport->port.state->port);
455
456 struct dma_tx_state state;
457 unsigned long flags;
458 int received;
459
460 dmaengine_tx_status(dma->rx_chan, dma->rx_cookie, &state);
461 received = dma->rx_bytes_requested - state.residue;
462 async_tx_ack(dma->rx_desc);
463
464 spin_lock_irqsave(&port->lock, flags);
465
466 if (received)
467 s3c24xx_uart_copy_rx_to_tty(ourport, t, received);
468
469 if (tty) {
470 tty_flip_buffer_push(t);
471 tty_kref_put(tty);
472 }
473
474 s3c64xx_start_rx_dma(ourport);
475
476 spin_unlock_irqrestore(&port->lock, flags);
477}
478
479static void s3c64xx_start_rx_dma(struct s3c24xx_uart_port *ourport)
480{
481 struct s3c24xx_uart_dma *dma = ourport->dma;
482
483 dma_sync_single_for_device(ourport->port.dev, dma->rx_addr,
484 dma->rx_size, DMA_FROM_DEVICE);
485
486 dma->rx_desc = dmaengine_prep_slave_single(dma->rx_chan,
487 dma->rx_addr, dma->rx_size, DMA_DEV_TO_MEM,
488 DMA_PREP_INTERRUPT);
489 if (!dma->rx_desc) {
490 dev_err(ourport->port.dev, "Unable to get desc for Rx\n");
491 return;
492 }
493
494 dma->rx_desc->callback = s3c24xx_serial_rx_dma_complete;
495 dma->rx_desc->callback_param = ourport;
496 dma->rx_bytes_requested = dma->rx_size;
497
498 dma->rx_cookie = dmaengine_submit(dma->rx_desc);
499 dma_async_issue_pending(dma->rx_chan);
500}
Ben Dooksb4975492008-07-03 12:32:51 +0100501
502/* ? - where has parity gone?? */
503#define S3C2410_UERSTAT_PARITY (0x1000)
504
Robert Baldygab543c302014-12-10 12:49:27 +0100505static void enable_rx_dma(struct s3c24xx_uart_port *ourport)
506{
507 struct uart_port *port = &ourport->port;
508 unsigned int ucon;
509
510 /* set Rx mode to DMA mode */
511 ucon = rd_regl(port, S3C2410_UCON);
512 ucon &= ~(S3C64XX_UCON_RXBURST_MASK |
513 S3C64XX_UCON_TIMEOUT_MASK |
514 S3C64XX_UCON_EMPTYINT_EN |
515 S3C64XX_UCON_DMASUS_EN |
516 S3C64XX_UCON_TIMEOUT_EN |
517 S3C64XX_UCON_RXMODE_MASK);
518 ucon |= S3C64XX_UCON_RXBURST_16 |
519 0xf << S3C64XX_UCON_TIMEOUT_SHIFT |
520 S3C64XX_UCON_EMPTYINT_EN |
521 S3C64XX_UCON_TIMEOUT_EN |
522 S3C64XX_UCON_RXMODE_DMA;
523 wr_regl(port, S3C2410_UCON, ucon);
524
525 ourport->rx_mode = S3C24XX_RX_DMA;
526}
527
528static void enable_rx_pio(struct s3c24xx_uart_port *ourport)
529{
530 struct uart_port *port = &ourport->port;
531 unsigned int ucon;
532
533 /* set Rx mode to DMA mode */
534 ucon = rd_regl(port, S3C2410_UCON);
535 ucon &= ~(S3C64XX_UCON_TIMEOUT_MASK |
536 S3C64XX_UCON_EMPTYINT_EN |
537 S3C64XX_UCON_DMASUS_EN |
538 S3C64XX_UCON_TIMEOUT_EN |
539 S3C64XX_UCON_RXMODE_MASK);
540 ucon |= 0xf << S3C64XX_UCON_TIMEOUT_SHIFT |
541 S3C64XX_UCON_TIMEOUT_EN |
542 S3C64XX_UCON_RXMODE_CPU;
543 wr_regl(port, S3C2410_UCON, ucon);
544
545 ourport->rx_mode = S3C24XX_RX_PIO;
546}
547
Robert Baldyga09557c02015-09-15 14:49:00 +0200548static void s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port *ourport);
549
Robert Baldygae4678af2015-09-15 14:48:57 +0200550static irqreturn_t s3c24xx_serial_rx_chars_dma(void *dev_id)
Robert Baldygab543c302014-12-10 12:49:27 +0100551{
552 unsigned int utrstat, ufstat, received;
553 struct s3c24xx_uart_port *ourport = dev_id;
554 struct uart_port *port = &ourport->port;
555 struct s3c24xx_uart_dma *dma = ourport->dma;
556 struct tty_struct *tty = tty_port_tty_get(&ourport->port.state->port);
557 struct tty_port *t = &port->state->port;
558 unsigned long flags;
559 struct dma_tx_state state;
560
561 utrstat = rd_regl(port, S3C2410_UTRSTAT);
562 ufstat = rd_regl(port, S3C2410_UFSTAT);
563
564 spin_lock_irqsave(&port->lock, flags);
565
566 if (!(utrstat & S3C2410_UTRSTAT_TIMEOUT)) {
567 s3c64xx_start_rx_dma(ourport);
568 if (ourport->rx_mode == S3C24XX_RX_PIO)
569 enable_rx_dma(ourport);
570 goto finish;
571 }
572
573 if (ourport->rx_mode == S3C24XX_RX_DMA) {
574 dmaengine_pause(dma->rx_chan);
575 dmaengine_tx_status(dma->rx_chan, dma->rx_cookie, &state);
576 dmaengine_terminate_all(dma->rx_chan);
577 received = dma->rx_bytes_requested - state.residue;
578 s3c24xx_uart_copy_rx_to_tty(ourport, t, received);
579
580 enable_rx_pio(ourport);
581 }
582
Robert Baldyga09557c02015-09-15 14:49:00 +0200583 s3c24xx_serial_rx_drain_fifo(ourport);
Robert Baldygab543c302014-12-10 12:49:27 +0100584
585 if (tty) {
586 tty_flip_buffer_push(t);
587 tty_kref_put(tty);
588 }
589
590 wr_regl(port, S3C2410_UTRSTAT, S3C2410_UTRSTAT_TIMEOUT);
591
592finish:
593 spin_unlock_irqrestore(&port->lock, flags);
594
595 return IRQ_HANDLED;
596}
597
Robert Baldyga01732dd2015-09-15 14:48:59 +0200598static void s3c24xx_serial_rx_drain_fifo(struct s3c24xx_uart_port *ourport)
Ben Dooksb4975492008-07-03 12:32:51 +0100599{
Ben Dooksb4975492008-07-03 12:32:51 +0100600 struct uart_port *port = &ourport->port;
Ben Dooksb4975492008-07-03 12:32:51 +0100601 unsigned int ufcon, ch, flag, ufstat, uerstat;
Youngmin Namaba06e92016-03-05 19:36:32 +0900602 unsigned int fifocnt = 0;
Robert Baldyga57850a52014-11-24 07:56:24 +0100603 int max_count = port->fifosize;
Ben Dooksb4975492008-07-03 12:32:51 +0100604
605 while (max_count-- > 0) {
Youngmin Namaba06e92016-03-05 19:36:32 +0900606 /*
607 * Receive all characters known to be in FIFO
608 * before reading FIFO level again
609 */
610 if (fifocnt == 0) {
611 ufstat = rd_regl(port, S3C2410_UFSTAT);
612 fifocnt = s3c24xx_serial_rx_fifocnt(ourport, ufstat);
613 if (fifocnt == 0)
614 break;
615 }
616 fifocnt--;
Ben Dooksb4975492008-07-03 12:32:51 +0100617
618 uerstat = rd_regl(port, S3C2410_UERSTAT);
619 ch = rd_regb(port, S3C2410_URXH);
620
621 if (port->flags & UPF_CONS_FLOW) {
622 int txe = s3c24xx_serial_txempty_nofifo(port);
623
624 if (rx_enabled(port)) {
625 if (!txe) {
626 rx_enabled(port) = 0;
627 continue;
628 }
629 } else {
630 if (txe) {
Youngmin Namaba06e92016-03-05 19:36:32 +0900631 ufcon = rd_regl(port, S3C2410_UFCON);
Ben Dooksb4975492008-07-03 12:32:51 +0100632 ufcon |= S3C2410_UFCON_RESETRX;
633 wr_regl(port, S3C2410_UFCON, ufcon);
634 rx_enabled(port) = 1;
Robert Baldyga01732dd2015-09-15 14:48:59 +0200635 return;
Ben Dooksb4975492008-07-03 12:32:51 +0100636 }
637 continue;
638 }
639 }
640
641 /* insert the character into the buffer */
642
643 flag = TTY_NORMAL;
644 port->icount.rx++;
645
646 if (unlikely(uerstat & S3C2410_UERSTAT_ANY)) {
647 dbg("rxerr: port ch=0x%02x, rxs=0x%08x\n",
648 ch, uerstat);
649
650 /* check for break */
651 if (uerstat & S3C2410_UERSTAT_BREAK) {
652 dbg("break!\n");
653 port->icount.brk++;
654 if (uart_handle_break(port))
Robert Baldyga620bb212015-09-15 14:48:58 +0200655 continue; /* Ignore character */
Ben Dooksb4975492008-07-03 12:32:51 +0100656 }
657
658 if (uerstat & S3C2410_UERSTAT_FRAME)
659 port->icount.frame++;
660 if (uerstat & S3C2410_UERSTAT_OVERRUN)
661 port->icount.overrun++;
662
663 uerstat &= port->read_status_mask;
664
665 if (uerstat & S3C2410_UERSTAT_BREAK)
666 flag = TTY_BREAK;
667 else if (uerstat & S3C2410_UERSTAT_PARITY)
668 flag = TTY_PARITY;
669 else if (uerstat & (S3C2410_UERSTAT_FRAME |
670 S3C2410_UERSTAT_OVERRUN))
671 flag = TTY_FRAME;
672 }
673
674 if (uart_handle_sysrq_char(port, ch))
Robert Baldyga620bb212015-09-15 14:48:58 +0200675 continue; /* Ignore character */
Ben Dooksb4975492008-07-03 12:32:51 +0100676
677 uart_insert_char(port, uerstat, S3C2410_UERSTAT_OVERRUN,
678 ch, flag);
Ben Dooksb4975492008-07-03 12:32:51 +0100679 }
Viresh Kumarf5693ea2013-08-19 20:14:26 +0530680
Jiri Slaby2e124b42013-01-03 15:53:06 +0100681 tty_flip_buffer_push(&port->state->port);
Robert Baldyga01732dd2015-09-15 14:48:59 +0200682}
Ben Dooksb4975492008-07-03 12:32:51 +0100683
Robert Baldyga01732dd2015-09-15 14:48:59 +0200684static irqreturn_t s3c24xx_serial_rx_chars_pio(void *dev_id)
685{
686 struct s3c24xx_uart_port *ourport = dev_id;
687 struct uart_port *port = &ourport->port;
688 unsigned long flags;
689
690 spin_lock_irqsave(&port->lock, flags);
691 s3c24xx_serial_rx_drain_fifo(ourport);
692 spin_unlock_irqrestore(&port->lock, flags);
693
Ben Dooksb4975492008-07-03 12:32:51 +0100694 return IRQ_HANDLED;
695}
696
Robert Baldygab543c302014-12-10 12:49:27 +0100697
698static irqreturn_t s3c24xx_serial_rx_chars(int irq, void *dev_id)
699{
700 struct s3c24xx_uart_port *ourport = dev_id;
701
702 if (ourport->dma && ourport->dma->rx_chan)
Robert Baldygae4678af2015-09-15 14:48:57 +0200703 return s3c24xx_serial_rx_chars_dma(dev_id);
704 return s3c24xx_serial_rx_chars_pio(dev_id);
Robert Baldygab543c302014-12-10 12:49:27 +0100705}
706
Ben Dooksb4975492008-07-03 12:32:51 +0100707static irqreturn_t s3c24xx_serial_tx_chars(int irq, void *id)
708{
709 struct s3c24xx_uart_port *ourport = id;
710 struct uart_port *port = &ourport->port;
Alan Coxebd2c8f2009-09-19 13:13:28 -0700711 struct circ_buf *xmit = &port->state->xmit;
Thomas Abrahamc15c3742012-11-22 18:06:28 +0530712 unsigned long flags;
Robert Baldyga736cd792015-07-31 10:58:28 +0200713 int count, dma_count = 0;
Ben Dooksb4975492008-07-03 12:32:51 +0100714
Thomas Abrahamc15c3742012-11-22 18:06:28 +0530715 spin_lock_irqsave(&port->lock, flags);
716
Robert Baldyga29bef792014-12-10 12:49:26 +0100717 count = CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
718
Marek Szyprowski81ccb2a2015-07-31 10:58:27 +0200719 if (ourport->dma && ourport->dma->tx_chan &&
720 count >= ourport->min_dma_size) {
Robert Baldyga736cd792015-07-31 10:58:28 +0200721 int align = dma_get_cache_alignment() -
722 (xmit->tail & (dma_get_cache_alignment() - 1));
723 if (count-align >= ourport->min_dma_size) {
724 dma_count = count-align;
725 count = align;
726 }
Robert Baldyga29bef792014-12-10 12:49:26 +0100727 }
728
Ben Dooksb4975492008-07-03 12:32:51 +0100729 if (port->x_char) {
730 wr_regb(port, S3C2410_UTXH, port->x_char);
731 port->icount.tx++;
732 port->x_char = 0;
733 goto out;
734 }
735
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300736 /* if there isn't anything more to transmit, or the uart is now
Ben Dooksb4975492008-07-03 12:32:51 +0100737 * stopped, disable the uart and exit
738 */
739
740 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
741 s3c24xx_serial_stop_tx(port);
742 goto out;
743 }
744
745 /* try and drain the buffer... */
746
Robert Baldyga736cd792015-07-31 10:58:28 +0200747 if (count > port->fifosize) {
748 count = port->fifosize;
749 dma_count = 0;
750 }
751
752 while (!uart_circ_empty(xmit) && count > 0) {
Ben Dooksb4975492008-07-03 12:32:51 +0100753 if (rd_regl(port, S3C2410_UFSTAT) & ourport->info->tx_fifofull)
754 break;
755
756 wr_regb(port, S3C2410_UTXH, xmit->buf[xmit->tail]);
757 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
758 port->icount.tx++;
Robert Baldyga736cd792015-07-31 10:58:28 +0200759 count--;
760 }
761
762 if (!count && dma_count) {
763 s3c24xx_serial_start_tx_dma(ourport, dma_count);
764 goto out;
Ben Dooksb4975492008-07-03 12:32:51 +0100765 }
766
Thomas Abrahamc15c3742012-11-22 18:06:28 +0530767 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
768 spin_unlock(&port->lock);
Ben Dooksb4975492008-07-03 12:32:51 +0100769 uart_write_wakeup(port);
Thomas Abrahamc15c3742012-11-22 18:06:28 +0530770 spin_lock(&port->lock);
771 }
Ben Dooksb4975492008-07-03 12:32:51 +0100772
773 if (uart_circ_empty(xmit))
774 s3c24xx_serial_stop_tx(port);
775
Robert Baldygaef4aca72014-11-24 07:56:22 +0100776out:
Thomas Abrahamc15c3742012-11-22 18:06:28 +0530777 spin_unlock_irqrestore(&port->lock, flags);
Ben Dooksb4975492008-07-03 12:32:51 +0100778 return IRQ_HANDLED;
779}
780
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530781/* interrupt handler for s3c64xx and later SoC's.*/
782static irqreturn_t s3c64xx_serial_handle_irq(int irq, void *id)
783{
784 struct s3c24xx_uart_port *ourport = id;
785 struct uart_port *port = &ourport->port;
786 unsigned int pend = rd_regl(port, S3C64XX_UINTP);
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530787 irqreturn_t ret = IRQ_HANDLED;
788
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530789 if (pend & S3C64XX_UINTM_RXD_MSK) {
790 ret = s3c24xx_serial_rx_chars(irq, id);
791 wr_regl(port, S3C64XX_UINTP, S3C64XX_UINTM_RXD_MSK);
792 }
793 if (pend & S3C64XX_UINTM_TXD_MSK) {
794 ret = s3c24xx_serial_tx_chars(irq, id);
795 wr_regl(port, S3C64XX_UINTP, S3C64XX_UINTM_TXD_MSK);
796 }
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530797 return ret;
798}
799
Ben Dooksb4975492008-07-03 12:32:51 +0100800static unsigned int s3c24xx_serial_tx_empty(struct uart_port *port)
801{
802 struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
803 unsigned long ufstat = rd_regl(port, S3C2410_UFSTAT);
804 unsigned long ufcon = rd_regl(port, S3C2410_UFCON);
805
806 if (ufcon & S3C2410_UFCON_FIFOMODE) {
807 if ((ufstat & info->tx_fifomask) != 0 ||
808 (ufstat & info->tx_fifofull))
809 return 0;
810
811 return 1;
812 }
813
814 return s3c24xx_serial_txempty_nofifo(port);
815}
816
817/* no modem control lines */
818static unsigned int s3c24xx_serial_get_mctrl(struct uart_port *port)
819{
820 unsigned int umstat = rd_regb(port, S3C2410_UMSTAT);
821
822 if (umstat & S3C2410_UMSTAT_CTS)
823 return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS;
824 else
825 return TIOCM_CAR | TIOCM_DSR;
826}
827
828static void s3c24xx_serial_set_mctrl(struct uart_port *port, unsigned int mctrl)
829{
José Miguel Gonçalves2d1e5a42013-09-18 16:52:49 +0100830 unsigned int umcon = rd_regl(port, S3C2410_UMCON);
831
832 if (mctrl & TIOCM_RTS)
833 umcon |= S3C2410_UMCOM_RTS_LOW;
834 else
835 umcon &= ~S3C2410_UMCOM_RTS_LOW;
836
837 wr_regl(port, S3C2410_UMCON, umcon);
Ben Dooksb4975492008-07-03 12:32:51 +0100838}
839
840static void s3c24xx_serial_break_ctl(struct uart_port *port, int break_state)
841{
842 unsigned long flags;
843 unsigned int ucon;
844
845 spin_lock_irqsave(&port->lock, flags);
846
847 ucon = rd_regl(port, S3C2410_UCON);
848
849 if (break_state)
850 ucon |= S3C2410_UCON_SBREAK;
851 else
852 ucon &= ~S3C2410_UCON_SBREAK;
853
854 wr_regl(port, S3C2410_UCON, ucon);
855
856 spin_unlock_irqrestore(&port->lock, flags);
857}
858
Robert Baldyga62c37ee2014-12-10 12:49:25 +0100859static int s3c24xx_serial_request_dma(struct s3c24xx_uart_port *p)
860{
861 struct s3c24xx_uart_dma *dma = p->dma;
862 dma_cap_mask_t mask;
863 unsigned long flags;
864
865 /* Default slave configuration parameters */
866 dma->rx_conf.direction = DMA_DEV_TO_MEM;
867 dma->rx_conf.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
868 dma->rx_conf.src_addr = p->port.mapbase + S3C2410_URXH;
869 dma->rx_conf.src_maxburst = 16;
870
871 dma->tx_conf.direction = DMA_MEM_TO_DEV;
872 dma->tx_conf.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
873 dma->tx_conf.dst_addr = p->port.mapbase + S3C2410_UTXH;
874 if (dma_get_cache_alignment() >= 16)
875 dma->tx_conf.dst_maxburst = 16;
876 else
877 dma->tx_conf.dst_maxburst = 1;
878
879 dma_cap_zero(mask);
880 dma_cap_set(DMA_SLAVE, mask);
881
882 dma->rx_chan = dma_request_slave_channel_compat(mask, dma->fn,
883 dma->rx_param, p->port.dev, "rx");
884 if (!dma->rx_chan)
885 return -ENODEV;
886
887 dmaengine_slave_config(dma->rx_chan, &dma->rx_conf);
888
889 dma->tx_chan = dma_request_slave_channel_compat(mask, dma->fn,
890 dma->tx_param, p->port.dev, "tx");
891 if (!dma->tx_chan) {
892 dma_release_channel(dma->rx_chan);
893 return -ENODEV;
894 }
895
896 dmaengine_slave_config(dma->tx_chan, &dma->tx_conf);
897
898 /* RX buffer */
899 dma->rx_size = PAGE_SIZE;
900
901 dma->rx_buf = kmalloc(dma->rx_size, GFP_KERNEL);
902
903 if (!dma->rx_buf) {
904 dma_release_channel(dma->rx_chan);
905 dma_release_channel(dma->tx_chan);
906 return -ENOMEM;
907 }
908
Marek Szyprowskic5689e02017-04-03 08:20:59 +0200909 dma->rx_addr = dma_map_single(p->port.dev, dma->rx_buf,
Robert Baldyga62c37ee2014-12-10 12:49:25 +0100910 dma->rx_size, DMA_FROM_DEVICE);
911
912 spin_lock_irqsave(&p->port.lock, flags);
913
914 /* TX buffer */
Marek Szyprowskic5689e02017-04-03 08:20:59 +0200915 dma->tx_addr = dma_map_single(p->port.dev, p->port.state->xmit.buf,
Robert Baldyga62c37ee2014-12-10 12:49:25 +0100916 UART_XMIT_SIZE, DMA_TO_DEVICE);
917
918 spin_unlock_irqrestore(&p->port.lock, flags);
919
920 return 0;
921}
922
923static void s3c24xx_serial_release_dma(struct s3c24xx_uart_port *p)
924{
925 struct s3c24xx_uart_dma *dma = p->dma;
926
927 if (dma->rx_chan) {
928 dmaengine_terminate_all(dma->rx_chan);
Marek Szyprowskic5689e02017-04-03 08:20:59 +0200929 dma_unmap_single(p->port.dev, dma->rx_addr,
Robert Baldyga62c37ee2014-12-10 12:49:25 +0100930 dma->rx_size, DMA_FROM_DEVICE);
931 kfree(dma->rx_buf);
932 dma_release_channel(dma->rx_chan);
933 dma->rx_chan = NULL;
934 }
935
936 if (dma->tx_chan) {
937 dmaengine_terminate_all(dma->tx_chan);
Marek Szyprowskic5689e02017-04-03 08:20:59 +0200938 dma_unmap_single(p->port.dev, dma->tx_addr,
Robert Baldyga62c37ee2014-12-10 12:49:25 +0100939 UART_XMIT_SIZE, DMA_TO_DEVICE);
940 dma_release_channel(dma->tx_chan);
941 dma->tx_chan = NULL;
942 }
943}
944
Ben Dooksb4975492008-07-03 12:32:51 +0100945static void s3c24xx_serial_shutdown(struct uart_port *port)
946{
947 struct s3c24xx_uart_port *ourport = to_ourport(port);
948
949 if (ourport->tx_claimed) {
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530950 if (!s3c24xx_serial_has_interrupt_mask(port))
951 free_irq(ourport->tx_irq, ourport);
Ben Dooksb4975492008-07-03 12:32:51 +0100952 tx_enabled(port) = 0;
953 ourport->tx_claimed = 0;
Javier Martinez Canillase91d8632015-03-13 12:38:51 +0100954 ourport->tx_mode = 0;
Ben Dooksb4975492008-07-03 12:32:51 +0100955 }
956
957 if (ourport->rx_claimed) {
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530958 if (!s3c24xx_serial_has_interrupt_mask(port))
959 free_irq(ourport->rx_irq, ourport);
Ben Dooksb4975492008-07-03 12:32:51 +0100960 ourport->rx_claimed = 0;
961 rx_enabled(port) = 0;
962 }
Ben Dooksb4975492008-07-03 12:32:51 +0100963
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530964 /* Clear pending interrupts and mask all interrupts */
965 if (s3c24xx_serial_has_interrupt_mask(port)) {
Tomasz Figab6ad2932013-03-26 15:57:35 +0100966 free_irq(port->irq, ourport);
967
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530968 wr_regl(port, S3C64XX_UINTP, 0xf);
969 wr_regl(port, S3C64XX_UINTM, 0xf);
970 }
Robert Baldyga62c37ee2014-12-10 12:49:25 +0100971
972 if (ourport->dma)
973 s3c24xx_serial_release_dma(ourport);
974
Robert Baldyga29bef792014-12-10 12:49:26 +0100975 ourport->tx_in_progress = 0;
Thomas Abraham88bb4ea2011-08-10 15:51:19 +0530976}
Ben Dooksb4975492008-07-03 12:32:51 +0100977
978static int s3c24xx_serial_startup(struct uart_port *port)
979{
980 struct s3c24xx_uart_port *ourport = to_ourport(port);
981 int ret;
982
Joe Perchese4ac92d2014-05-20 14:05:50 -0700983 dbg("s3c24xx_serial_startup: port=%p (%08llx,%p)\n",
984 port, (unsigned long long)port->mapbase, port->membase);
Ben Dooksb4975492008-07-03 12:32:51 +0100985
986 rx_enabled(port) = 1;
987
Ben Dooksb73c289c2008-10-21 14:07:04 +0100988 ret = request_irq(ourport->rx_irq, s3c24xx_serial_rx_chars, 0,
Ben Dooksb4975492008-07-03 12:32:51 +0100989 s3c24xx_serial_portname(port), ourport);
990
991 if (ret != 0) {
Sachin Kamatd20925e2012-09-05 10:30:10 +0530992 dev_err(port->dev, "cannot get irq %d\n", ourport->rx_irq);
Ben Dooksb4975492008-07-03 12:32:51 +0100993 return ret;
994 }
995
996 ourport->rx_claimed = 1;
997
998 dbg("requesting tx irq...\n");
999
1000 tx_enabled(port) = 1;
1001
Ben Dooksb73c289c2008-10-21 14:07:04 +01001002 ret = request_irq(ourport->tx_irq, s3c24xx_serial_tx_chars, 0,
Ben Dooksb4975492008-07-03 12:32:51 +01001003 s3c24xx_serial_portname(port), ourport);
1004
1005 if (ret) {
Sachin Kamatd20925e2012-09-05 10:30:10 +05301006 dev_err(port->dev, "cannot get irq %d\n", ourport->tx_irq);
Ben Dooksb4975492008-07-03 12:32:51 +01001007 goto err;
1008 }
1009
1010 ourport->tx_claimed = 1;
1011
1012 dbg("s3c24xx_serial_startup ok\n");
1013
1014 /* the port reset code should have done the correct
1015 * register setup for the port controls */
1016
1017 return ret;
1018
Robert Baldygaef4aca72014-11-24 07:56:22 +01001019err:
Ben Dooksb4975492008-07-03 12:32:51 +01001020 s3c24xx_serial_shutdown(port);
1021 return ret;
1022}
1023
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301024static int s3c64xx_serial_startup(struct uart_port *port)
1025{
1026 struct s3c24xx_uart_port *ourport = to_ourport(port);
Robert Baldygab543c302014-12-10 12:49:27 +01001027 unsigned long flags;
1028 unsigned int ufcon;
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301029 int ret;
1030
Joe Perchese4ac92d2014-05-20 14:05:50 -07001031 dbg("s3c64xx_serial_startup: port=%p (%08llx,%p)\n",
1032 port, (unsigned long long)port->mapbase, port->membase);
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301033
Tomasz Figab6ad2932013-03-26 15:57:35 +01001034 wr_regl(port, S3C64XX_UINTM, 0xf);
Robert Baldyga62c37ee2014-12-10 12:49:25 +01001035 if (ourport->dma) {
1036 ret = s3c24xx_serial_request_dma(ourport);
1037 if (ret < 0) {
Krzysztof Kozlowskice8ab5f2017-02-25 18:36:44 +02001038 dev_warn(port->dev,
1039 "DMA request failed, DMA will not be used\n");
1040 devm_kfree(port->dev, ourport->dma);
1041 ourport->dma = NULL;
Robert Baldyga62c37ee2014-12-10 12:49:25 +01001042 }
1043 }
Tomasz Figab6ad2932013-03-26 15:57:35 +01001044
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301045 ret = request_irq(port->irq, s3c64xx_serial_handle_irq, IRQF_SHARED,
1046 s3c24xx_serial_portname(port), ourport);
1047 if (ret) {
Sachin Kamatd20925e2012-09-05 10:30:10 +05301048 dev_err(port->dev, "cannot get irq %d\n", port->irq);
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301049 return ret;
1050 }
1051
1052 /* For compatibility with s3c24xx Soc's */
1053 rx_enabled(port) = 1;
1054 ourport->rx_claimed = 1;
1055 tx_enabled(port) = 0;
1056 ourport->tx_claimed = 1;
1057
Robert Baldyga29bef792014-12-10 12:49:26 +01001058 spin_lock_irqsave(&port->lock, flags);
1059
1060 ufcon = rd_regl(port, S3C2410_UFCON);
Robert Baldyga31c6ba92015-04-17 08:43:09 +02001061 ufcon |= S3C2410_UFCON_RESETRX | S5PV210_UFCON_RXTRIG8;
1062 if (!uart_console(port))
1063 ufcon |= S3C2410_UFCON_RESETTX;
Robert Baldyga29bef792014-12-10 12:49:26 +01001064 wr_regl(port, S3C2410_UFCON, ufcon);
1065
1066 enable_rx_pio(ourport);
1067
1068 spin_unlock_irqrestore(&port->lock, flags);
1069
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301070 /* Enable Rx Interrupt */
Matthew Leachbbb5ff92016-06-22 17:57:03 +01001071 s3c24xx_clear_bit(port, S3C64XX_UINTM_RXD, S3C64XX_UINTM);
Robert Baldyga29bef792014-12-10 12:49:26 +01001072
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301073 dbg("s3c64xx_serial_startup ok\n");
1074 return ret;
1075}
1076
Ben Dooksb4975492008-07-03 12:32:51 +01001077/* power power management control */
1078
1079static void s3c24xx_serial_pm(struct uart_port *port, unsigned int level,
1080 unsigned int old)
1081{
1082 struct s3c24xx_uart_port *ourport = to_ourport(port);
Robert Baldyga1ff383a2014-11-24 07:56:21 +01001083 int timeout = 10000;
Ben Dooksb4975492008-07-03 12:32:51 +01001084
Ben Dooks30555472008-10-21 14:06:36 +01001085 ourport->pm_level = level;
1086
Ben Dooksb4975492008-07-03 12:32:51 +01001087 switch (level) {
1088 case 3:
Robert Baldyga1ff383a2014-11-24 07:56:21 +01001089 while (--timeout && !s3c24xx_serial_txempty_nofifo(port))
1090 udelay(100);
1091
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001092 if (!IS_ERR(ourport->baudclk))
Thomas Abraham9484b002012-10-03 07:40:04 +09001093 clk_disable_unprepare(ourport->baudclk);
Ben Dooksb4975492008-07-03 12:32:51 +01001094
Thomas Abraham9484b002012-10-03 07:40:04 +09001095 clk_disable_unprepare(ourport->clk);
Ben Dooksb4975492008-07-03 12:32:51 +01001096 break;
1097
1098 case 0:
Thomas Abraham9484b002012-10-03 07:40:04 +09001099 clk_prepare_enable(ourport->clk);
Ben Dooksb4975492008-07-03 12:32:51 +01001100
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001101 if (!IS_ERR(ourport->baudclk))
Thomas Abraham9484b002012-10-03 07:40:04 +09001102 clk_prepare_enable(ourport->baudclk);
Ben Dooksb4975492008-07-03 12:32:51 +01001103
1104 break;
1105 default:
Sachin Kamatd20925e2012-09-05 10:30:10 +05301106 dev_err(port->dev, "s3c24xx_serial: unknown pm %d\n", level);
Ben Dooksb4975492008-07-03 12:32:51 +01001107 }
1108}
1109
1110/* baud rate calculation
1111 *
1112 * The UARTs on the S3C2410/S3C2440 can take their clocks from a number
1113 * of different sources, including the peripheral clock ("pclk") and an
1114 * external clock ("uclk"). The S3C2440 also adds the core clock ("fclk")
1115 * with a programmable extra divisor.
1116 *
1117 * The following code goes through the clock sources, and calculates the
1118 * baud clocks (and the resultant actual baud rates) and then tries to
1119 * pick the closest one and select that.
1120 *
1121*/
1122
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001123#define MAX_CLK_NAME_LENGTH 15
Ben Dooksb4975492008-07-03 12:32:51 +01001124
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001125static inline int s3c24xx_serial_getsource(struct uart_port *port)
Ben Dooksb4975492008-07-03 12:32:51 +01001126{
1127 struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001128 unsigned int ucon;
Ben Dooksb4975492008-07-03 12:32:51 +01001129
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001130 if (info->num_clks == 1)
Ben Dooksb4975492008-07-03 12:32:51 +01001131 return 0;
1132
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001133 ucon = rd_regl(port, S3C2410_UCON);
1134 ucon &= info->clksel_mask;
1135 return ucon >> info->clksel_shift;
Ben Dooksb4975492008-07-03 12:32:51 +01001136}
1137
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001138static void s3c24xx_serial_setsource(struct uart_port *port,
1139 unsigned int clk_sel)
Ben Dooksb4975492008-07-03 12:32:51 +01001140{
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001141 struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1142 unsigned int ucon;
Ben Dooksb4975492008-07-03 12:32:51 +01001143
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001144 if (info->num_clks == 1)
1145 return;
Ben Dooksb4975492008-07-03 12:32:51 +01001146
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001147 ucon = rd_regl(port, S3C2410_UCON);
1148 if ((ucon & info->clksel_mask) >> info->clksel_shift == clk_sel)
1149 return;
Ben Dooksb4975492008-07-03 12:32:51 +01001150
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001151 ucon &= ~info->clksel_mask;
1152 ucon |= clk_sel << info->clksel_shift;
1153 wr_regl(port, S3C2410_UCON, ucon);
1154}
Ben Dooksb4975492008-07-03 12:32:51 +01001155
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001156static unsigned int s3c24xx_serial_getclk(struct s3c24xx_uart_port *ourport,
1157 unsigned int req_baud, struct clk **best_clk,
1158 unsigned int *clk_num)
1159{
1160 struct s3c24xx_uart_info *info = ourport->info;
1161 struct clk *clk;
1162 unsigned long rate;
1163 unsigned int cnt, baud, quot, clk_sel, best_quot = 0;
1164 char clkname[MAX_CLK_NAME_LENGTH];
1165 int calc_deviation, deviation = (1 << 30) - 1;
1166
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001167 clk_sel = (ourport->cfg->clk_sel) ? ourport->cfg->clk_sel :
1168 ourport->info->def_clk_sel;
1169 for (cnt = 0; cnt < info->num_clks; cnt++) {
1170 if (!(clk_sel & (1 << cnt)))
1171 continue;
1172
1173 sprintf(clkname, "clk_uart_baud%d", cnt);
1174 clk = clk_get(ourport->port.dev, clkname);
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001175 if (IS_ERR(clk))
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001176 continue;
1177
1178 rate = clk_get_rate(clk);
1179 if (!rate)
1180 continue;
1181
1182 if (ourport->info->has_divslot) {
1183 unsigned long div = rate / req_baud;
1184
1185 /* The UDIVSLOT register on the newer UARTs allows us to
1186 * get a divisor adjustment of 1/16th on the baud clock.
1187 *
1188 * We don't keep the UDIVSLOT value (the 16ths we
1189 * calculated by not multiplying the baud by 16) as it
1190 * is easy enough to recalculate.
1191 */
1192
1193 quot = div / 16;
1194 baud = rate / div;
1195 } else {
1196 quot = (rate + (8 * req_baud)) / (16 * req_baud);
1197 baud = rate / (quot * 16);
1198 }
1199 quot--;
1200
1201 calc_deviation = req_baud - baud;
1202 if (calc_deviation < 0)
1203 calc_deviation = -calc_deviation;
1204
1205 if (calc_deviation < deviation) {
1206 *best_clk = clk;
1207 best_quot = quot;
1208 *clk_num = cnt;
1209 deviation = calc_deviation;
Ben Dooksb4975492008-07-03 12:32:51 +01001210 }
1211 }
1212
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001213 return best_quot;
Ben Dooksb4975492008-07-03 12:32:51 +01001214}
1215
Ben Dooks090f8482008-12-12 00:24:21 +00001216/* udivslot_table[]
1217 *
1218 * This table takes the fractional value of the baud divisor and gives
1219 * the recommended setting for the UDIVSLOT register.
1220 */
1221static u16 udivslot_table[16] = {
1222 [0] = 0x0000,
1223 [1] = 0x0080,
1224 [2] = 0x0808,
1225 [3] = 0x0888,
1226 [4] = 0x2222,
1227 [5] = 0x4924,
1228 [6] = 0x4A52,
1229 [7] = 0x54AA,
1230 [8] = 0x5555,
1231 [9] = 0xD555,
1232 [10] = 0xD5D5,
1233 [11] = 0xDDD5,
1234 [12] = 0xDDDD,
1235 [13] = 0xDFDD,
1236 [14] = 0xDFDF,
1237 [15] = 0xFFDF,
1238};
1239
Ben Dooksb4975492008-07-03 12:32:51 +01001240static void s3c24xx_serial_set_termios(struct uart_port *port,
1241 struct ktermios *termios,
1242 struct ktermios *old)
1243{
1244 struct s3c2410_uartcfg *cfg = s3c24xx_port_to_cfg(port);
1245 struct s3c24xx_uart_port *ourport = to_ourport(port);
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001246 struct clk *clk = ERR_PTR(-EINVAL);
Ben Dooksb4975492008-07-03 12:32:51 +01001247 unsigned long flags;
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001248 unsigned int baud, quot, clk_sel = 0;
Ben Dooksb4975492008-07-03 12:32:51 +01001249 unsigned int ulcon;
1250 unsigned int umcon;
Ben Dooks090f8482008-12-12 00:24:21 +00001251 unsigned int udivslot = 0;
Ben Dooksb4975492008-07-03 12:32:51 +01001252
1253 /*
1254 * We don't support modem control lines.
1255 */
1256 termios->c_cflag &= ~(HUPCL | CMSPAR);
1257 termios->c_cflag |= CLOCAL;
1258
1259 /*
1260 * Ask the core to calculate the divisor for us.
1261 */
1262
1263 baud = uart_get_baud_rate(port, termios, old, 0, 115200*8);
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001264 quot = s3c24xx_serial_getclk(ourport, baud, &clk, &clk_sel);
Ben Dooksb4975492008-07-03 12:32:51 +01001265 if (baud == 38400 && (port->flags & UPF_SPD_MASK) == UPF_SPD_CUST)
1266 quot = port->custom_divisor;
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001267 if (IS_ERR(clk))
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001268 return;
Ben Dooksb4975492008-07-03 12:32:51 +01001269
1270 /* check to see if we need to change clock source */
1271
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001272 if (ourport->baudclk != clk) {
Chanwoo Choib8995f52016-04-21 18:58:31 +09001273 clk_prepare_enable(clk);
1274
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02001275 s3c24xx_serial_setsource(port, clk_sel);
Ben Dooksb4975492008-07-03 12:32:51 +01001276
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001277 if (!IS_ERR(ourport->baudclk)) {
Thomas Abraham9484b002012-10-03 07:40:04 +09001278 clk_disable_unprepare(ourport->baudclk);
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001279 ourport->baudclk = ERR_PTR(-EINVAL);
Ben Dooksb4975492008-07-03 12:32:51 +01001280 }
1281
Ben Dooksb4975492008-07-03 12:32:51 +01001282 ourport->baudclk = clk;
Ben Dooks30555472008-10-21 14:06:36 +01001283 ourport->baudclk_rate = clk ? clk_get_rate(clk) : 0;
Ben Dooksb4975492008-07-03 12:32:51 +01001284 }
1285
Ben Dooks090f8482008-12-12 00:24:21 +00001286 if (ourport->info->has_divslot) {
1287 unsigned int div = ourport->baudclk_rate / baud;
1288
Jongpill Lee8b526ae2010-07-16 10:19:41 +09001289 if (cfg->has_fracval) {
1290 udivslot = (div & 15);
1291 dbg("fracval = %04x\n", udivslot);
1292 } else {
1293 udivslot = udivslot_table[div & 15];
1294 dbg("udivslot = %04x (div %d)\n", udivslot, div & 15);
1295 }
Ben Dooks090f8482008-12-12 00:24:21 +00001296 }
1297
Ben Dooksb4975492008-07-03 12:32:51 +01001298 switch (termios->c_cflag & CSIZE) {
1299 case CS5:
1300 dbg("config: 5bits/char\n");
1301 ulcon = S3C2410_LCON_CS5;
1302 break;
1303 case CS6:
1304 dbg("config: 6bits/char\n");
1305 ulcon = S3C2410_LCON_CS6;
1306 break;
1307 case CS7:
1308 dbg("config: 7bits/char\n");
1309 ulcon = S3C2410_LCON_CS7;
1310 break;
1311 case CS8:
1312 default:
1313 dbg("config: 8bits/char\n");
1314 ulcon = S3C2410_LCON_CS8;
1315 break;
1316 }
1317
1318 /* preserve original lcon IR settings */
1319 ulcon |= (cfg->ulcon & S3C2410_LCON_IRM);
1320
1321 if (termios->c_cflag & CSTOPB)
1322 ulcon |= S3C2410_LCON_STOPB;
1323
Ben Dooksb4975492008-07-03 12:32:51 +01001324 if (termios->c_cflag & PARENB) {
1325 if (termios->c_cflag & PARODD)
1326 ulcon |= S3C2410_LCON_PODD;
1327 else
1328 ulcon |= S3C2410_LCON_PEVEN;
1329 } else {
1330 ulcon |= S3C2410_LCON_PNONE;
1331 }
1332
1333 spin_lock_irqsave(&port->lock, flags);
1334
Ben Dooks090f8482008-12-12 00:24:21 +00001335 dbg("setting ulcon to %08x, brddiv to %d, udivslot %08x\n",
1336 ulcon, quot, udivslot);
Ben Dooksb4975492008-07-03 12:32:51 +01001337
1338 wr_regl(port, S3C2410_ULCON, ulcon);
1339 wr_regl(port, S3C2410_UBRDIV, quot);
José Miguel Gonçalves2d1e5a42013-09-18 16:52:49 +01001340
1341 umcon = rd_regl(port, S3C2410_UMCON);
1342 if (termios->c_cflag & CRTSCTS) {
1343 umcon |= S3C2410_UMCOM_AFC;
1344 /* Disable RTS when RX FIFO contains 63 bytes */
1345 umcon &= ~S3C2412_UMCON_AFC_8;
1346 } else {
1347 umcon &= ~S3C2410_UMCOM_AFC;
1348 }
Ben Dooksb4975492008-07-03 12:32:51 +01001349 wr_regl(port, S3C2410_UMCON, umcon);
1350
Ben Dooks090f8482008-12-12 00:24:21 +00001351 if (ourport->info->has_divslot)
1352 wr_regl(port, S3C2443_DIVSLOT, udivslot);
1353
Ben Dooksb4975492008-07-03 12:32:51 +01001354 dbg("uart: ulcon = 0x%08x, ucon = 0x%08x, ufcon = 0x%08x\n",
1355 rd_regl(port, S3C2410_ULCON),
1356 rd_regl(port, S3C2410_UCON),
1357 rd_regl(port, S3C2410_UFCON));
1358
1359 /*
1360 * Update the per-port timeout.
1361 */
1362 uart_update_timeout(port, termios->c_cflag, baud);
1363
1364 /*
1365 * Which character status flags are we interested in?
1366 */
1367 port->read_status_mask = S3C2410_UERSTAT_OVERRUN;
1368 if (termios->c_iflag & INPCK)
Robert Baldygaef4aca72014-11-24 07:56:22 +01001369 port->read_status_mask |= S3C2410_UERSTAT_FRAME |
1370 S3C2410_UERSTAT_PARITY;
Ben Dooksb4975492008-07-03 12:32:51 +01001371 /*
1372 * Which character status flags should we ignore?
1373 */
1374 port->ignore_status_mask = 0;
1375 if (termios->c_iflag & IGNPAR)
1376 port->ignore_status_mask |= S3C2410_UERSTAT_OVERRUN;
1377 if (termios->c_iflag & IGNBRK && termios->c_iflag & IGNPAR)
1378 port->ignore_status_mask |= S3C2410_UERSTAT_FRAME;
1379
1380 /*
1381 * Ignore all characters if CREAD is not set.
1382 */
1383 if ((termios->c_cflag & CREAD) == 0)
1384 port->ignore_status_mask |= RXSTAT_DUMMY_READ;
1385
1386 spin_unlock_irqrestore(&port->lock, flags);
1387}
1388
1389static const char *s3c24xx_serial_type(struct uart_port *port)
1390{
1391 switch (port->type) {
1392 case PORT_S3C2410:
1393 return "S3C2410";
1394 case PORT_S3C2440:
1395 return "S3C2440";
1396 case PORT_S3C2412:
1397 return "S3C2412";
Ben Dooksb690ace2008-10-21 14:07:03 +01001398 case PORT_S3C6400:
1399 return "S3C6400/10";
Ben Dooksb4975492008-07-03 12:32:51 +01001400 default:
1401 return NULL;
1402 }
1403}
1404
1405#define MAP_SIZE (0x100)
1406
1407static void s3c24xx_serial_release_port(struct uart_port *port)
1408{
1409 release_mem_region(port->mapbase, MAP_SIZE);
1410}
1411
1412static int s3c24xx_serial_request_port(struct uart_port *port)
1413{
1414 const char *name = s3c24xx_serial_portname(port);
1415 return request_mem_region(port->mapbase, MAP_SIZE, name) ? 0 : -EBUSY;
1416}
1417
1418static void s3c24xx_serial_config_port(struct uart_port *port, int flags)
1419{
1420 struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1421
1422 if (flags & UART_CONFIG_TYPE &&
1423 s3c24xx_serial_request_port(port) == 0)
1424 port->type = info->type;
1425}
1426
1427/*
1428 * verify the new serial_struct (for TIOCSSERIAL).
1429 */
1430static int
1431s3c24xx_serial_verify_port(struct uart_port *port, struct serial_struct *ser)
1432{
1433 struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1434
1435 if (ser->type != PORT_UNKNOWN && ser->type != info->type)
1436 return -EINVAL;
1437
1438 return 0;
1439}
1440
1441
1442#ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE
1443
1444static struct console s3c24xx_serial_console;
1445
Julien Pichon93b5c032012-09-21 23:22:31 -07001446static int __init s3c24xx_serial_console_init(void)
1447{
1448 register_console(&s3c24xx_serial_console);
1449 return 0;
1450}
1451console_initcall(s3c24xx_serial_console_init);
1452
Ben Dooksb4975492008-07-03 12:32:51 +01001453#define S3C24XX_SERIAL_CONSOLE &s3c24xx_serial_console
1454#else
1455#define S3C24XX_SERIAL_CONSOLE NULL
1456#endif
1457
Arnd Bergmann84f57d92013-04-11 02:04:49 +02001458#if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_CONSOLE_POLL)
Julien Pichon93b5c032012-09-21 23:22:31 -07001459static int s3c24xx_serial_get_poll_char(struct uart_port *port);
1460static void s3c24xx_serial_put_poll_char(struct uart_port *port,
1461 unsigned char c);
1462#endif
1463
Ben Dooksb4975492008-07-03 12:32:51 +01001464static struct uart_ops s3c24xx_serial_ops = {
1465 .pm = s3c24xx_serial_pm,
1466 .tx_empty = s3c24xx_serial_tx_empty,
1467 .get_mctrl = s3c24xx_serial_get_mctrl,
1468 .set_mctrl = s3c24xx_serial_set_mctrl,
1469 .stop_tx = s3c24xx_serial_stop_tx,
1470 .start_tx = s3c24xx_serial_start_tx,
1471 .stop_rx = s3c24xx_serial_stop_rx,
Ben Dooksb4975492008-07-03 12:32:51 +01001472 .break_ctl = s3c24xx_serial_break_ctl,
1473 .startup = s3c24xx_serial_startup,
1474 .shutdown = s3c24xx_serial_shutdown,
1475 .set_termios = s3c24xx_serial_set_termios,
1476 .type = s3c24xx_serial_type,
1477 .release_port = s3c24xx_serial_release_port,
1478 .request_port = s3c24xx_serial_request_port,
1479 .config_port = s3c24xx_serial_config_port,
1480 .verify_port = s3c24xx_serial_verify_port,
Arnd Bergmann84f57d92013-04-11 02:04:49 +02001481#if defined(CONFIG_SERIAL_SAMSUNG_CONSOLE) && defined(CONFIG_CONSOLE_POLL)
Julien Pichon93b5c032012-09-21 23:22:31 -07001482 .poll_get_char = s3c24xx_serial_get_poll_char,
1483 .poll_put_char = s3c24xx_serial_put_poll_char,
1484#endif
Ben Dooksb4975492008-07-03 12:32:51 +01001485};
1486
Ben Dooksb4975492008-07-03 12:32:51 +01001487static struct uart_driver s3c24xx_uart_drv = {
1488 .owner = THIS_MODULE,
Darius Augulis2cf0c582011-01-12 14:50:51 +09001489 .driver_name = "s3c2410_serial",
Ben Dooksbdd49152008-11-03 19:51:42 +00001490 .nr = CONFIG_SERIAL_SAMSUNG_UARTS,
Ben Dooksb4975492008-07-03 12:32:51 +01001491 .cons = S3C24XX_SERIAL_CONSOLE,
Darius Augulis2cf0c582011-01-12 14:50:51 +09001492 .dev_name = S3C24XX_SERIAL_NAME,
Ben Dooksb4975492008-07-03 12:32:51 +01001493 .major = S3C24XX_SERIAL_MAJOR,
1494 .minor = S3C24XX_SERIAL_MINOR,
1495};
1496
Robert Baldygaef4aca72014-11-24 07:56:22 +01001497#define __PORT_LOCK_UNLOCKED(i) \
1498 __SPIN_LOCK_UNLOCKED(s3c24xx_serial_ports[i].port.lock)
1499static struct s3c24xx_uart_port
1500s3c24xx_serial_ports[CONFIG_SERIAL_SAMSUNG_UARTS] = {
Ben Dooksb4975492008-07-03 12:32:51 +01001501 [0] = {
1502 .port = {
Robert Baldygaef4aca72014-11-24 07:56:22 +01001503 .lock = __PORT_LOCK_UNLOCKED(0),
Ben Dooksb4975492008-07-03 12:32:51 +01001504 .iotype = UPIO_MEM,
Ben Dooksb4975492008-07-03 12:32:51 +01001505 .uartclk = 0,
1506 .fifosize = 16,
1507 .ops = &s3c24xx_serial_ops,
1508 .flags = UPF_BOOT_AUTOCONF,
1509 .line = 0,
1510 }
1511 },
1512 [1] = {
1513 .port = {
Robert Baldygaef4aca72014-11-24 07:56:22 +01001514 .lock = __PORT_LOCK_UNLOCKED(1),
Ben Dooksb4975492008-07-03 12:32:51 +01001515 .iotype = UPIO_MEM,
Ben Dooksb4975492008-07-03 12:32:51 +01001516 .uartclk = 0,
1517 .fifosize = 16,
1518 .ops = &s3c24xx_serial_ops,
1519 .flags = UPF_BOOT_AUTOCONF,
1520 .line = 1,
1521 }
1522 },
Ben Dooks03d5e772008-11-03 09:21:23 +00001523#if CONFIG_SERIAL_SAMSUNG_UARTS > 2
Ben Dooksb4975492008-07-03 12:32:51 +01001524
1525 [2] = {
1526 .port = {
Robert Baldygaef4aca72014-11-24 07:56:22 +01001527 .lock = __PORT_LOCK_UNLOCKED(2),
Ben Dooksb4975492008-07-03 12:32:51 +01001528 .iotype = UPIO_MEM,
Ben Dooksb4975492008-07-03 12:32:51 +01001529 .uartclk = 0,
1530 .fifosize = 16,
1531 .ops = &s3c24xx_serial_ops,
1532 .flags = UPF_BOOT_AUTOCONF,
1533 .line = 2,
1534 }
Ben Dooks03d5e772008-11-03 09:21:23 +00001535 },
1536#endif
1537#if CONFIG_SERIAL_SAMSUNG_UARTS > 3
1538 [3] = {
1539 .port = {
Robert Baldygaef4aca72014-11-24 07:56:22 +01001540 .lock = __PORT_LOCK_UNLOCKED(3),
Ben Dooks03d5e772008-11-03 09:21:23 +00001541 .iotype = UPIO_MEM,
Ben Dooks03d5e772008-11-03 09:21:23 +00001542 .uartclk = 0,
1543 .fifosize = 16,
1544 .ops = &s3c24xx_serial_ops,
1545 .flags = UPF_BOOT_AUTOCONF,
1546 .line = 3,
1547 }
Ben Dooksb4975492008-07-03 12:32:51 +01001548 }
1549#endif
1550};
Robert Baldygaef4aca72014-11-24 07:56:22 +01001551#undef __PORT_LOCK_UNLOCKED
Ben Dooksb4975492008-07-03 12:32:51 +01001552
1553/* s3c24xx_serial_resetport
1554 *
Thomas Abraham0dfb3b42011-10-24 11:48:21 +02001555 * reset the fifos and other the settings.
Ben Dooksb4975492008-07-03 12:32:51 +01001556*/
1557
Thomas Abraham0dfb3b42011-10-24 11:48:21 +02001558static void s3c24xx_serial_resetport(struct uart_port *port,
1559 struct s3c2410_uartcfg *cfg)
Ben Dooksb4975492008-07-03 12:32:51 +01001560{
1561 struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
Thomas Abraham0dfb3b42011-10-24 11:48:21 +02001562 unsigned long ucon = rd_regl(port, S3C2410_UCON);
1563 unsigned int ucon_mask;
Ben Dooksb4975492008-07-03 12:32:51 +01001564
Thomas Abraham0dfb3b42011-10-24 11:48:21 +02001565 ucon_mask = info->clksel_mask;
1566 if (info->type == PORT_S3C2440)
1567 ucon_mask |= S3C2440_UCON0_DIVMASK;
1568
1569 ucon &= ucon_mask;
1570 wr_regl(port, S3C2410_UCON, ucon | cfg->ucon);
1571
1572 /* reset both fifos */
1573 wr_regl(port, S3C2410_UFCON, cfg->ufcon | S3C2410_UFCON_RESETBOTH);
1574 wr_regl(port, S3C2410_UFCON, cfg->ufcon);
1575
1576 /* some delay is required after fifo reset */
1577 udelay(1);
Ben Dooksb4975492008-07-03 12:32:51 +01001578}
1579
Ben Dooks30555472008-10-21 14:06:36 +01001580
Krzysztof Kozlowskiebaa81c2016-06-27 13:59:08 +02001581#ifdef CONFIG_ARM_S3C24XX_CPUFREQ
Ben Dooks30555472008-10-21 14:06:36 +01001582
1583static int s3c24xx_serial_cpufreq_transition(struct notifier_block *nb,
1584 unsigned long val, void *data)
1585{
1586 struct s3c24xx_uart_port *port;
1587 struct uart_port *uport;
1588
1589 port = container_of(nb, struct s3c24xx_uart_port, freq_transition);
1590 uport = &port->port;
1591
1592 /* check to see if port is enabled */
1593
1594 if (port->pm_level != 0)
1595 return 0;
1596
1597 /* try and work out if the baudrate is changing, we can detect
1598 * a change in rate, but we do not have support for detecting
1599 * a disturbance in the clock-rate over the change.
1600 */
1601
Kyoungil Kim25f04ad2012-05-20 17:49:31 +09001602 if (IS_ERR(port->baudclk))
Ben Dooks30555472008-10-21 14:06:36 +01001603 goto exit;
1604
Kyoungil Kim25f04ad2012-05-20 17:49:31 +09001605 if (port->baudclk_rate == clk_get_rate(port->baudclk))
Ben Dooks30555472008-10-21 14:06:36 +01001606 goto exit;
1607
1608 if (val == CPUFREQ_PRECHANGE) {
1609 /* we should really shut the port down whilst the
1610 * frequency change is in progress. */
1611
1612 } else if (val == CPUFREQ_POSTCHANGE) {
1613 struct ktermios *termios;
1614 struct tty_struct *tty;
1615
Alan Coxebd2c8f2009-09-19 13:13:28 -07001616 if (uport->state == NULL)
Ben Dooks30555472008-10-21 14:06:36 +01001617 goto exit;
Ben Dooks30555472008-10-21 14:06:36 +01001618
Alan Coxebd2c8f2009-09-19 13:13:28 -07001619 tty = uport->state->port.tty;
Ben Dooks30555472008-10-21 14:06:36 +01001620
Ben Dooks7de40c22008-12-14 23:11:02 +00001621 if (tty == NULL)
Ben Dooks30555472008-10-21 14:06:36 +01001622 goto exit;
Ben Dooks30555472008-10-21 14:06:36 +01001623
Alan Coxadc8d742012-07-14 15:31:47 +01001624 termios = &tty->termios;
Ben Dooks30555472008-10-21 14:06:36 +01001625
1626 if (termios == NULL) {
Sachin Kamatd20925e2012-09-05 10:30:10 +05301627 dev_warn(uport->dev, "%s: no termios?\n", __func__);
Ben Dooks30555472008-10-21 14:06:36 +01001628 goto exit;
1629 }
1630
1631 s3c24xx_serial_set_termios(uport, termios, NULL);
1632 }
1633
Robert Baldygaef4aca72014-11-24 07:56:22 +01001634exit:
Ben Dooks30555472008-10-21 14:06:36 +01001635 return 0;
1636}
1637
Robert Baldygaef4aca72014-11-24 07:56:22 +01001638static inline int
1639s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port *port)
Ben Dooks30555472008-10-21 14:06:36 +01001640{
1641 port->freq_transition.notifier_call = s3c24xx_serial_cpufreq_transition;
1642
1643 return cpufreq_register_notifier(&port->freq_transition,
1644 CPUFREQ_TRANSITION_NOTIFIER);
1645}
1646
Robert Baldygaef4aca72014-11-24 07:56:22 +01001647static inline void
1648s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port *port)
Ben Dooks30555472008-10-21 14:06:36 +01001649{
1650 cpufreq_unregister_notifier(&port->freq_transition,
1651 CPUFREQ_TRANSITION_NOTIFIER);
1652}
1653
1654#else
Robert Baldygaef4aca72014-11-24 07:56:22 +01001655static inline int
1656s3c24xx_serial_cpufreq_register(struct s3c24xx_uart_port *port)
Ben Dooks30555472008-10-21 14:06:36 +01001657{
1658 return 0;
1659}
1660
Robert Baldygaef4aca72014-11-24 07:56:22 +01001661static inline void
1662s3c24xx_serial_cpufreq_deregister(struct s3c24xx_uart_port *port)
Ben Dooks30555472008-10-21 14:06:36 +01001663{
1664}
1665#endif
1666
Ben Dooksb4975492008-07-03 12:32:51 +01001667/* s3c24xx_serial_init_port
1668 *
1669 * initialise a single serial port from the platform device given
1670 */
1671
1672static int s3c24xx_serial_init_port(struct s3c24xx_uart_port *ourport,
Ben Dooksb4975492008-07-03 12:32:51 +01001673 struct platform_device *platdev)
1674{
1675 struct uart_port *port = &ourport->port;
Thomas Abrahamda121502011-11-02 19:23:25 +09001676 struct s3c2410_uartcfg *cfg = ourport->cfg;
Ben Dooksb4975492008-07-03 12:32:51 +01001677 struct resource *res;
1678 int ret;
1679
1680 dbg("s3c24xx_serial_init_port: port=%p, platdev=%p\n", port, platdev);
1681
1682 if (platdev == NULL)
1683 return -ENODEV;
1684
Ben Dooksb4975492008-07-03 12:32:51 +01001685 if (port->mapbase != 0)
Krzysztof Kozlowskie51e4d82016-06-16 08:27:35 +02001686 return -EINVAL;
Ben Dooksb4975492008-07-03 12:32:51 +01001687
Ben Dooksb4975492008-07-03 12:32:51 +01001688 /* setup info for port */
1689 port->dev = &platdev->dev;
Ben Dooksb4975492008-07-03 12:32:51 +01001690
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301691 /* Startup sequence is different for s3c64xx and higher SoC's */
1692 if (s3c24xx_serial_has_interrupt_mask(port))
1693 s3c24xx_serial_ops.startup = s3c64xx_serial_startup;
1694
Ben Dooksb4975492008-07-03 12:32:51 +01001695 port->uartclk = 1;
1696
1697 if (cfg->uart_flags & UPF_CONS_FLOW) {
1698 dbg("s3c24xx_serial_init_port: enabling flow control\n");
1699 port->flags |= UPF_CONS_FLOW;
1700 }
1701
1702 /* sort our the physical and virtual addresses for each UART */
1703
1704 res = platform_get_resource(platdev, IORESOURCE_MEM, 0);
1705 if (res == NULL) {
Sachin Kamatd20925e2012-09-05 10:30:10 +05301706 dev_err(port->dev, "failed to find memory resource for uart\n");
Ben Dooksb4975492008-07-03 12:32:51 +01001707 return -EINVAL;
1708 }
1709
Joe Perchese4ac92d2014-05-20 14:05:50 -07001710 dbg("resource %pR)\n", res);
Ben Dooksb4975492008-07-03 12:32:51 +01001711
Thomas Abraham41147bf2013-01-01 00:21:55 -08001712 port->membase = devm_ioremap(port->dev, res->start, resource_size(res));
1713 if (!port->membase) {
1714 dev_err(port->dev, "failed to remap controller address\n");
1715 return -EBUSY;
1716 }
1717
Ben Dooksb690ace2008-10-21 14:07:03 +01001718 port->mapbase = res->start;
Ben Dooksb4975492008-07-03 12:32:51 +01001719 ret = platform_get_irq(platdev, 0);
1720 if (ret < 0)
1721 port->irq = 0;
Ben Dooksb73c289c2008-10-21 14:07:04 +01001722 else {
Ben Dooksb4975492008-07-03 12:32:51 +01001723 port->irq = ret;
Ben Dooksb73c289c2008-10-21 14:07:04 +01001724 ourport->rx_irq = ret;
1725 ourport->tx_irq = ret + 1;
1726 }
Sachin Kamat9303ac12012-09-05 10:30:11 +05301727
Ben Dooksb73c289c2008-10-21 14:07:04 +01001728 ret = platform_get_irq(platdev, 1);
1729 if (ret > 0)
1730 ourport->tx_irq = ret;
Robert Baldyga658c9d22014-12-10 12:49:23 +01001731 /*
1732 * DMA is currently supported only on DT platforms, if DMA properties
1733 * are specified.
1734 */
1735 if (platdev->dev.of_node && of_find_property(platdev->dev.of_node,
1736 "dmas", NULL)) {
1737 ourport->dma = devm_kzalloc(port->dev,
1738 sizeof(*ourport->dma),
1739 GFP_KERNEL);
Krzysztof Kozlowskie51e4d82016-06-16 08:27:35 +02001740 if (!ourport->dma) {
1741 ret = -ENOMEM;
1742 goto err;
1743 }
Robert Baldyga658c9d22014-12-10 12:49:23 +01001744 }
Ben Dooksb4975492008-07-03 12:32:51 +01001745
1746 ourport->clk = clk_get(&platdev->dev, "uart");
Chander Kashyap60e93572013-05-28 18:32:07 +05301747 if (IS_ERR(ourport->clk)) {
1748 pr_err("%s: Controller clock not found\n",
1749 dev_name(&platdev->dev));
Krzysztof Kozlowskie51e4d82016-06-16 08:27:35 +02001750 ret = PTR_ERR(ourport->clk);
1751 goto err;
Chander Kashyap60e93572013-05-28 18:32:07 +05301752 }
1753
1754 ret = clk_prepare_enable(ourport->clk);
1755 if (ret) {
1756 pr_err("uart: clock failed to prepare+enable: %d\n", ret);
1757 clk_put(ourport->clk);
Krzysztof Kozlowskie51e4d82016-06-16 08:27:35 +02001758 goto err;
Chander Kashyap60e93572013-05-28 18:32:07 +05301759 }
Ben Dooksb4975492008-07-03 12:32:51 +01001760
Thomas Abraham88bb4ea2011-08-10 15:51:19 +05301761 /* Keep all interrupts masked and cleared */
1762 if (s3c24xx_serial_has_interrupt_mask(port)) {
1763 wr_regl(port, S3C64XX_UINTM, 0xf);
1764 wr_regl(port, S3C64XX_UINTP, 0xf);
1765 wr_regl(port, S3C64XX_UINTSP, 0xf);
1766 }
1767
Fabio Estevam1ff5b642014-06-04 20:06:41 -03001768 dbg("port: map=%pa, mem=%p, irq=%d (%d,%d), clock=%u\n",
1769 &port->mapbase, port->membase, port->irq,
Ben Dooksb73c289c2008-10-21 14:07:04 +01001770 ourport->rx_irq, ourport->tx_irq, port->uartclk);
Ben Dooksb4975492008-07-03 12:32:51 +01001771
1772 /* reset the fifos (and setup the uart) */
1773 s3c24xx_serial_resetport(port, cfg);
Krzysztof Kozlowskie51e4d82016-06-16 08:27:35 +02001774
Ben Dooksb4975492008-07-03 12:32:51 +01001775 return 0;
Krzysztof Kozlowskie51e4d82016-06-16 08:27:35 +02001776
1777err:
1778 port->mapbase = 0;
1779 return ret;
Ben Dooksb4975492008-07-03 12:32:51 +01001780}
1781
Ben Dooksb4975492008-07-03 12:32:51 +01001782/* Device driver serial port probe */
1783
Thomas Abraham26c919e2011-11-06 22:10:44 +05301784static const struct of_device_id s3c24xx_uart_dt_match[];
Ben Dooksb4975492008-07-03 12:32:51 +01001785static int probe_index;
1786
Thomas Abraham26c919e2011-11-06 22:10:44 +05301787static inline struct s3c24xx_serial_drv_data *s3c24xx_get_driver_data(
1788 struct platform_device *pdev)
1789{
1790#ifdef CONFIG_OF
1791 if (pdev->dev.of_node) {
1792 const struct of_device_id *match;
1793 match = of_match_node(s3c24xx_uart_dt_match, pdev->dev.of_node);
1794 return (struct s3c24xx_serial_drv_data *)match->data;
1795 }
1796#endif
1797 return (struct s3c24xx_serial_drv_data *)
1798 platform_get_device_id(pdev)->driver_data;
1799}
1800
Thomas Abrahamda121502011-11-02 19:23:25 +09001801static int s3c24xx_serial_probe(struct platform_device *pdev)
Ben Dooksb4975492008-07-03 12:32:51 +01001802{
Naveen Krishna Chatradhi4622eb62014-07-14 17:07:18 +05301803 struct device_node *np = pdev->dev.of_node;
Ben Dooksb4975492008-07-03 12:32:51 +01001804 struct s3c24xx_uart_port *ourport;
Tomasz Figa13a9f6c62014-06-26 13:24:34 +02001805 int index = probe_index;
Ben Dooksb4975492008-07-03 12:32:51 +01001806 int ret;
1807
Naveen Krishna Chatradhi4622eb62014-07-14 17:07:18 +05301808 if (np) {
1809 ret = of_alias_get_id(np, "serial");
Tomasz Figa13a9f6c62014-06-26 13:24:34 +02001810 if (ret >= 0)
1811 index = ret;
1812 }
Ben Dooksb4975492008-07-03 12:32:51 +01001813
Tomasz Figa13a9f6c62014-06-26 13:24:34 +02001814 dbg("s3c24xx_serial_probe(%p) %d\n", pdev, index);
1815
1816 ourport = &s3c24xx_serial_ports[index];
Thomas Abrahamda121502011-11-02 19:23:25 +09001817
Thomas Abraham26c919e2011-11-06 22:10:44 +05301818 ourport->drv_data = s3c24xx_get_driver_data(pdev);
1819 if (!ourport->drv_data) {
1820 dev_err(&pdev->dev, "could not find driver data\n");
1821 return -ENODEV;
1822 }
Thomas Abrahamda121502011-11-02 19:23:25 +09001823
Kyoungil Kim7cd88832012-05-20 17:45:54 +09001824 ourport->baudclk = ERR_PTR(-EINVAL);
Thomas Abrahamda121502011-11-02 19:23:25 +09001825 ourport->info = ourport->drv_data->info;
Jingoo Han574de552013-07-30 17:06:57 +09001826 ourport->cfg = (dev_get_platdata(&pdev->dev)) ?
Jingoo Hand4aab202013-09-09 14:10:30 +09001827 dev_get_platdata(&pdev->dev) :
Thomas Abrahamda121502011-11-02 19:23:25 +09001828 ourport->drv_data->def_cfg;
1829
Naveen Krishna Chatradhi4622eb62014-07-14 17:07:18 +05301830 if (np)
1831 of_property_read_u32(np,
Naveen Krishna Chatradhi135f07c2014-07-14 17:07:16 +05301832 "samsung,uart-fifosize", &ourport->port.fifosize);
1833
Robert Baldyga2f1ba722014-11-24 07:56:23 +01001834 if (ourport->drv_data->fifosize[index])
1835 ourport->port.fifosize = ourport->drv_data->fifosize[index];
1836 else if (ourport->info->fifosize)
1837 ourport->port.fifosize = ourport->info->fifosize;
Thomas Abrahamda121502011-11-02 19:23:25 +09001838
Marek Szyprowski81ccb2a2015-07-31 10:58:27 +02001839 /*
1840 * DMA transfers must be aligned at least to cache line size,
1841 * so find minimal transfer size suitable for DMA mode
1842 */
1843 ourport->min_dma_size = max_t(int, ourport->port.fifosize,
1844 dma_get_cache_alignment());
1845
Ben Dooksb4975492008-07-03 12:32:51 +01001846 dbg("%s: initialising port %p...\n", __func__, ourport);
1847
Thomas Abrahamda121502011-11-02 19:23:25 +09001848 ret = s3c24xx_serial_init_port(ourport, pdev);
Ben Dooksb4975492008-07-03 12:32:51 +01001849 if (ret < 0)
Tushar Behera8ad711a2014-06-23 11:32:14 +05301850 return ret;
Ben Dooksb4975492008-07-03 12:32:51 +01001851
Tushar Behera6f134c3c2014-01-20 14:32:34 +05301852 if (!s3c24xx_uart_drv.state) {
1853 ret = uart_register_driver(&s3c24xx_uart_drv);
1854 if (ret < 0) {
1855 pr_err("Failed to register Samsung UART driver\n");
1856 return ret;
1857 }
1858 }
1859
Ben Dooksb4975492008-07-03 12:32:51 +01001860 dbg("%s: adding port\n", __func__);
1861 uart_add_one_port(&s3c24xx_uart_drv, &ourport->port);
Thomas Abrahamda121502011-11-02 19:23:25 +09001862 platform_set_drvdata(pdev, &ourport->port);
Ben Dooksb4975492008-07-03 12:32:51 +01001863
Heiko Stübner0da33362013-12-05 00:54:38 +01001864 /*
1865 * Deactivate the clock enabled in s3c24xx_serial_init_port here,
1866 * so that a potential re-enablement through the pm-callback overlaps
1867 * and keeps the clock enabled in this case.
1868 */
1869 clk_disable_unprepare(ourport->clk);
1870
Ben Dooks30555472008-10-21 14:06:36 +01001871 ret = s3c24xx_serial_cpufreq_register(ourport);
1872 if (ret < 0)
Thomas Abrahamda121502011-11-02 19:23:25 +09001873 dev_err(&pdev->dev, "failed to add cpufreq notifier\n");
Ben Dooks30555472008-10-21 14:06:36 +01001874
Krzysztof Kozlowski926b7b52016-06-16 08:27:36 +02001875 probe_index++;
1876
Ben Dooksb4975492008-07-03 12:32:51 +01001877 return 0;
Ben Dooksb4975492008-07-03 12:32:51 +01001878}
1879
Bill Pembertonae8d8a12012-11-19 13:26:18 -05001880static int s3c24xx_serial_remove(struct platform_device *dev)
Ben Dooksb4975492008-07-03 12:32:51 +01001881{
1882 struct uart_port *port = s3c24xx_dev_to_port(&dev->dev);
1883
1884 if (port) {
Ben Dooks30555472008-10-21 14:06:36 +01001885 s3c24xx_serial_cpufreq_deregister(to_ourport(port));
Ben Dooksb4975492008-07-03 12:32:51 +01001886 uart_remove_one_port(&s3c24xx_uart_drv, port);
1887 }
1888
Tushar Behera6f134c3c2014-01-20 14:32:34 +05301889 uart_unregister_driver(&s3c24xx_uart_drv);
1890
Ben Dooksb4975492008-07-03 12:32:51 +01001891 return 0;
1892}
1893
Ben Dooksb4975492008-07-03 12:32:51 +01001894/* UART power management code */
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001895#ifdef CONFIG_PM_SLEEP
1896static int s3c24xx_serial_suspend(struct device *dev)
Ben Dooksb4975492008-07-03 12:32:51 +01001897{
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001898 struct uart_port *port = s3c24xx_dev_to_port(dev);
Ben Dooksb4975492008-07-03 12:32:51 +01001899
1900 if (port)
1901 uart_suspend_port(&s3c24xx_uart_drv, port);
1902
1903 return 0;
1904}
1905
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001906static int s3c24xx_serial_resume(struct device *dev)
Ben Dooksb4975492008-07-03 12:32:51 +01001907{
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001908 struct uart_port *port = s3c24xx_dev_to_port(dev);
Ben Dooksb4975492008-07-03 12:32:51 +01001909 struct s3c24xx_uart_port *ourport = to_ourport(port);
1910
1911 if (port) {
Thomas Abraham9484b002012-10-03 07:40:04 +09001912 clk_prepare_enable(ourport->clk);
Ben Dooksb4975492008-07-03 12:32:51 +01001913 s3c24xx_serial_resetport(port, s3c24xx_port_to_cfg(port));
Thomas Abraham9484b002012-10-03 07:40:04 +09001914 clk_disable_unprepare(ourport->clk);
Ben Dooksb4975492008-07-03 12:32:51 +01001915
1916 uart_resume_port(&s3c24xx_uart_drv, port);
1917 }
1918
1919 return 0;
1920}
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001921
Michael Spangd09a7302013-03-27 19:34:24 -04001922static int s3c24xx_serial_resume_noirq(struct device *dev)
1923{
1924 struct uart_port *port = s3c24xx_dev_to_port(dev);
1925
1926 if (port) {
1927 /* restore IRQ mask */
1928 if (s3c24xx_serial_has_interrupt_mask(port)) {
1929 unsigned int uintm = 0xf;
1930 if (tx_enabled(port))
1931 uintm &= ~S3C64XX_UINTM_TXD_MSK;
1932 if (rx_enabled(port))
1933 uintm &= ~S3C64XX_UINTM_RXD_MSK;
1934 wr_regl(port, S3C64XX_UINTM, uintm);
1935 }
1936 }
1937
1938 return 0;
1939}
1940
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001941static const struct dev_pm_ops s3c24xx_serial_pm_ops = {
1942 .suspend = s3c24xx_serial_suspend,
1943 .resume = s3c24xx_serial_resume,
Michael Spangd09a7302013-03-27 19:34:24 -04001944 .resume_noirq = s3c24xx_serial_resume_noirq,
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001945};
Kukjin Kimb882fc12011-07-28 08:50:38 +09001946#define SERIAL_SAMSUNG_PM_OPS (&s3c24xx_serial_pm_ops)
1947
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001948#else /* !CONFIG_PM_SLEEP */
Kukjin Kimb882fc12011-07-28 08:50:38 +09001949
1950#define SERIAL_SAMSUNG_PM_OPS NULL
MyungJoo Hamaef7fe52011-06-29 15:28:24 +09001951#endif /* CONFIG_PM_SLEEP */
Ben Dooksb4975492008-07-03 12:32:51 +01001952
Ben Dooksb4975492008-07-03 12:32:51 +01001953/* Console code */
1954
1955#ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE
1956
1957static struct uart_port *cons_uart;
1958
1959static int
1960s3c24xx_serial_console_txrdy(struct uart_port *port, unsigned int ufcon)
1961{
1962 struct s3c24xx_uart_info *info = s3c24xx_port_to_info(port);
1963 unsigned long ufstat, utrstat;
1964
1965 if (ufcon & S3C2410_UFCON_FIFOMODE) {
Uwe Kleine-König9ddc5b62010-01-20 17:02:24 +01001966 /* fifo mode - check amount of data in fifo registers... */
Ben Dooksb4975492008-07-03 12:32:51 +01001967
1968 ufstat = rd_regl(port, S3C2410_UFSTAT);
1969 return (ufstat & info->tx_fifofull) ? 0 : 1;
1970 }
1971
1972 /* in non-fifo mode, we go and use the tx buffer empty */
1973
1974 utrstat = rd_regl(port, S3C2410_UTRSTAT);
1975 return (utrstat & S3C2410_UTRSTAT_TXE) ? 1 : 0;
1976}
1977
Michael Spang38adbc52013-03-27 19:34:25 -04001978static bool
1979s3c24xx_port_configured(unsigned int ucon)
1980{
1981 /* consider the serial port configured if the tx/rx mode set */
1982 return (ucon & 0xf) != 0;
1983}
1984
Julien Pichon93b5c032012-09-21 23:22:31 -07001985#ifdef CONFIG_CONSOLE_POLL
1986/*
1987 * Console polling routines for writing and reading from the uart while
1988 * in an interrupt or debug context.
1989 */
1990
1991static int s3c24xx_serial_get_poll_char(struct uart_port *port)
1992{
1993 struct s3c24xx_uart_port *ourport = to_ourport(port);
1994 unsigned int ufstat;
1995
1996 ufstat = rd_regl(port, S3C2410_UFSTAT);
1997 if (s3c24xx_serial_rx_fifocnt(ourport, ufstat) == 0)
1998 return NO_POLL_CHAR;
1999
2000 return rd_regb(port, S3C2410_URXH);
2001}
2002
2003static void s3c24xx_serial_put_poll_char(struct uart_port *port,
2004 unsigned char c)
2005{
Doug Andersonbb7f09b2014-04-21 09:40:34 -07002006 unsigned int ufcon = rd_regl(port, S3C2410_UFCON);
2007 unsigned int ucon = rd_regl(port, S3C2410_UCON);
Michael Spang38adbc52013-03-27 19:34:25 -04002008
2009 /* not possible to xmit on unconfigured port */
2010 if (!s3c24xx_port_configured(ucon))
2011 return;
Julien Pichon93b5c032012-09-21 23:22:31 -07002012
2013 while (!s3c24xx_serial_console_txrdy(port, ufcon))
2014 cpu_relax();
Doug Andersonbb7f09b2014-04-21 09:40:34 -07002015 wr_regb(port, S3C2410_UTXH, c);
Julien Pichon93b5c032012-09-21 23:22:31 -07002016}
2017
2018#endif /* CONFIG_CONSOLE_POLL */
2019
Ben Dooksb4975492008-07-03 12:32:51 +01002020static void
2021s3c24xx_serial_console_putchar(struct uart_port *port, int ch)
2022{
Doug Andersonbb7f09b2014-04-21 09:40:34 -07002023 unsigned int ufcon = rd_regl(port, S3C2410_UFCON);
Michael Spang38adbc52013-03-27 19:34:25 -04002024
Ben Dooksb4975492008-07-03 12:32:51 +01002025 while (!s3c24xx_serial_console_txrdy(port, ufcon))
Doug Andersonf94b0572014-04-21 09:40:36 -07002026 cpu_relax();
Doug Andersonbb7f09b2014-04-21 09:40:34 -07002027 wr_regb(port, S3C2410_UTXH, ch);
Ben Dooksb4975492008-07-03 12:32:51 +01002028}
2029
2030static void
2031s3c24xx_serial_console_write(struct console *co, const char *s,
2032 unsigned int count)
2033{
Doug Andersonab88c8d2014-04-21 09:40:35 -07002034 unsigned int ucon = rd_regl(cons_uart, S3C2410_UCON);
2035
2036 /* not possible to xmit on unconfigured port */
2037 if (!s3c24xx_port_configured(ucon))
2038 return;
2039
Ben Dooksb4975492008-07-03 12:32:51 +01002040 uart_console_write(cons_uart, s, count, s3c24xx_serial_console_putchar);
2041}
2042
2043static void __init
2044s3c24xx_serial_get_options(struct uart_port *port, int *baud,
2045 int *parity, int *bits)
2046{
Ben Dooksb4975492008-07-03 12:32:51 +01002047 struct clk *clk;
2048 unsigned int ulcon;
2049 unsigned int ucon;
2050 unsigned int ubrdiv;
2051 unsigned long rate;
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02002052 unsigned int clk_sel;
2053 char clk_name[MAX_CLK_NAME_LENGTH];
Ben Dooksb4975492008-07-03 12:32:51 +01002054
2055 ulcon = rd_regl(port, S3C2410_ULCON);
2056 ucon = rd_regl(port, S3C2410_UCON);
2057 ubrdiv = rd_regl(port, S3C2410_UBRDIV);
2058
2059 dbg("s3c24xx_serial_get_options: port=%p\n"
2060 "registers: ulcon=%08x, ucon=%08x, ubdriv=%08x\n",
2061 port, ulcon, ucon, ubrdiv);
2062
Michael Spang38adbc52013-03-27 19:34:25 -04002063 if (s3c24xx_port_configured(ucon)) {
Ben Dooksb4975492008-07-03 12:32:51 +01002064 switch (ulcon & S3C2410_LCON_CSMASK) {
2065 case S3C2410_LCON_CS5:
2066 *bits = 5;
2067 break;
2068 case S3C2410_LCON_CS6:
2069 *bits = 6;
2070 break;
2071 case S3C2410_LCON_CS7:
2072 *bits = 7;
2073 break;
Ben Dooksb4975492008-07-03 12:32:51 +01002074 case S3C2410_LCON_CS8:
Naveen Krishna Chatradhi3bcce592014-07-14 17:07:17 +05302075 default:
Ben Dooksb4975492008-07-03 12:32:51 +01002076 *bits = 8;
2077 break;
2078 }
2079
2080 switch (ulcon & S3C2410_LCON_PMASK) {
2081 case S3C2410_LCON_PEVEN:
2082 *parity = 'e';
2083 break;
2084
2085 case S3C2410_LCON_PODD:
2086 *parity = 'o';
2087 break;
2088
2089 case S3C2410_LCON_PNONE:
2090 default:
2091 *parity = 'n';
2092 }
2093
2094 /* now calculate the baud rate */
2095
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02002096 clk_sel = s3c24xx_serial_getsource(port);
2097 sprintf(clk_name, "clk_uart_baud%d", clk_sel);
Ben Dooksb4975492008-07-03 12:32:51 +01002098
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02002099 clk = clk_get(port->dev, clk_name);
Kyoungil Kim7cd88832012-05-20 17:45:54 +09002100 if (!IS_ERR(clk))
Thomas Abraham5f5a7a52011-10-24 11:47:46 +02002101 rate = clk_get_rate(clk);
Ben Dooksb4975492008-07-03 12:32:51 +01002102 else
2103 rate = 1;
2104
Ben Dooksb4975492008-07-03 12:32:51 +01002105 *baud = rate / (16 * (ubrdiv + 1));
2106 dbg("calculated baud %d\n", *baud);
2107 }
2108
2109}
2110
Ben Dooksb4975492008-07-03 12:32:51 +01002111static int __init
2112s3c24xx_serial_console_setup(struct console *co, char *options)
2113{
2114 struct uart_port *port;
2115 int baud = 9600;
2116 int bits = 8;
2117 int parity = 'n';
2118 int flow = 'n';
2119
2120 dbg("s3c24xx_serial_console_setup: co=%p (%d), %s\n",
2121 co, co->index, options);
2122
2123 /* is this a valid port */
2124
Ben Dooks03d5e772008-11-03 09:21:23 +00002125 if (co->index == -1 || co->index >= CONFIG_SERIAL_SAMSUNG_UARTS)
Ben Dooksb4975492008-07-03 12:32:51 +01002126 co->index = 0;
2127
2128 port = &s3c24xx_serial_ports[co->index].port;
2129
2130 /* is the port configured? */
2131
Thomas Abrahamee430f12011-06-14 19:12:26 +09002132 if (port->mapbase == 0x0)
2133 return -ENODEV;
Ben Dooksb4975492008-07-03 12:32:51 +01002134
2135 cons_uart = port;
2136
2137 dbg("s3c24xx_serial_console_setup: port=%p (%d)\n", port, co->index);
2138
2139 /*
2140 * Check whether an invalid uart number has been specified, and
2141 * if so, search for the first available port that does have
2142 * console support.
2143 */
2144 if (options)
2145 uart_parse_options(options, &baud, &parity, &bits, &flow);
2146 else
2147 s3c24xx_serial_get_options(port, &baud, &parity, &bits);
2148
2149 dbg("s3c24xx_serial_console_setup: baud %d\n", baud);
2150
2151 return uart_set_options(port, co, baud, parity, bits, flow);
2152}
2153
Ben Dooksb4975492008-07-03 12:32:51 +01002154static struct console s3c24xx_serial_console = {
2155 .name = S3C24XX_SERIAL_NAME,
2156 .device = uart_console_device,
2157 .flags = CON_PRINTBUFFER,
2158 .index = -1,
2159 .write = s3c24xx_serial_console_write,
Thomas Abraham5822a5d2011-06-14 19:12:26 +09002160 .setup = s3c24xx_serial_console_setup,
2161 .data = &s3c24xx_uart_drv,
Ben Dooksb4975492008-07-03 12:32:51 +01002162};
Ben Dooksb4975492008-07-03 12:32:51 +01002163#endif /* CONFIG_SERIAL_SAMSUNG_CONSOLE */
2164
Thomas Abrahamda121502011-11-02 19:23:25 +09002165#ifdef CONFIG_CPU_S3C2410
2166static struct s3c24xx_serial_drv_data s3c2410_serial_drv_data = {
2167 .info = &(struct s3c24xx_uart_info) {
2168 .name = "Samsung S3C2410 UART",
2169 .type = PORT_S3C2410,
2170 .fifosize = 16,
2171 .rx_fifomask = S3C2410_UFSTAT_RXMASK,
2172 .rx_fifoshift = S3C2410_UFSTAT_RXSHIFT,
2173 .rx_fifofull = S3C2410_UFSTAT_RXFULL,
2174 .tx_fifofull = S3C2410_UFSTAT_TXFULL,
2175 .tx_fifomask = S3C2410_UFSTAT_TXMASK,
2176 .tx_fifoshift = S3C2410_UFSTAT_TXSHIFT,
2177 .def_clk_sel = S3C2410_UCON_CLKSEL0,
2178 .num_clks = 2,
2179 .clksel_mask = S3C2410_UCON_CLKMASK,
2180 .clksel_shift = S3C2410_UCON_CLKSHIFT,
2181 },
2182 .def_cfg = &(struct s3c2410_uartcfg) {
2183 .ucon = S3C2410_UCON_DEFAULT,
2184 .ufcon = S3C2410_UFCON_DEFAULT,
2185 },
2186};
2187#define S3C2410_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2410_serial_drv_data)
2188#else
2189#define S3C2410_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2190#endif
2191
2192#ifdef CONFIG_CPU_S3C2412
2193static struct s3c24xx_serial_drv_data s3c2412_serial_drv_data = {
2194 .info = &(struct s3c24xx_uart_info) {
2195 .name = "Samsung S3C2412 UART",
2196 .type = PORT_S3C2412,
2197 .fifosize = 64,
2198 .has_divslot = 1,
2199 .rx_fifomask = S3C2440_UFSTAT_RXMASK,
2200 .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
2201 .rx_fifofull = S3C2440_UFSTAT_RXFULL,
2202 .tx_fifofull = S3C2440_UFSTAT_TXFULL,
2203 .tx_fifomask = S3C2440_UFSTAT_TXMASK,
2204 .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
2205 .def_clk_sel = S3C2410_UCON_CLKSEL2,
2206 .num_clks = 4,
2207 .clksel_mask = S3C2412_UCON_CLKMASK,
2208 .clksel_shift = S3C2412_UCON_CLKSHIFT,
2209 },
2210 .def_cfg = &(struct s3c2410_uartcfg) {
2211 .ucon = S3C2410_UCON_DEFAULT,
2212 .ufcon = S3C2410_UFCON_DEFAULT,
2213 },
2214};
2215#define S3C2412_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2412_serial_drv_data)
2216#else
2217#define S3C2412_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2218#endif
2219
2220#if defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2416) || \
Denis 'GNUtoo' Cariklib26469a2012-02-23 08:23:52 +01002221 defined(CONFIG_CPU_S3C2443) || defined(CONFIG_CPU_S3C2442)
Thomas Abrahamda121502011-11-02 19:23:25 +09002222static struct s3c24xx_serial_drv_data s3c2440_serial_drv_data = {
2223 .info = &(struct s3c24xx_uart_info) {
2224 .name = "Samsung S3C2440 UART",
2225 .type = PORT_S3C2440,
2226 .fifosize = 64,
2227 .has_divslot = 1,
2228 .rx_fifomask = S3C2440_UFSTAT_RXMASK,
2229 .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
2230 .rx_fifofull = S3C2440_UFSTAT_RXFULL,
2231 .tx_fifofull = S3C2440_UFSTAT_TXFULL,
2232 .tx_fifomask = S3C2440_UFSTAT_TXMASK,
2233 .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
2234 .def_clk_sel = S3C2410_UCON_CLKSEL2,
2235 .num_clks = 4,
2236 .clksel_mask = S3C2412_UCON_CLKMASK,
2237 .clksel_shift = S3C2412_UCON_CLKSHIFT,
2238 },
2239 .def_cfg = &(struct s3c2410_uartcfg) {
2240 .ucon = S3C2410_UCON_DEFAULT,
2241 .ufcon = S3C2410_UFCON_DEFAULT,
2242 },
2243};
2244#define S3C2440_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c2440_serial_drv_data)
2245#else
2246#define S3C2440_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2247#endif
2248
Kukjin Kim953b53a2014-07-01 06:32:22 +09002249#if defined(CONFIG_CPU_S3C6400) || defined(CONFIG_CPU_S3C6410)
Thomas Abrahamda121502011-11-02 19:23:25 +09002250static struct s3c24xx_serial_drv_data s3c6400_serial_drv_data = {
2251 .info = &(struct s3c24xx_uart_info) {
2252 .name = "Samsung S3C6400 UART",
2253 .type = PORT_S3C6400,
2254 .fifosize = 64,
2255 .has_divslot = 1,
2256 .rx_fifomask = S3C2440_UFSTAT_RXMASK,
2257 .rx_fifoshift = S3C2440_UFSTAT_RXSHIFT,
2258 .rx_fifofull = S3C2440_UFSTAT_RXFULL,
2259 .tx_fifofull = S3C2440_UFSTAT_TXFULL,
2260 .tx_fifomask = S3C2440_UFSTAT_TXMASK,
2261 .tx_fifoshift = S3C2440_UFSTAT_TXSHIFT,
2262 .def_clk_sel = S3C2410_UCON_CLKSEL2,
2263 .num_clks = 4,
2264 .clksel_mask = S3C6400_UCON_CLKMASK,
2265 .clksel_shift = S3C6400_UCON_CLKSHIFT,
2266 },
2267 .def_cfg = &(struct s3c2410_uartcfg) {
2268 .ucon = S3C2410_UCON_DEFAULT,
2269 .ufcon = S3C2410_UFCON_DEFAULT,
2270 },
2271};
2272#define S3C6400_SERIAL_DRV_DATA ((kernel_ulong_t)&s3c6400_serial_drv_data)
2273#else
2274#define S3C6400_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2275#endif
2276
2277#ifdef CONFIG_CPU_S5PV210
2278static struct s3c24xx_serial_drv_data s5pv210_serial_drv_data = {
2279 .info = &(struct s3c24xx_uart_info) {
2280 .name = "Samsung S5PV210 UART",
2281 .type = PORT_S3C6400,
2282 .has_divslot = 1,
2283 .rx_fifomask = S5PV210_UFSTAT_RXMASK,
2284 .rx_fifoshift = S5PV210_UFSTAT_RXSHIFT,
2285 .rx_fifofull = S5PV210_UFSTAT_RXFULL,
2286 .tx_fifofull = S5PV210_UFSTAT_TXFULL,
2287 .tx_fifomask = S5PV210_UFSTAT_TXMASK,
2288 .tx_fifoshift = S5PV210_UFSTAT_TXSHIFT,
2289 .def_clk_sel = S3C2410_UCON_CLKSEL0,
2290 .num_clks = 2,
2291 .clksel_mask = S5PV210_UCON_CLKMASK,
2292 .clksel_shift = S5PV210_UCON_CLKSHIFT,
2293 },
2294 .def_cfg = &(struct s3c2410_uartcfg) {
2295 .ucon = S5PV210_UCON_DEFAULT,
2296 .ufcon = S5PV210_UFCON_DEFAULT,
2297 },
2298 .fifosize = { 256, 64, 16, 16 },
2299};
2300#define S5PV210_SERIAL_DRV_DATA ((kernel_ulong_t)&s5pv210_serial_drv_data)
2301#else
2302#define S5PV210_SERIAL_DRV_DATA (kernel_ulong_t)NULL
2303#endif
2304
Chander Kashyap33f88132013-06-19 00:29:34 +09002305#if defined(CONFIG_ARCH_EXYNOS)
Chanwoo Choi31ec77a2014-12-02 17:49:54 +09002306#define EXYNOS_COMMON_SERIAL_DRV_DATA \
2307 .info = &(struct s3c24xx_uart_info) { \
2308 .name = "Samsung Exynos UART", \
2309 .type = PORT_S3C6400, \
2310 .has_divslot = 1, \
2311 .rx_fifomask = S5PV210_UFSTAT_RXMASK, \
2312 .rx_fifoshift = S5PV210_UFSTAT_RXSHIFT, \
2313 .rx_fifofull = S5PV210_UFSTAT_RXFULL, \
2314 .tx_fifofull = S5PV210_UFSTAT_TXFULL, \
2315 .tx_fifomask = S5PV210_UFSTAT_TXMASK, \
2316 .tx_fifoshift = S5PV210_UFSTAT_TXSHIFT, \
2317 .def_clk_sel = S3C2410_UCON_CLKSEL0, \
2318 .num_clks = 1, \
2319 .clksel_mask = 0, \
2320 .clksel_shift = 0, \
2321 }, \
2322 .def_cfg = &(struct s3c2410_uartcfg) { \
2323 .ucon = S5PV210_UCON_DEFAULT, \
2324 .ufcon = S5PV210_UFCON_DEFAULT, \
2325 .has_fracval = 1, \
2326 } \
2327
Thomas Abrahamda121502011-11-02 19:23:25 +09002328static struct s3c24xx_serial_drv_data exynos4210_serial_drv_data = {
Chanwoo Choi31ec77a2014-12-02 17:49:54 +09002329 EXYNOS_COMMON_SERIAL_DRV_DATA,
Thomas Abrahamda121502011-11-02 19:23:25 +09002330 .fifosize = { 256, 64, 16, 16 },
2331};
Chanwoo Choi31ec77a2014-12-02 17:49:54 +09002332
2333static struct s3c24xx_serial_drv_data exynos5433_serial_drv_data = {
2334 EXYNOS_COMMON_SERIAL_DRV_DATA,
2335 .fifosize = { 64, 256, 16, 256 },
2336};
2337
Thomas Abrahamda121502011-11-02 19:23:25 +09002338#define EXYNOS4210_SERIAL_DRV_DATA ((kernel_ulong_t)&exynos4210_serial_drv_data)
Chanwoo Choi31ec77a2014-12-02 17:49:54 +09002339#define EXYNOS5433_SERIAL_DRV_DATA ((kernel_ulong_t)&exynos5433_serial_drv_data)
Thomas Abrahamda121502011-11-02 19:23:25 +09002340#else
2341#define EXYNOS4210_SERIAL_DRV_DATA (kernel_ulong_t)NULL
Chanwoo Choi31ec77a2014-12-02 17:49:54 +09002342#define EXYNOS5433_SERIAL_DRV_DATA (kernel_ulong_t)NULL
Thomas Abrahamda121502011-11-02 19:23:25 +09002343#endif
2344
Krzysztof Kozlowski24ee4df2015-05-02 00:40:05 +09002345static const struct platform_device_id s3c24xx_serial_driver_ids[] = {
Thomas Abrahamda121502011-11-02 19:23:25 +09002346 {
2347 .name = "s3c2410-uart",
2348 .driver_data = S3C2410_SERIAL_DRV_DATA,
2349 }, {
2350 .name = "s3c2412-uart",
2351 .driver_data = S3C2412_SERIAL_DRV_DATA,
2352 }, {
2353 .name = "s3c2440-uart",
2354 .driver_data = S3C2440_SERIAL_DRV_DATA,
2355 }, {
2356 .name = "s3c6400-uart",
2357 .driver_data = S3C6400_SERIAL_DRV_DATA,
2358 }, {
2359 .name = "s5pv210-uart",
2360 .driver_data = S5PV210_SERIAL_DRV_DATA,
2361 }, {
2362 .name = "exynos4210-uart",
2363 .driver_data = EXYNOS4210_SERIAL_DRV_DATA,
Chanwoo Choi31ec77a2014-12-02 17:49:54 +09002364 }, {
2365 .name = "exynos5433-uart",
2366 .driver_data = EXYNOS5433_SERIAL_DRV_DATA,
Thomas Abrahamda121502011-11-02 19:23:25 +09002367 },
2368 { },
2369};
2370MODULE_DEVICE_TABLE(platform, s3c24xx_serial_driver_ids);
2371
Thomas Abraham26c919e2011-11-06 22:10:44 +05302372#ifdef CONFIG_OF
2373static const struct of_device_id s3c24xx_uart_dt_match[] = {
Heiko Stübner666ca0b2012-11-22 11:37:44 +01002374 { .compatible = "samsung,s3c2410-uart",
2375 .data = (void *)S3C2410_SERIAL_DRV_DATA },
2376 { .compatible = "samsung,s3c2412-uart",
2377 .data = (void *)S3C2412_SERIAL_DRV_DATA },
2378 { .compatible = "samsung,s3c2440-uart",
2379 .data = (void *)S3C2440_SERIAL_DRV_DATA },
2380 { .compatible = "samsung,s3c6400-uart",
2381 .data = (void *)S3C6400_SERIAL_DRV_DATA },
2382 { .compatible = "samsung,s5pv210-uart",
2383 .data = (void *)S5PV210_SERIAL_DRV_DATA },
Thomas Abraham26c919e2011-11-06 22:10:44 +05302384 { .compatible = "samsung,exynos4210-uart",
Mark Browna169a882011-11-08 17:00:14 +09002385 .data = (void *)EXYNOS4210_SERIAL_DRV_DATA },
Chanwoo Choi31ec77a2014-12-02 17:49:54 +09002386 { .compatible = "samsung,exynos5433-uart",
2387 .data = (void *)EXYNOS5433_SERIAL_DRV_DATA },
Thomas Abraham26c919e2011-11-06 22:10:44 +05302388 {},
2389};
2390MODULE_DEVICE_TABLE(of, s3c24xx_uart_dt_match);
Thomas Abraham26c919e2011-11-06 22:10:44 +05302391#endif
2392
Thomas Abrahamda121502011-11-02 19:23:25 +09002393static struct platform_driver samsung_serial_driver = {
2394 .probe = s3c24xx_serial_probe,
Bill Pemberton2d47b712012-11-19 13:21:34 -05002395 .remove = s3c24xx_serial_remove,
Thomas Abrahamda121502011-11-02 19:23:25 +09002396 .id_table = s3c24xx_serial_driver_ids,
2397 .driver = {
2398 .name = "samsung-uart",
Thomas Abrahamda121502011-11-02 19:23:25 +09002399 .pm = SERIAL_SAMSUNG_PM_OPS,
Sachin Kamat905f4ba2013-01-07 09:50:42 +05302400 .of_match_table = of_match_ptr(s3c24xx_uart_dt_match),
Thomas Abrahamda121502011-11-02 19:23:25 +09002401 },
2402};
2403
Tushar Behera6f134c3c2014-01-20 14:32:34 +05302404module_platform_driver(samsung_serial_driver);
Thomas Abrahamda121502011-11-02 19:23:25 +09002405
Marek Szyprowskic3bda292015-02-02 10:47:35 +01002406#ifdef CONFIG_SERIAL_SAMSUNG_CONSOLE
Tomasz Figab94ba032015-01-23 14:47:41 +01002407/*
2408 * Early console.
2409 */
2410
2411struct samsung_early_console_data {
2412 u32 txfull_mask;
2413};
2414
2415static void samsung_early_busyuart(struct uart_port *port)
2416{
2417 while (!(readl(port->membase + S3C2410_UTRSTAT) & S3C2410_UTRSTAT_TXFE))
2418 ;
2419}
2420
2421static void samsung_early_busyuart_fifo(struct uart_port *port)
2422{
2423 struct samsung_early_console_data *data = port->private_data;
2424
2425 while (readl(port->membase + S3C2410_UFSTAT) & data->txfull_mask)
2426 ;
2427}
2428
2429static void samsung_early_putc(struct uart_port *port, int c)
2430{
2431 if (readl(port->membase + S3C2410_UFCON) & S3C2410_UFCON_FIFOMODE)
2432 samsung_early_busyuart_fifo(port);
2433 else
2434 samsung_early_busyuart(port);
2435
2436 writeb(c, port->membase + S3C2410_UTXH);
2437}
2438
2439static void samsung_early_write(struct console *con, const char *s, unsigned n)
2440{
2441 struct earlycon_device *dev = con->data;
2442
2443 uart_console_write(&dev->port, s, n, samsung_early_putc);
2444}
2445
2446static int __init samsung_early_console_setup(struct earlycon_device *device,
2447 const char *opt)
2448{
2449 if (!device->port.membase)
2450 return -ENODEV;
2451
2452 device->con->write = samsung_early_write;
2453 return 0;
2454}
2455
2456/* S3C2410 */
2457static struct samsung_early_console_data s3c2410_early_console_data = {
2458 .txfull_mask = S3C2410_UFSTAT_TXFULL,
2459};
2460
2461static int __init s3c2410_early_console_setup(struct earlycon_device *device,
2462 const char *opt)
2463{
2464 device->port.private_data = &s3c2410_early_console_data;
2465 return samsung_early_console_setup(device, opt);
2466}
2467OF_EARLYCON_DECLARE(s3c2410, "samsung,s3c2410-uart",
2468 s3c2410_early_console_setup);
Tomasz Figab94ba032015-01-23 14:47:41 +01002469
2470/* S3C2412, S3C2440, S3C64xx */
2471static struct samsung_early_console_data s3c2440_early_console_data = {
2472 .txfull_mask = S3C2440_UFSTAT_TXFULL,
2473};
2474
2475static int __init s3c2440_early_console_setup(struct earlycon_device *device,
2476 const char *opt)
2477{
2478 device->port.private_data = &s3c2440_early_console_data;
2479 return samsung_early_console_setup(device, opt);
2480}
2481OF_EARLYCON_DECLARE(s3c2412, "samsung,s3c2412-uart",
2482 s3c2440_early_console_setup);
2483OF_EARLYCON_DECLARE(s3c2440, "samsung,s3c2440-uart",
2484 s3c2440_early_console_setup);
2485OF_EARLYCON_DECLARE(s3c6400, "samsung,s3c6400-uart",
2486 s3c2440_early_console_setup);
Tomasz Figab94ba032015-01-23 14:47:41 +01002487
2488/* S5PV210, EXYNOS */
2489static struct samsung_early_console_data s5pv210_early_console_data = {
2490 .txfull_mask = S5PV210_UFSTAT_TXFULL,
2491};
2492
2493static int __init s5pv210_early_console_setup(struct earlycon_device *device,
2494 const char *opt)
2495{
2496 device->port.private_data = &s5pv210_early_console_data;
2497 return samsung_early_console_setup(device, opt);
2498}
2499OF_EARLYCON_DECLARE(s5pv210, "samsung,s5pv210-uart",
2500 s5pv210_early_console_setup);
2501OF_EARLYCON_DECLARE(exynos4210, "samsung,exynos4210-uart",
2502 s5pv210_early_console_setup);
Marek Szyprowskic3bda292015-02-02 10:47:35 +01002503#endif
Tomasz Figab94ba032015-01-23 14:47:41 +01002504
Thomas Abrahamda121502011-11-02 19:23:25 +09002505MODULE_ALIAS("platform:samsung-uart");
Ben Dooksb4975492008-07-03 12:32:51 +01002506MODULE_DESCRIPTION("Samsung SoC Serial port driver");
2507MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>");
2508MODULE_LICENSE("GPL v2");