blob: ef964814b9286187067d02a49b8700e331ee0f28 [file] [log] [blame]
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001/**
Anton Tikhomirovdfbc6fa2011-04-21 17:06:43 +09002 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
Ben Dooks5b7d70c2009-06-02 14:58:06 +01005 * Copyright 2008 Openmoko, Inc.
6 * Copyright 2008 Simtec Electronics
7 * Ben Dooks <ben@simtec.co.uk>
8 * http://armlinux.simtec.co.uk/
9 *
10 * S3C USB2.0 High-speed / OtG driver
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +020015 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +010016
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/spinlock.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
Marek Szyprowski7ad80962014-11-21 15:14:48 +010023#include <linux/mutex.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010024#include <linux/seq_file.h>
25#include <linux/delay.h>
26#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Maurus Cuelenaeree50bf382010-07-19 09:40:50 +010028#include <linux/clk.h>
Lukasz Majewskifc9a7312012-05-04 14:17:02 +020029#include <linux/regulator/consumer.h>
Tomasz Figac50f056c2013-06-25 17:38:23 +020030#include <linux/of_platform.h>
Matt Porter74084842013-12-19 09:23:06 -050031#include <linux/phy/phy.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010032
33#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
Praveen Panerib2e587d2012-11-14 15:57:16 +053035#include <linux/usb/phy.h>
Lukasz Majewski126625e2012-05-09 13:16:53 +020036#include <linux/platform_data/s3c-hsotg.h>
Ben Dooks5b7d70c2009-06-02 14:58:06 +010037
Dinh Nguyenf7c0b142014-04-14 14:13:35 -070038#include "core.h"
Dinh Nguyen941fcce2014-11-11 11:13:33 -060039#include "hw.h"
Ben Dooks5b7d70c2009-06-02 14:58:06 +010040
41/* conversion functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050042static inline struct dwc2_hsotg_req *our_req(struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010043{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050044 return container_of(req, struct dwc2_hsotg_req, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010045}
46
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050047static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010048{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050049 return container_of(ep, struct dwc2_hsotg_ep, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010050}
51
Dinh Nguyen941fcce2014-11-11 11:13:33 -060052static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010053{
Dinh Nguyen941fcce2014-11-11 11:13:33 -060054 return container_of(gadget, struct dwc2_hsotg, gadget);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010055}
56
57static inline void __orr32(void __iomem *ptr, u32 val)
58{
Antti Seppälä95c8bc32015-08-20 21:41:07 +030059 dwc2_writel(dwc2_readl(ptr) | val, ptr);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010060}
61
62static inline void __bic32(void __iomem *ptr, u32 val)
63{
Antti Seppälä95c8bc32015-08-20 21:41:07 +030064 dwc2_writel(dwc2_readl(ptr) & ~val, ptr);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010065}
66
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050067static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +010068 u32 ep_index, u32 dir_in)
69{
70 if (dir_in)
71 return hsotg->eps_in[ep_index];
72 else
73 return hsotg->eps_out[ep_index];
74}
75
Mickael Maison997f4f82014-12-23 17:39:45 +010076/* forward declaration of functions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -050077static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +010078
79/**
80 * using_dma - return the DMA status of the driver.
81 * @hsotg: The driver state.
82 *
83 * Return true if we're using DMA.
84 *
85 * Currently, we have the DMA support code worked into everywhere
86 * that needs it, but the AMBA DMA implementation in the hardware can
87 * only DMA from 32bit aligned addresses. This means that gadgets such
88 * as the CDC Ethernet cannot work as they often pass packets which are
89 * not 32bit aligned.
90 *
91 * Unfortunately the choice to use DMA or not is global to the controller
92 * and seems to be only settable when the controller is being put through
93 * a core reset. This means we either need to fix the gadgets to take
94 * account of DMA alignment, or add bounce buffers (yuerk).
95 *
Gregory Herreroedd74be2015-01-09 13:38:48 +010096 * g_using_dma is set depending on dts flag.
Ben Dooks5b7d70c2009-06-02 14:58:06 +010097 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -060098static inline bool using_dma(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +010099{
Gregory Herreroedd74be2015-01-09 13:38:48 +0100100 return hsotg->g_using_dma;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100101}
102
103/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500104 * dwc2_hsotg_en_gsint - enable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100105 * @hsotg: The device state
106 * @ints: A bitmask of the interrupts to enable
107 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500108static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100109{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300110 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100111 u32 new_gsintmsk;
112
113 new_gsintmsk = gsintmsk | ints;
114
115 if (new_gsintmsk != gsintmsk) {
116 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300117 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100118 }
119}
120
121/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500122 * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100123 * @hsotg: The device state
124 * @ints: A bitmask of the interrupts to enable
125 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500126static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100127{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300128 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100129 u32 new_gsintmsk;
130
131 new_gsintmsk = gsintmsk & ~ints;
132
133 if (new_gsintmsk != gsintmsk)
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300134 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100135}
136
137/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500138 * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100139 * @hsotg: The device state
140 * @ep: The endpoint index
141 * @dir_in: True if direction is in.
142 * @en: The enable value, true to enable
143 *
144 * Set or clear the mask for an individual endpoint's interrupt
145 * request.
146 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500147static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100148 unsigned int ep, unsigned int dir_in,
149 unsigned int en)
150{
151 unsigned long flags;
152 u32 bit = 1 << ep;
153 u32 daint;
154
155 if (!dir_in)
156 bit <<= 16;
157
158 local_irq_save(flags);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300159 daint = dwc2_readl(hsotg->regs + DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100160 if (en)
161 daint |= bit;
162 else
163 daint &= ~bit;
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300164 dwc2_writel(daint, hsotg->regs + DAINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100165 local_irq_restore(flags);
166}
167
168/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500169 * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100170 * @hsotg: The device instance.
171 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500172static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100173{
Ben Dooks0f002d22010-05-25 05:36:50 +0100174 unsigned int ep;
175 unsigned int addr;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100176 int timeout;
Ben Dooks0f002d22010-05-25 05:36:50 +0100177 u32 val;
178
Gregory Herrero7fcbc952015-01-09 13:39:06 +0100179 /* Reset fifo map if not correctly cleared during previous session */
180 WARN_ON(hsotg->fifo_map);
181 hsotg->fifo_map = 0;
182
Gregory Herrero0a176272015-01-09 13:38:52 +0100183 /* set RX/NPTX FIFO sizes */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300184 dwc2_writel(hsotg->g_rx_fifo_sz, hsotg->regs + GRXFSIZ);
185 dwc2_writel((hsotg->g_rx_fifo_sz << FIFOSIZE_STARTADDR_SHIFT) |
Gregory Herrero0a176272015-01-09 13:38:52 +0100186 (hsotg->g_np_g_tx_fifo_sz << FIFOSIZE_DEPTH_SHIFT),
187 hsotg->regs + GNPTXFSIZ);
Ben Dooks0f002d22010-05-25 05:36:50 +0100188
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200189 /*
190 * arange all the rest of the TX FIFOs, as some versions of this
Ben Dooks0f002d22010-05-25 05:36:50 +0100191 * block have overlapping default addresses. This also ensures
192 * that if the settings have been changed, then they are set to
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200193 * known values.
194 */
Ben Dooks0f002d22010-05-25 05:36:50 +0100195
196 /* start at the end of the GNPTXFSIZ, rounded up */
Gregory Herrero0a176272015-01-09 13:38:52 +0100197 addr = hsotg->g_rx_fifo_sz + hsotg->g_np_g_tx_fifo_sz;
Ben Dooks0f002d22010-05-25 05:36:50 +0100198
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200199 /*
Gregory Herrero0a176272015-01-09 13:38:52 +0100200 * Configure fifos sizes from provided configuration and assign
Robert Baldygab203d0a2014-09-09 10:44:56 +0200201 * them to endpoints dynamically according to maxpacket size value of
202 * given endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200203 */
Gregory Herrero0a176272015-01-09 13:38:52 +0100204 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
205 if (!hsotg->g_tx_fifo_sz[ep])
206 continue;
Robert Baldygab203d0a2014-09-09 10:44:56 +0200207 val = addr;
Gregory Herrero0a176272015-01-09 13:38:52 +0100208 val |= hsotg->g_tx_fifo_sz[ep] << FIFOSIZE_DEPTH_SHIFT;
209 WARN_ONCE(addr + hsotg->g_tx_fifo_sz[ep] > hsotg->fifo_mem,
Robert Baldygab203d0a2014-09-09 10:44:56 +0200210 "insufficient fifo memory");
Gregory Herrero0a176272015-01-09 13:38:52 +0100211 addr += hsotg->g_tx_fifo_sz[ep];
Ben Dooks0f002d22010-05-25 05:36:50 +0100212
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300213 dwc2_writel(val, hsotg->regs + DPTXFSIZN(ep));
Ben Dooks0f002d22010-05-25 05:36:50 +0100214 }
Ben Dooks1703a6d2010-05-25 05:36:52 +0100215
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200216 /*
217 * according to p428 of the design guide, we need to ensure that
218 * all fifos are flushed before continuing
219 */
Ben Dooks1703a6d2010-05-25 05:36:52 +0100220
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300221 dwc2_writel(GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
Dinh Nguyen47a16852014-04-14 14:13:34 -0700222 GRSTCTL_RXFFLSH, hsotg->regs + GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100223
224 /* wait until the fifos are both flushed */
225 timeout = 100;
226 while (1) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300227 val = dwc2_readl(hsotg->regs + GRSTCTL);
Ben Dooks1703a6d2010-05-25 05:36:52 +0100228
Dinh Nguyen47a16852014-04-14 14:13:34 -0700229 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
Ben Dooks1703a6d2010-05-25 05:36:52 +0100230 break;
231
232 if (--timeout == 0) {
233 dev_err(hsotg->dev,
234 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
235 __func__, val);
Gregory Herrero48b20bc2015-01-09 13:39:01 +0100236 break;
Ben Dooks1703a6d2010-05-25 05:36:52 +0100237 }
238
239 udelay(1);
240 }
241
242 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100243}
244
245/**
246 * @ep: USB endpoint to allocate request for.
247 * @flags: Allocation flags
248 *
249 * Allocate a new USB request structure appropriate for the specified endpoint
250 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500251static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep,
Mark Brown0978f8c2010-01-18 13:18:35 +0000252 gfp_t flags)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100253{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500254 struct dwc2_hsotg_req *req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100255
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500256 req = kzalloc(sizeof(struct dwc2_hsotg_req), flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100257 if (!req)
258 return NULL;
259
260 INIT_LIST_HEAD(&req->queue);
261
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100262 return &req->req;
263}
264
265/**
266 * is_ep_periodic - return true if the endpoint is in periodic mode.
267 * @hs_ep: The endpoint to query.
268 *
269 * Returns true if the endpoint is in periodic mode, meaning it is being
270 * used for an Interrupt or ISO transfer.
271 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500272static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100273{
274 return hs_ep->periodic;
275}
276
277/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500278 * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100279 * @hsotg: The device state.
280 * @hs_ep: The endpoint for the request
281 * @hs_req: The request being processed.
282 *
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500283 * This is the reverse of dwc2_hsotg_map_dma(), called for the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100284 * of a request to ensure the buffer is ready for access by the caller.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200285 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500286static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
287 struct dwc2_hsotg_ep *hs_ep,
288 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100289{
290 struct usb_request *req = &hs_req->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100291
292 /* ignore this if we're not moving any data */
293 if (hs_req->req.length == 0)
294 return;
295
Jingoo Han17d966a2013-05-11 21:14:00 +0900296 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100297}
298
299/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500300 * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100301 * @hsotg: The controller state.
302 * @hs_ep: The endpoint we're going to write for.
303 * @hs_req: The request to write data for.
304 *
305 * This is called when the TxFIFO has some space in it to hold a new
306 * transmission and we have something to give it. The actual setup of
307 * the data size is done elsewhere, so all we have to do is to actually
308 * write the data.
309 *
310 * The return value is zero if there is more space (or nothing was done)
311 * otherwise -ENOSPC is returned if the FIFO space was used up.
312 *
313 * This routine is only needed for PIO
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200314 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500315static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
316 struct dwc2_hsotg_ep *hs_ep,
317 struct dwc2_hsotg_req *hs_req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100318{
319 bool periodic = is_ep_periodic(hs_ep);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300320 u32 gnptxsts = dwc2_readl(hsotg->regs + GNPTXSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100321 int buf_pos = hs_req->req.actual;
322 int to_write = hs_ep->size_loaded;
323 void *data;
324 int can_write;
325 int pkt_round;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200326 int max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100327
328 to_write -= (buf_pos - hs_ep->last_load);
329
330 /* if there's nothing to write, get out early */
331 if (to_write == 0)
332 return 0;
333
Ben Dooks10aebc72010-07-19 09:40:44 +0100334 if (periodic && !hsotg->dedicated_fifos) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300335 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100336 int size_left;
337 int size_done;
338
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200339 /*
340 * work out how much data was loaded so we can calculate
341 * how much data is left in the fifo.
342 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100343
Dinh Nguyen47a16852014-04-14 14:13:34 -0700344 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100345
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200346 /*
347 * if shared fifo, we cannot write anything until the
Ben Dookse7a9ff52010-07-19 09:40:42 +0100348 * previous data has been completely sent.
349 */
350 if (hs_ep->fifo_load != 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500351 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dookse7a9ff52010-07-19 09:40:42 +0100352 return -ENOSPC;
353 }
354
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100355 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
356 __func__, size_left,
357 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
358
359 /* how much of the data has moved */
360 size_done = hs_ep->size_loaded - size_left;
361
362 /* how much data is left in the fifo */
363 can_write = hs_ep->fifo_load - size_done;
364 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
365 __func__, can_write);
366
367 can_write = hs_ep->fifo_size - can_write;
368 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
369 __func__, can_write);
370
371 if (can_write <= 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500372 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100373 return -ENOSPC;
374 }
Ben Dooks10aebc72010-07-19 09:40:44 +0100375 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300376 can_write = dwc2_readl(hsotg->regs + DTXFSTS(hs_ep->index));
Ben Dooks10aebc72010-07-19 09:40:44 +0100377
378 can_write &= 0xffff;
379 can_write *= 4;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100380 } else {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700381 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100382 dev_dbg(hsotg->dev,
383 "%s: no queue slots available (0x%08x)\n",
384 __func__, gnptxsts);
385
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500386 dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100387 return -ENOSPC;
388 }
389
Dinh Nguyen47a16852014-04-14 14:13:34 -0700390 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
Ben Dooks679f9b72010-07-19 09:40:41 +0100391 can_write *= 4; /* fifo size is in 32bit quantities. */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100392 }
393
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200394 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
395
396 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
397 __func__, gnptxsts, can_write, to_write, max_transfer);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100398
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200399 /*
400 * limit to 512 bytes of data, it seems at least on the non-periodic
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100401 * FIFO, requests of >512 cause the endpoint to get stuck with a
402 * fragment of the end of the transfer in it.
403 */
Robert Baldyga811f3302013-09-24 11:24:28 +0200404 if (can_write > 512 && !periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100405 can_write = 512;
406
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200407 /*
408 * limit the write to one max-packet size worth of data, but allow
Ben Dooks03e10e52010-07-19 09:40:45 +0100409 * the transfer to return that it did not run out of fifo space
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200410 * doing it.
411 */
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200412 if (to_write > max_transfer) {
413 to_write = max_transfer;
Ben Dooks03e10e52010-07-19 09:40:45 +0100414
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200415 /* it's needed only when we do not use dedicated fifos */
416 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500417 dwc2_hsotg_en_gsint(hsotg,
Dinh Nguyen47a16852014-04-14 14:13:34 -0700418 periodic ? GINTSTS_PTXFEMP :
419 GINTSTS_NPTXFEMP);
Ben Dooks03e10e52010-07-19 09:40:45 +0100420 }
421
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100422 /* see if we can write data */
423
424 if (to_write > can_write) {
425 to_write = can_write;
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200426 pkt_round = to_write % max_transfer;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100427
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200428 /*
429 * Round the write down to an
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100430 * exact number of packets.
431 *
432 * Note, we do not currently check to see if we can ever
433 * write a full packet or not to the FIFO.
434 */
435
436 if (pkt_round)
437 to_write -= pkt_round;
438
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200439 /*
440 * enable correct FIFO interrupt to alert us when there
441 * is more room left.
442 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100443
Robert Baldyga5cb2ff02013-09-19 11:50:18 +0200444 /* it's needed only when we do not use dedicated fifos */
445 if (!hsotg->dedicated_fifos)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500446 dwc2_hsotg_en_gsint(hsotg,
Dinh Nguyen47a16852014-04-14 14:13:34 -0700447 periodic ? GINTSTS_PTXFEMP :
448 GINTSTS_NPTXFEMP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100449 }
450
451 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
452 to_write, hs_req->req.length, can_write, buf_pos);
453
454 if (to_write <= 0)
455 return -ENOSPC;
456
457 hs_req->req.actual = buf_pos + to_write;
458 hs_ep->total_data += to_write;
459
460 if (periodic)
461 hs_ep->fifo_load += to_write;
462
463 to_write = DIV_ROUND_UP(to_write, 4);
464 data = hs_req->req.buf + buf_pos;
465
Matt Porter1a7ed5b2014-02-03 10:29:09 -0500466 iowrite32_rep(hsotg->regs + EPFIFO(hs_ep->index), data, to_write);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100467
468 return (to_write >= can_write) ? -ENOSPC : 0;
469}
470
471/**
472 * get_ep_limit - get the maximum data legnth for this endpoint
473 * @hs_ep: The endpoint
474 *
475 * Return the maximum data that can be queued in one go on a given endpoint
476 * so that transfers that are too long can be split.
477 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500478static unsigned get_ep_limit(struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100479{
480 int index = hs_ep->index;
481 unsigned maxsize;
482 unsigned maxpkt;
483
484 if (index != 0) {
Dinh Nguyen47a16852014-04-14 14:13:34 -0700485 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
486 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100487 } else {
Ben Dooksb05ca582010-07-19 09:40:48 +0100488 maxsize = 64+64;
Jingoo Han66e5c642011-05-13 21:26:15 +0900489 if (hs_ep->dir_in)
Dinh Nguyen47a16852014-04-14 14:13:34 -0700490 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
Jingoo Han66e5c642011-05-13 21:26:15 +0900491 else
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100492 maxpkt = 2;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100493 }
494
495 /* we made the constant loading easier above by using +1 */
496 maxpkt--;
497 maxsize--;
498
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200499 /*
500 * constrain by packet count if maxpkts*pktsize is greater
501 * than the length register size.
502 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100503
504 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
505 maxsize = maxpkt * hs_ep->ep.maxpacket;
506
507 return maxsize;
508}
509
510/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500511 * dwc2_hsotg_start_req - start a USB request from an endpoint's queue
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100512 * @hsotg: The controller state.
513 * @hs_ep: The endpoint to process a request for
514 * @hs_req: The request to start.
515 * @continuing: True if we are doing more for the current request.
516 *
517 * Start the given request running by setting the endpoint registers
518 * appropriately, and writing any data to the FIFOs.
519 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500520static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg,
521 struct dwc2_hsotg_ep *hs_ep,
522 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100523 bool continuing)
524{
525 struct usb_request *ureq = &hs_req->req;
526 int index = hs_ep->index;
527 int dir_in = hs_ep->dir_in;
528 u32 epctrl_reg;
529 u32 epsize_reg;
530 u32 epsize;
531 u32 ctrl;
532 unsigned length;
533 unsigned packets;
534 unsigned maxreq;
535
536 if (index != 0) {
537 if (hs_ep->req && !continuing) {
538 dev_err(hsotg->dev, "%s: active request\n", __func__);
539 WARN_ON(1);
540 return;
541 } else if (hs_ep->req != hs_req && continuing) {
542 dev_err(hsotg->dev,
543 "%s: continue different req\n", __func__);
544 WARN_ON(1);
545 return;
546 }
547 }
548
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +0200549 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
550 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100551
552 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300553 __func__, dwc2_readl(hsotg->regs + epctrl_reg), index,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100554 hs_ep->dir_in ? "in" : "out");
555
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900556 /* If endpoint is stalled, we will restart request later */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300557 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900558
Mian Yousaf Kaukabb2d4c542015-09-29 12:08:22 +0200559 if (index && ctrl & DXEPCTL_STALL) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +0900560 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
561 return;
562 }
563
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100564 length = ureq->length - ureq->actual;
Lukasz Majewski71225be2012-05-04 14:17:03 +0200565 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
566 ureq->length, ureq->actual);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100567
568 maxreq = get_ep_limit(hs_ep);
569 if (length > maxreq) {
570 int round = maxreq % hs_ep->ep.maxpacket;
571
572 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
573 __func__, length, maxreq, round);
574
575 /* round down to multiple of packets */
576 if (round)
577 maxreq -= round;
578
579 length = maxreq;
580 }
581
582 if (length)
583 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
584 else
585 packets = 1; /* send one packet if length is zero. */
586
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200587 if (hs_ep->isochronous && length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
588 dev_err(hsotg->dev, "req length > maxpacket*mc\n");
589 return;
590 }
591
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100592 if (dir_in && index != 0)
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200593 if (hs_ep->isochronous)
Dinh Nguyen47a16852014-04-14 14:13:34 -0700594 epsize = DXEPTSIZ_MC(packets);
Robert Baldyga4fca54a2013-10-09 09:00:02 +0200595 else
Dinh Nguyen47a16852014-04-14 14:13:34 -0700596 epsize = DXEPTSIZ_MC(1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100597 else
598 epsize = 0;
599
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +0100600 /*
601 * zero length packet should be programmed on its own and should not
602 * be counted in DIEPTSIZ.PktCnt with other packets.
603 */
604 if (dir_in && ureq->zero && !continuing) {
605 /* Test if zlp is actually required. */
606 if ((ureq->length >= hs_ep->ep.maxpacket) &&
607 !(ureq->length % hs_ep->ep.maxpacket))
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +0100608 hs_ep->send_zlp = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100609 }
610
Dinh Nguyen47a16852014-04-14 14:13:34 -0700611 epsize |= DXEPTSIZ_PKTCNT(packets);
612 epsize |= DXEPTSIZ_XFERSIZE(length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100613
614 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
615 __func__, packets, length, ureq->length, epsize, epsize_reg);
616
617 /* store the request as the current one we're doing */
618 hs_ep->req = hs_req;
619
620 /* write size / packets */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300621 dwc2_writel(epsize, hsotg->regs + epsize_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100622
Anton Tikhomirovdb1d8ba2012-03-06 14:09:19 +0900623 if (using_dma(hsotg) && !continuing) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100624 unsigned int dma_reg;
625
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200626 /*
627 * write DMA address to control register, buffer already
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500628 * synced by dwc2_hsotg_ep_queue().
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200629 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100630
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +0200631 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300632 dwc2_writel(ureq->dma, hsotg->regs + dma_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100633
Fabio Estevam0cc4cf62014-04-29 00:49:42 -0300634 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
Jingoo Han8b3bc142014-02-04 14:25:29 +0900635 __func__, &ureq->dma, dma_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100636 }
637
Dinh Nguyen47a16852014-04-14 14:13:34 -0700638 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
639 ctrl |= DXEPCTL_USBACTEP;
Lukasz Majewski71225be2012-05-04 14:17:03 +0200640
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +0100641 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
Lukasz Majewski71225be2012-05-04 14:17:03 +0200642
643 /* For Setup request do not clear NAK */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +0100644 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
Dinh Nguyen47a16852014-04-14 14:13:34 -0700645 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
Lukasz Majewski71225be2012-05-04 14:17:03 +0200646
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100647 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300648 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100649
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200650 /*
651 * set these, it seems that DMA support increments past the end
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100652 * of the packet buffer so we need to calculate the length from
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200653 * this information.
654 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100655 hs_ep->size_loaded = length;
656 hs_ep->last_load = ureq->actual;
657
658 if (dir_in && !using_dma(hsotg)) {
659 /* set these anyway, we may need them for non-periodic in */
660 hs_ep->fifo_load = 0;
661
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500662 dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100663 }
664
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200665 /*
666 * clear the INTknTXFEmpMsk when we start request, more as a aide
667 * to debugging to see what is going on.
668 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100669 if (dir_in)
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300670 dwc2_writel(DIEPMSK_INTKNTXFEMPMSK,
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +0200671 hsotg->regs + DIEPINT(index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100672
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200673 /*
674 * Note, trying to clear the NAK here causes problems with transmit
675 * on the S3C6400 ending up with the TXFIFO becoming full.
676 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100677
678 /* check ep is enabled */
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300679 if (!(dwc2_readl(hsotg->regs + epctrl_reg) & DXEPCTL_EPENA))
Mian Yousaf Kaukab1a0ed862015-01-09 13:39:00 +0100680 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -0700681 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300682 index, dwc2_readl(hsotg->regs + epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100683
Dinh Nguyen47a16852014-04-14 14:13:34 -0700684 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300685 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
Robert Baldygaafcf4162013-09-19 11:50:19 +0200686
687 /* enable ep interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500688 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100689}
690
691/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500692 * dwc2_hsotg_map_dma - map the DMA memory being used for the request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100693 * @hsotg: The device state.
694 * @hs_ep: The endpoint the request is on.
695 * @req: The request being processed.
696 *
697 * We've been asked to queue a request, so ensure that the memory buffer
698 * is correctly setup for DMA. If we've been passed an extant DMA address
699 * then ensure the buffer has been synced to memory. If our buffer has no
700 * DMA memory, then we map the memory and mark our request to allow us to
701 * cleanup on completion.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200702 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500703static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg,
704 struct dwc2_hsotg_ep *hs_ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100705 struct usb_request *req)
706{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500707 struct dwc2_hsotg_req *hs_req = our_req(req);
Felipe Balbie58ebcd2013-01-28 14:48:36 +0200708 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100709
710 /* if the length is zero, ignore the DMA data */
711 if (hs_req->req.length == 0)
712 return 0;
713
Felipe Balbie58ebcd2013-01-28 14:48:36 +0200714 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
715 if (ret)
716 goto dma_error;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100717
718 return 0;
719
720dma_error:
721 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
722 __func__, req->buf, req->length);
723
724 return -EIO;
725}
726
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500727static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
728 struct dwc2_hsotg_ep *hs_ep, struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100729{
730 void *req_buf = hs_req->req.buf;
731
732 /* If dma is not being used or buffer is aligned */
733 if (!using_dma(hsotg) || !((long)req_buf & 3))
734 return 0;
735
736 WARN_ON(hs_req->saved_req_buf);
737
738 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
739 hs_ep->ep.name, req_buf, hs_req->req.length);
740
741 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
742 if (!hs_req->req.buf) {
743 hs_req->req.buf = req_buf;
744 dev_err(hsotg->dev,
745 "%s: unable to allocate memory for bounce buffer\n",
746 __func__);
747 return -ENOMEM;
748 }
749
750 /* Save actual buffer */
751 hs_req->saved_req_buf = req_buf;
752
753 if (hs_ep->dir_in)
754 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
755 return 0;
756}
757
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500758static void dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
759 struct dwc2_hsotg_ep *hs_ep, struct dwc2_hsotg_req *hs_req)
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100760{
761 /* If dma is not being used or buffer was aligned */
762 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
763 return;
764
765 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
766 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
767
768 /* Copy data from bounce buffer on successful out transfer */
769 if (!hs_ep->dir_in && !hs_req->req.status)
770 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
771 hs_req->req.actual);
772
773 /* Free bounce buffer */
774 kfree(hs_req->req.buf);
775
776 hs_req->req.buf = hs_req->saved_req_buf;
777 hs_req->saved_req_buf = NULL;
778}
779
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500780static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100781 gfp_t gfp_flags)
782{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500783 struct dwc2_hsotg_req *hs_req = our_req(req);
784 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -0600785 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100786 bool first;
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100787 int ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100788
789 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
790 ep->name, req, req->length, req->buf, req->no_interrupt,
791 req->zero, req->short_not_ok);
792
Gregory Herrero7ababa92015-04-29 22:09:08 +0200793 /* Prevent new request submission when controller is suspended */
794 if (hs->lx_state == DWC2_L2) {
795 dev_dbg(hs->dev, "%s: don't submit request while suspended\n",
796 __func__);
797 return -EAGAIN;
798 }
799
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100800 /* initialise status of the request */
801 INIT_LIST_HEAD(&hs_req->queue);
802 req->actual = 0;
803 req->status = -EINPROGRESS;
804
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500805 ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +0100806 if (ret)
807 return ret;
808
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100809 /* if we're using DMA, sync the buffers as necessary */
810 if (using_dma(hs)) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500811 ret = dwc2_hsotg_map_dma(hs, hs_ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100812 if (ret)
813 return ret;
814 }
815
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100816 first = list_empty(&hs_ep->queue);
817 list_add_tail(&hs_req->queue, &hs_ep->queue);
818
819 if (first)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500820 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100821
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100822 return 0;
823}
824
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500825static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
Lukasz Majewski5ad1d312012-06-14 10:02:26 +0200826 gfp_t gfp_flags)
827{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500828 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -0600829 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +0200830 unsigned long flags = 0;
831 int ret = 0;
832
833 spin_lock_irqsave(&hs->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500834 ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +0200835 spin_unlock_irqrestore(&hs->lock, flags);
836
837 return ret;
838}
839
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500840static void dwc2_hsotg_ep_free_request(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100841 struct usb_request *req)
842{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500843 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100844
845 kfree(hs_req);
846}
847
848/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500849 * dwc2_hsotg_complete_oursetup - setup completion callback
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100850 * @ep: The endpoint the request was on.
851 * @req: The request completed.
852 *
853 * Called on completion of any requests the driver itself
854 * submitted that need cleaning up.
855 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500856static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100857 struct usb_request *req)
858{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500859 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -0600860 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100861
862 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
863
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500864 dwc2_hsotg_ep_free_request(ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100865}
866
867/**
868 * ep_from_windex - convert control wIndex value to endpoint
869 * @hsotg: The driver state.
870 * @windex: The control request wIndex field (in host order).
871 *
872 * Convert the given wIndex into a pointer to an driver endpoint
873 * structure, or return NULL if it is not a valid endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +0200874 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500875static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100876 u32 windex)
877{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500878 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100879 int dir = (windex & USB_DIR_IN) ? 1 : 0;
880 int idx = windex & 0x7F;
881
882 if (windex >= 0x100)
883 return NULL;
884
Lukasz Majewskib3f489b2012-05-04 14:17:09 +0200885 if (idx > hsotg->num_of_eps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100886 return NULL;
887
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +0100888 ep = index_to_ep(hsotg, idx, dir);
889
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100890 if (idx && ep->dir_in != dir)
891 return NULL;
892
893 return ep;
894}
895
896/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500897 * dwc2_hsotg_set_test_mode - Enable usb Test Modes
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100898 * @hsotg: The driver state.
899 * @testmode: requested usb test mode
900 * Enable usb Test Mode requested by the Host.
901 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500902int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100903{
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300904 int dctl = dwc2_readl(hsotg->regs + DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100905
906 dctl &= ~DCTL_TSTCTL_MASK;
907 switch (testmode) {
908 case TEST_J:
909 case TEST_K:
910 case TEST_SE0_NAK:
911 case TEST_PACKET:
912 case TEST_FORCE_EN:
913 dctl |= testmode << DCTL_TSTCTL_SHIFT;
914 break;
915 default:
916 return -EINVAL;
917 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +0300918 dwc2_writel(dctl, hsotg->regs + DCTL);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +0100919 return 0;
920}
921
922/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500923 * dwc2_hsotg_send_reply - send reply to control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100924 * @hsotg: The device state
925 * @ep: Endpoint 0
926 * @buff: Buffer for request
927 * @length: Length of reply.
928 *
929 * Create a request and queue it on the given endpoint. This is useful as
930 * an internal method of sending replies to certain control requests, etc.
931 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500932static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg,
933 struct dwc2_hsotg_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100934 void *buff,
935 int length)
936{
937 struct usb_request *req;
938 int ret;
939
940 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
941
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500942 req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100943 hsotg->ep0_reply = req;
944 if (!req) {
945 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
946 return -ENOMEM;
947 }
948
949 req->buf = hsotg->ep0_buff;
950 req->length = length;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +0100951 /*
952 * zero flag is for sending zlp in DATA IN stage. It has no impact on
953 * STATUS stage.
954 */
955 req->zero = 0;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500956 req->complete = dwc2_hsotg_complete_oursetup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100957
958 if (length)
959 memcpy(req->buf, buff, length);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100960
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500961 ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100962 if (ret) {
963 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
964 return ret;
965 }
966
967 return 0;
968}
969
970/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500971 * dwc2_hsotg_process_req_status - process request GET_STATUS
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100972 * @hsotg: The device state
973 * @ctrl: USB control request
974 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500975static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100976 struct usb_ctrlrequest *ctrl)
977{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -0500978 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
979 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +0100980 __le16 reply;
981 int ret;
982
983 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
984
985 if (!ep0->dir_in) {
986 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
987 return -EINVAL;
988 }
989
990 switch (ctrl->bRequestType & USB_RECIP_MASK) {
991 case USB_RECIP_DEVICE:
992 reply = cpu_to_le16(0); /* bit 0 => self powered,
993 * bit 1 => remote wakeup */
994 break;
995
996 case USB_RECIP_INTERFACE:
997 /* currently, the data result should be zero */
998 reply = cpu_to_le16(0);
999 break;
1000
1001 case USB_RECIP_ENDPOINT:
1002 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
1003 if (!ep)
1004 return -ENOENT;
1005
1006 reply = cpu_to_le16(ep->halted ? 1 : 0);
1007 break;
1008
1009 default:
1010 return 0;
1011 }
1012
1013 if (le16_to_cpu(ctrl->wLength) != 2)
1014 return -EINVAL;
1015
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001016 ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001017 if (ret) {
1018 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1019 return ret;
1020 }
1021
1022 return 1;
1023}
1024
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001025static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001026
1027/**
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001028 * get_ep_head - return the first request on the endpoint
1029 * @hs_ep: The controller endpoint to get
1030 *
1031 * Get the first request on the endpoint.
1032 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001033static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001034{
1035 if (list_empty(&hs_ep->queue))
1036 return NULL;
1037
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001038 return list_first_entry(&hs_ep->queue, struct dwc2_hsotg_req, queue);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001039}
1040
1041/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001042 * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001043 * @hsotg: The device state
1044 * @ctrl: USB control request
1045 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001046static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001047 struct usb_ctrlrequest *ctrl)
1048{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001049 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1050 struct dwc2_hsotg_req *hs_req;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001051 bool restart;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001052 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001053 struct dwc2_hsotg_ep *ep;
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001054 int ret;
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001055 bool halted;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001056 u32 recip;
1057 u32 wValue;
1058 u32 wIndex;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001059
1060 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1061 __func__, set ? "SET" : "CLEAR");
1062
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001063 wValue = le16_to_cpu(ctrl->wValue);
1064 wIndex = le16_to_cpu(ctrl->wIndex);
1065 recip = ctrl->bRequestType & USB_RECIP_MASK;
1066
1067 switch (recip) {
1068 case USB_RECIP_DEVICE:
1069 switch (wValue) {
1070 case USB_DEVICE_TEST_MODE:
1071 if ((wIndex & 0xff) != 0)
1072 return -EINVAL;
1073 if (!set)
1074 return -EINVAL;
1075
1076 hsotg->test_mode = wIndex >> 8;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001077 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001078 if (ret) {
1079 dev_err(hsotg->dev,
1080 "%s: failed to send reply\n", __func__);
1081 return ret;
1082 }
1083 break;
1084 default:
1085 return -ENOENT;
1086 }
1087 break;
1088
1089 case USB_RECIP_ENDPOINT:
1090 ep = ep_from_windex(hsotg, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001091 if (!ep) {
1092 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001093 __func__, wIndex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001094 return -ENOENT;
1095 }
1096
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001097 switch (wValue) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001098 case USB_ENDPOINT_HALT:
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001099 halted = ep->halted;
1100
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001101 dwc2_hsotg_ep_sethalt(&ep->ep, set);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001102
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001103 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Anton Tikhomirov26ab3d02011-04-21 17:06:40 +09001104 if (ret) {
1105 dev_err(hsotg->dev,
1106 "%s: failed to send reply\n", __func__);
1107 return ret;
1108 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001109
Robert Baldygabd9ef7b2013-09-19 11:50:22 +02001110 /*
1111 * we have to complete all requests for ep if it was
1112 * halted, and the halt was cleared by CLEAR_FEATURE
1113 */
1114
1115 if (!set && halted) {
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001116 /*
1117 * If we have request in progress,
1118 * then complete it
1119 */
1120 if (ep->req) {
1121 hs_req = ep->req;
1122 ep->req = NULL;
1123 list_del_init(&hs_req->queue);
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001124 if (hs_req->req.complete) {
1125 spin_unlock(&hsotg->lock);
1126 usb_gadget_giveback_request(
1127 &ep->ep, &hs_req->req);
1128 spin_lock(&hsotg->lock);
1129 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001130 }
1131
1132 /* If we have pending request, then start it */
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001133 if (!ep->req) {
1134 restart = !list_empty(&ep->queue);
1135 if (restart) {
1136 hs_req = get_ep_head(ep);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001137 dwc2_hsotg_start_req(hsotg, ep,
Gregory Herreroc00dd4a2015-01-30 09:09:27 +01001138 hs_req, false);
1139 }
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001140 }
1141 }
1142
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001143 break;
1144
1145 default:
1146 return -ENOENT;
1147 }
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001148 break;
1149 default:
1150 return -ENOENT;
1151 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001152 return 1;
1153}
1154
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001155static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
Robert Baldygaab93e012013-09-19 11:50:17 +02001156
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001157/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001158 * dwc2_hsotg_stall_ep0 - stall ep0
Robert Baldygac9f721b2014-01-14 08:36:00 +01001159 * @hsotg: The device state
1160 *
1161 * Set stall for ep0 as response for setup request.
1162 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001163static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
Jingoo Hane9ebe7c2014-06-03 22:14:56 +09001164{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001165 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Robert Baldygac9f721b2014-01-14 08:36:00 +01001166 u32 reg;
1167 u32 ctrl;
1168
1169 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1170 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1171
1172 /*
1173 * DxEPCTL_Stall will be cleared by EP once it has
1174 * taken effect, so no need to clear later.
1175 */
1176
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001177 ctrl = dwc2_readl(hsotg->regs + reg);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001178 ctrl |= DXEPCTL_STALL;
1179 ctrl |= DXEPCTL_CNAK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001180 dwc2_writel(ctrl, hsotg->regs + reg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001181
1182 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001183 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001184 ctrl, reg, dwc2_readl(hsotg->regs + reg));
Robert Baldygac9f721b2014-01-14 08:36:00 +01001185
1186 /*
1187 * complete won't be called, so we enqueue
1188 * setup request here
1189 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001190 dwc2_hsotg_enqueue_setup(hsotg);
Robert Baldygac9f721b2014-01-14 08:36:00 +01001191}
1192
1193/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001194 * dwc2_hsotg_process_control - process a control request
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001195 * @hsotg: The device state
1196 * @ctrl: The control request received
1197 *
1198 * The controller has received the SETUP phase of a control request, and
1199 * needs to work out what to do next (and whether to pass it on to the
1200 * gadget driver).
1201 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001202static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001203 struct usb_ctrlrequest *ctrl)
1204{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001205 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001206 int ret = 0;
1207 u32 dcfg;
1208
Mian Yousaf Kaukabe525e742015-09-29 12:08:23 +02001209 dev_dbg(hsotg->dev,
1210 "ctrl Type=%02x, Req=%02x, V=%04x, I=%04x, L=%04x\n",
1211 ctrl->bRequestType, ctrl->bRequest, ctrl->wValue,
1212 ctrl->wIndex, ctrl->wLength);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001213
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001214 if (ctrl->wLength == 0) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001215 ep0->dir_in = 1;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001216 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1217 } else if (ctrl->bRequestType & USB_DIR_IN) {
1218 ep0->dir_in = 1;
1219 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1220 } else {
1221 ep0->dir_in = 0;
1222 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1223 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001224
1225 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1226 switch (ctrl->bRequest) {
1227 case USB_REQ_SET_ADDRESS:
Mian Yousaf Kaukab6d713c12015-01-09 13:39:10 +01001228 hsotg->connected = 1;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001229 dcfg = dwc2_readl(hsotg->regs + DCFG);
Dinh Nguyen47a16852014-04-14 14:13:34 -07001230 dcfg &= ~DCFG_DEVADDR_MASK;
Paul Zimmermand5dbd3f2014-04-25 14:18:13 -07001231 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1232 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001233 dwc2_writel(dcfg, hsotg->regs + DCFG);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001234
1235 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1236
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001237 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001238 return;
1239
1240 case USB_REQ_GET_STATUS:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001241 ret = dwc2_hsotg_process_req_status(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001242 break;
1243
1244 case USB_REQ_CLEAR_FEATURE:
1245 case USB_REQ_SET_FEATURE:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001246 ret = dwc2_hsotg_process_req_feature(hsotg, ctrl);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001247 break;
1248 }
1249 }
1250
1251 /* as a fallback, try delivering it to the driver to deal with */
1252
1253 if (ret == 0 && hsotg->driver) {
Robert Baldyga93f599f2013-11-21 13:49:17 +01001254 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001255 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001256 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001257 if (ret < 0)
1258 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1259 }
1260
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001261 /*
1262 * the request is either unhandlable, or is not formatted correctly
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001263 * so respond with a STALL for the status stage to indicate failure.
1264 */
1265
Robert Baldygac9f721b2014-01-14 08:36:00 +01001266 if (ret < 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001267 dwc2_hsotg_stall_ep0(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001268}
1269
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001270/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001271 * dwc2_hsotg_complete_setup - completion of a setup transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001272 * @ep: The endpoint the request was on.
1273 * @req: The request completed.
1274 *
1275 * Called on completion of any requests the driver itself submitted for
1276 * EP0 setup packets
1277 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001278static void dwc2_hsotg_complete_setup(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001279 struct usb_request *req)
1280{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001281 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06001282 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001283
1284 if (req->status < 0) {
1285 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
1286 return;
1287 }
1288
Robert Baldyga93f599f2013-11-21 13:49:17 +01001289 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001290 if (req->actual == 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001291 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001292 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001293 dwc2_hsotg_process_control(hsotg, req->buf);
Robert Baldyga93f599f2013-11-21 13:49:17 +01001294 spin_unlock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001295}
1296
1297/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001298 * dwc2_hsotg_enqueue_setup - start a request for EP0 packets
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001299 * @hsotg: The device state.
1300 *
1301 * Enqueue a request on EP0 if necessary to received any SETUP packets
1302 * received from the host.
1303 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001304static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001305{
1306 struct usb_request *req = hsotg->ctrl_req;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001307 struct dwc2_hsotg_req *hs_req = our_req(req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001308 int ret;
1309
1310 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
1311
1312 req->zero = 0;
1313 req->length = 8;
1314 req->buf = hsotg->ctrl_buff;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001315 req->complete = dwc2_hsotg_complete_setup;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001316
1317 if (!list_empty(&hs_req->queue)) {
1318 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
1319 return;
1320 }
1321
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001322 hsotg->eps_out[0]->dir_in = 0;
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001323 hsotg->eps_out[0]->send_zlp = 0;
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001324 hsotg->ep0_state = DWC2_EP0_SETUP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001325
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001326 ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001327 if (ret < 0) {
1328 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001329 /*
1330 * Don't think there's much we can do other than watch the
1331 * driver fail.
1332 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001333 }
1334}
1335
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001336static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
1337 struct dwc2_hsotg_ep *hs_ep)
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001338{
1339 u32 ctrl;
1340 u8 index = hs_ep->index;
1341 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1342 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
1343
Mian Yousaf Kaukabccb34a92015-01-30 09:09:34 +01001344 if (hs_ep->dir_in)
1345 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
1346 index);
1347 else
1348 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
1349 index);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001350
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001351 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
1352 DXEPTSIZ_XFERSIZE(0), hsotg->regs +
1353 epsiz_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001354
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001355 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001356 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
1357 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
1358 ctrl |= DXEPCTL_USBACTEP;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001359 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001360}
1361
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001362/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001363 * dwc2_hsotg_complete_request - complete a request given to us
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001364 * @hsotg: The device state.
1365 * @hs_ep: The endpoint the request was on.
1366 * @hs_req: The request to complete.
1367 * @result: The result code (0 => Ok, otherwise errno)
1368 *
1369 * The given request has finished, so call the necessary completion
1370 * if it has one and then look to see if we can start a new request
1371 * on the endpoint.
1372 *
1373 * Note, expects the ep to already be locked as appropriate.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001374 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001375static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
1376 struct dwc2_hsotg_ep *hs_ep,
1377 struct dwc2_hsotg_req *hs_req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001378 int result)
1379{
1380 bool restart;
1381
1382 if (!hs_req) {
1383 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
1384 return;
1385 }
1386
1387 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
1388 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
1389
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001390 /*
1391 * only replace the status if we've not already set an error
1392 * from a previous transaction
1393 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001394
1395 if (hs_req->req.status == -EINPROGRESS)
1396 hs_req->req.status = result;
1397
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001398 dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
Mian Yousaf Kaukab7d24c1b2015-01-30 09:09:31 +01001399
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001400 hs_ep->req = NULL;
1401 list_del_init(&hs_req->queue);
1402
1403 if (using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001404 dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001405
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001406 /*
1407 * call the complete request with the locks off, just in case the
1408 * request tries to queue more work for this endpoint.
1409 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001410
1411 if (hs_req->req.complete) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02001412 spin_unlock(&hsotg->lock);
Michal Sojka304f7e52014-09-24 22:43:19 +02001413 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
Lukasz Majewski22258f42012-06-14 10:02:24 +02001414 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001415 }
1416
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001417 /*
1418 * Look to see if there is anything else to do. Note, the completion
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001419 * of the previous request may have caused a new request to be started
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001420 * so be careful when doing this.
1421 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001422
1423 if (!hs_ep->req && result >= 0) {
1424 restart = !list_empty(&hs_ep->queue);
1425 if (restart) {
1426 hs_req = get_ep_head(hs_ep);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001427 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001428 }
1429 }
1430}
1431
1432/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001433 * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001434 * @hsotg: The device state.
1435 * @ep_idx: The endpoint index for the data
1436 * @size: The size of data in the fifo, in bytes
1437 *
1438 * The FIFO status shows there is data to read from the FIFO for a given
1439 * endpoint, so sort out whether we need to read the data into a request
1440 * that has been made for that endpoint.
1441 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001442static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001443{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001444 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
1445 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001446 void __iomem *fifo = hsotg->regs + EPFIFO(ep_idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001447 int to_read;
1448 int max_req;
1449 int read_ptr;
1450
Lukasz Majewski22258f42012-06-14 10:02:24 +02001451
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001452 if (!hs_req) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001453 u32 epctl = dwc2_readl(hsotg->regs + DOEPCTL(ep_idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001454 int ptr;
1455
Robert Baldyga6b448af2014-12-16 11:51:44 +01001456 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001457 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001458 __func__, size, ep_idx, epctl);
1459
1460 /* dump the data from the FIFO, we've nothing we can do */
1461 for (ptr = 0; ptr < size; ptr += 4)
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001462 (void)dwc2_readl(fifo);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001463
1464 return;
1465 }
1466
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001467 to_read = size;
1468 read_ptr = hs_req->req.actual;
1469 max_req = hs_req->req.length - read_ptr;
1470
Ben Dooksa33e7132010-07-19 09:40:49 +01001471 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
1472 __func__, to_read, max_req, read_ptr, hs_req->req.length);
1473
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001474 if (to_read > max_req) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001475 /*
1476 * more data appeared than we where willing
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001477 * to deal with in this request.
1478 */
1479
1480 /* currently we don't deal this */
1481 WARN_ON_ONCE(1);
1482 }
1483
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001484 hs_ep->total_data += to_read;
1485 hs_req->req.actual += to_read;
1486 to_read = DIV_ROUND_UP(to_read, 4);
1487
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001488 /*
1489 * note, we might over-write the buffer end by 3 bytes depending on
1490 * alignment of the data.
1491 */
Matt Porter1a7ed5b2014-02-03 10:29:09 -05001492 ioread32_rep(fifo, hs_req->req.buf + read_ptr, to_read);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001493}
1494
1495/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001496 * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001497 * @hsotg: The device instance
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001498 * @dir_in: If IN zlp
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001499 *
1500 * Generate a zero-length IN packet request for terminating a SETUP
1501 * transaction.
1502 *
1503 * Note, since we don't write any data to the TxFIFO, then it is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001504 * currently believed that we do not need to wait for any space in
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001505 * the TxFIFO.
1506 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001507static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001508{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001509 /* eps_out[0] is used in both directions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001510 hsotg->eps_out[0]->dir_in = dir_in;
1511 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001512
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001513 dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001514}
1515
1516/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001517 * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001518 * @hsotg: The device instance
1519 * @epnum: The endpoint received from
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001520 *
1521 * The RXFIFO has delivered an OutDone event, which means that the data
1522 * transfer for an OUT endpoint has been completed, either by a short
1523 * packet or by the finish of a transfer.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001524 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001525static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001526{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001527 u32 epsize = dwc2_readl(hsotg->regs + DOEPTSIZ(epnum));
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001528 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
1529 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001530 struct usb_request *req = &hs_req->req;
Dinh Nguyen47a16852014-04-14 14:13:34 -07001531 unsigned size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001532 int result = 0;
1533
1534 if (!hs_req) {
1535 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
1536 return;
1537 }
1538
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001539 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
1540 dev_dbg(hsotg->dev, "zlp packet received\n");
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001541 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
1542 dwc2_hsotg_enqueue_setup(hsotg);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001543 return;
1544 }
1545
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001546 if (using_dma(hsotg)) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001547 unsigned size_done;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001548
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001549 /*
1550 * Calculate the size of the transfer by checking how much
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001551 * is left in the endpoint size register and then working it
1552 * out from the amount we loaded for the transfer.
1553 *
1554 * We need to do this as DMA pointers are always 32bit aligned
1555 * so may overshoot/undershoot the transfer.
1556 */
1557
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001558 size_done = hs_ep->size_loaded - size_left;
1559 size_done += hs_ep->last_load;
1560
1561 req->actual = size_done;
1562 }
1563
Ben Dooksa33e7132010-07-19 09:40:49 +01001564 /* if there is more request to do, schedule new transfer */
1565 if (req->actual < req->length && size_left == 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001566 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Ben Dooksa33e7132010-07-19 09:40:49 +01001567 return;
1568 }
1569
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001570 if (req->actual < req->length && req->short_not_ok) {
1571 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
1572 __func__, req->actual, req->length);
1573
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001574 /*
1575 * todo - what should we return here? there's no one else
1576 * even bothering to check the status.
1577 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001578 }
1579
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001580 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
1581 /* Move to STATUS IN */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001582 dwc2_hsotg_ep0_zlp(hsotg, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001583 return;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001584 }
1585
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001586 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001587}
1588
1589/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001590 * dwc2_hsotg_read_frameno - read current frame number
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001591 * @hsotg: The device instance
1592 *
1593 * Return the current frame number
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001594 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001595static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001596{
1597 u32 dsts;
1598
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001599 dsts = dwc2_readl(hsotg->regs + DSTS);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001600 dsts &= DSTS_SOFFN_MASK;
1601 dsts >>= DSTS_SOFFN_SHIFT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001602
1603 return dsts;
1604}
1605
1606/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001607 * dwc2_hsotg_handle_rx - RX FIFO has data
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001608 * @hsotg: The device instance
1609 *
1610 * The IRQ handler has detected that the RX FIFO has some data in it
1611 * that requires processing, so find out what is in there and do the
1612 * appropriate read.
1613 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001614 * The RXFIFO is a true FIFO, the packets coming out are still in packet
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001615 * chunks, so if you have x packets received on an endpoint you'll get x
1616 * FIFO events delivered, each with a packet's worth of data in it.
1617 *
1618 * When using DMA, we should not be processing events from the RXFIFO
1619 * as the actual data should be sent to the memory directly and we turn
1620 * on the completion interrupts to get notifications of transfer completion.
1621 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001622static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001623{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001624 u32 grxstsr = dwc2_readl(hsotg->regs + GRXSTSP);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001625 u32 epnum, status, size;
1626
1627 WARN_ON(using_dma(hsotg));
1628
Dinh Nguyen47a16852014-04-14 14:13:34 -07001629 epnum = grxstsr & GRXSTS_EPNUM_MASK;
1630 status = grxstsr & GRXSTS_PKTSTS_MASK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001631
Dinh Nguyen47a16852014-04-14 14:13:34 -07001632 size = grxstsr & GRXSTS_BYTECNT_MASK;
1633 size >>= GRXSTS_BYTECNT_SHIFT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001634
Mian Yousaf Kaukabd7c747c2015-01-30 09:09:30 +01001635 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001636 __func__, grxstsr, size, epnum);
1637
Dinh Nguyen47a16852014-04-14 14:13:34 -07001638 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
1639 case GRXSTS_PKTSTS_GLOBALOUTNAK:
1640 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001641 break;
1642
Dinh Nguyen47a16852014-04-14 14:13:34 -07001643 case GRXSTS_PKTSTS_OUTDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001644 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001645 dwc2_hsotg_read_frameno(hsotg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001646
1647 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001648 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001649 break;
1650
Dinh Nguyen47a16852014-04-14 14:13:34 -07001651 case GRXSTS_PKTSTS_SETUPDONE:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001652 dev_dbg(hsotg->dev,
1653 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001654 dwc2_hsotg_read_frameno(hsotg),
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001655 dwc2_readl(hsotg->regs + DOEPCTL(0)));
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001656 /*
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001657 * Call dwc2_hsotg_handle_outdone here if it was not called from
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001658 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
1659 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
1660 */
1661 if (hsotg->ep0_state == DWC2_EP0_SETUP)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001662 dwc2_hsotg_handle_outdone(hsotg, epnum);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001663 break;
1664
Dinh Nguyen47a16852014-04-14 14:13:34 -07001665 case GRXSTS_PKTSTS_OUTRX:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001666 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001667 break;
1668
Dinh Nguyen47a16852014-04-14 14:13:34 -07001669 case GRXSTS_PKTSTS_SETUPRX:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001670 dev_dbg(hsotg->dev,
1671 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001672 dwc2_hsotg_read_frameno(hsotg),
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001673 dwc2_readl(hsotg->regs + DOEPCTL(0)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001674
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001675 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
1676
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001677 dwc2_hsotg_rx_data(hsotg, epnum, size);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001678 break;
1679
1680 default:
1681 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
1682 __func__, grxstsr);
1683
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001684 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001685 break;
1686 }
1687}
1688
1689/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001690 * dwc2_hsotg_ep0_mps - turn max packet size into register setting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001691 * @mps: The maximum packet size in bytes.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001692 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001693static u32 dwc2_hsotg_ep0_mps(unsigned int mps)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001694{
1695 switch (mps) {
1696 case 64:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001697 return D0EPCTL_MPS_64;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001698 case 32:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001699 return D0EPCTL_MPS_32;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001700 case 16:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001701 return D0EPCTL_MPS_16;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001702 case 8:
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001703 return D0EPCTL_MPS_8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001704 }
1705
1706 /* bad max packet size, warn and return invalid result */
1707 WARN_ON(1);
1708 return (u32)-1;
1709}
1710
1711/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001712 * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001713 * @hsotg: The driver state.
1714 * @ep: The index number of the endpoint
1715 * @mps: The maximum packet size in bytes
1716 *
1717 * Configure the maximum packet size for the given endpoint, updating
1718 * the hardware control registers to reflect this.
1719 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001720static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001721 unsigned int ep, unsigned int mps, unsigned int dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001722{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001723 struct dwc2_hsotg_ep *hs_ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001724 void __iomem *regs = hsotg->regs;
1725 u32 mpsval;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001726 u32 mcval;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001727 u32 reg;
1728
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001729 hs_ep = index_to_ep(hsotg, ep, dir_in);
1730 if (!hs_ep)
1731 return;
1732
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001733 if (ep == 0) {
1734 /* EP0 is a special case */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001735 mpsval = dwc2_hsotg_ep0_mps(mps);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001736 if (mpsval > 3)
1737 goto bad_mps;
Robert Baldygae9edd1992013-10-09 08:20:02 +02001738 hs_ep->ep.maxpacket = mps;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001739 hs_ep->mc = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001740 } else {
Dinh Nguyen47a16852014-04-14 14:13:34 -07001741 mpsval = mps & DXEPCTL_MPS_MASK;
Robert Baldygae9edd1992013-10-09 08:20:02 +02001742 if (mpsval > 1024)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001743 goto bad_mps;
Robert Baldyga4fca54a2013-10-09 09:00:02 +02001744 mcval = ((mps >> 11) & 0x3) + 1;
1745 hs_ep->mc = mcval;
1746 if (mcval > 3)
1747 goto bad_mps;
Robert Baldygae9edd1992013-10-09 08:20:02 +02001748 hs_ep->ep.maxpacket = mpsval;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001749 }
1750
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001751 if (dir_in) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001752 reg = dwc2_readl(regs + DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001753 reg &= ~DXEPCTL_MPS_MASK;
1754 reg |= mpsval;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001755 dwc2_writel(reg, regs + DIEPCTL(ep));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001756 } else {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001757 reg = dwc2_readl(regs + DOEPCTL(ep));
Dinh Nguyen47a16852014-04-14 14:13:34 -07001758 reg &= ~DXEPCTL_MPS_MASK;
Anton Tikhomirov659ad602012-03-06 14:07:29 +09001759 reg |= mpsval;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001760 dwc2_writel(reg, regs + DOEPCTL(ep));
Anton Tikhomirov659ad602012-03-06 14:07:29 +09001761 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001762
1763 return;
1764
1765bad_mps:
1766 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
1767}
1768
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001769/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001770 * dwc2_hsotg_txfifo_flush - flush Tx FIFO
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001771 * @hsotg: The driver state
1772 * @idx: The index for the endpoint (0..15)
1773 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001774static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001775{
1776 int timeout;
1777 int val;
1778
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001779 dwc2_writel(GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
1780 hsotg->regs + GRSTCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001781
1782 /* wait until the fifo is flushed */
1783 timeout = 100;
1784
1785 while (1) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001786 val = dwc2_readl(hsotg->regs + GRSTCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001787
Dinh Nguyen47a16852014-04-14 14:13:34 -07001788 if ((val & (GRSTCTL_TXFFLSH)) == 0)
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001789 break;
1790
1791 if (--timeout == 0) {
1792 dev_err(hsotg->dev,
1793 "%s: timeout flushing fifo (GRSTCTL=%08x)\n",
1794 __func__, val);
Marek Szyprowskie0cbe592014-09-09 10:44:10 +02001795 break;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001796 }
1797
1798 udelay(1);
1799 }
1800}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001801
1802/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001803 * dwc2_hsotg_trytx - check to see if anything needs transmitting
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001804 * @hsotg: The driver state
1805 * @hs_ep: The driver endpoint to check.
1806 *
1807 * Check to see if there is a request that has data to send, and if so
1808 * make an attempt to write data into the FIFO.
1809 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001810static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg,
1811 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001812{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001813 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001814
Robert Baldygaafcf4162013-09-19 11:50:19 +02001815 if (!hs_ep->dir_in || !hs_req) {
1816 /**
1817 * if request is not enqueued, we disable interrupts
1818 * for endpoints, excepting ep0
1819 */
1820 if (hs_ep->index != 0)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001821 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index,
Robert Baldygaafcf4162013-09-19 11:50:19 +02001822 hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001823 return 0;
Robert Baldygaafcf4162013-09-19 11:50:19 +02001824 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001825
1826 if (hs_req->req.actual < hs_req->req.length) {
1827 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
1828 hs_ep->index);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001829 return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001830 }
1831
1832 return 0;
1833}
1834
1835/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001836 * dwc2_hsotg_complete_in - complete IN transfer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001837 * @hsotg: The device state.
1838 * @hs_ep: The endpoint that has just completed.
1839 *
1840 * An IN transfer has been completed, update the transfer's state and then
1841 * call the relevant completion routines.
1842 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001843static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg,
1844 struct dwc2_hsotg_ep *hs_ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001845{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001846 struct dwc2_hsotg_req *hs_req = hs_ep->req;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001847 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001848 int size_left, size_done;
1849
1850 if (!hs_req) {
1851 dev_dbg(hsotg->dev, "XferCompl but no req\n");
1852 return;
1853 }
1854
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02001855 /* Finish ZLP handling for IN EP0 transactions */
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001856 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
1857 dev_dbg(hsotg->dev, "zlp packet sent\n");
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001858 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001859 if (hsotg->test_mode) {
1860 int ret;
1861
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001862 ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001863 if (ret < 0) {
1864 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
1865 hsotg->test_mode);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001866 dwc2_hsotg_stall_ep0(hsotg);
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01001867 return;
1868 }
1869 }
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001870 dwc2_hsotg_enqueue_setup(hsotg);
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02001871 return;
1872 }
1873
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001874 /*
1875 * Calculate the size of the transfer by checking how much is left
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001876 * in the endpoint size register and then working it out from
1877 * the amount we loaded for the transfer.
1878 *
1879 * We do this even for DMA, as the transfer may have incremented
1880 * past the end of the buffer (DMA transfers are always 32bit
1881 * aligned).
1882 */
1883
Dinh Nguyen47a16852014-04-14 14:13:34 -07001884 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001885
1886 size_done = hs_ep->size_loaded - size_left;
1887 size_done += hs_ep->last_load;
1888
1889 if (hs_req->req.actual != size_done)
1890 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
1891 __func__, hs_req->req.actual, size_done);
1892
1893 hs_req->req.actual = size_done;
Lukasz Majewskid3ca0252012-05-04 14:17:04 +02001894 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
1895 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001896
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001897 if (!size_left && hs_req->req.actual < hs_req->req.length) {
1898 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001899 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001900 return;
1901 }
1902
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001903 /* Zlp for all endpoints, for ep0 only in DATA IN stage */
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001904 if (hs_ep->send_zlp) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001905 dwc2_hsotg_program_zlp(hsotg, hs_ep);
Mian Yousaf Kaukab8a20fa42015-01-09 13:39:03 +01001906 hs_ep->send_zlp = 0;
Mian Yousaf Kaukabf71b5e22015-01-09 13:38:59 +01001907 /* transfer will be completed on next complete interrupt */
1908 return;
1909 }
1910
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001911 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
1912 /* Move to STATUS OUT */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001913 dwc2_hsotg_ep0_zlp(hsotg, false);
Mian Yousaf Kaukabfe0b94a2015-01-09 13:38:58 +01001914 return;
1915 }
1916
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001917 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001918}
1919
1920/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001921 * dwc2_hsotg_epint - handle an in/out endpoint interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001922 * @hsotg: The driver state
1923 * @idx: The index for the endpoint (0..15)
1924 * @dir_in: Set if this is an IN endpoint
1925 *
1926 * Process and clear any interrupt pending for an individual endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001927 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001928static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001929 int dir_in)
1930{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001931 struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02001932 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
1933 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
1934 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001935 u32 ints;
Robert Baldyga1479e842013-10-09 08:41:57 +02001936 u32 ctrl;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001937
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001938 ints = dwc2_readl(hsotg->regs + epint_reg);
1939 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001940
Anton Tikhomirova3395f02011-04-21 17:06:39 +09001941 /* Clear endpoint interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001942 dwc2_writel(ints, hsotg->regs + epint_reg);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09001943
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01001944 if (!hs_ep) {
1945 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
1946 __func__, idx, dir_in ? "in" : "out");
1947 return;
1948 }
1949
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001950 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
1951 __func__, idx, dir_in ? "in" : "out", ints);
1952
Mian Yousaf Kaukabb787d752015-01-09 13:38:43 +01001953 /* Don't process XferCompl interrupt if it is a setup packet */
1954 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
1955 ints &= ~DXEPINT_XFERCOMPL;
1956
Dinh Nguyen47a16852014-04-14 14:13:34 -07001957 if (ints & DXEPINT_XFERCOMPL) {
Robert Baldyga1479e842013-10-09 08:41:57 +02001958 if (hs_ep->isochronous && hs_ep->interval == 1) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07001959 if (ctrl & DXEPCTL_EOFRNUM)
1960 ctrl |= DXEPCTL_SETEVENFR;
Robert Baldyga1479e842013-10-09 08:41:57 +02001961 else
Dinh Nguyen47a16852014-04-14 14:13:34 -07001962 ctrl |= DXEPCTL_SETODDFR;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001963 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
Robert Baldyga1479e842013-10-09 08:41:57 +02001964 }
1965
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001966 dev_dbg(hsotg->dev,
Dinh Nguyen47a16852014-04-14 14:13:34 -07001967 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001968 __func__, dwc2_readl(hsotg->regs + epctl_reg),
1969 dwc2_readl(hsotg->regs + epsiz_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001970
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001971 /*
1972 * we get OutDone from the FIFO, so we only need to look
1973 * at completing IN requests here
1974 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001975 if (dir_in) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001976 dwc2_hsotg_complete_in(hsotg, hs_ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001977
Ben Dooksc9a64ea2010-07-19 09:40:46 +01001978 if (idx == 0 && !hs_ep->req)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001979 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001980 } else if (using_dma(hsotg)) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02001981 /*
1982 * We're using DMA, we need to fire an OutDone here
1983 * as we ignore the RXFIFO.
1984 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001985
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001986 dwc2_hsotg_handle_outdone(hsotg, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001987 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001988 }
1989
Dinh Nguyen47a16852014-04-14 14:13:34 -07001990 if (ints & DXEPINT_EPDISBLD) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001991 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01001992
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001993 if (dir_in) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03001994 int epctl = dwc2_readl(hsotg->regs + epctl_reg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001995
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05001996 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09001997
Dinh Nguyen47a16852014-04-14 14:13:34 -07001998 if ((epctl & DXEPCTL_STALL) &&
1999 (epctl & DXEPCTL_EPTYPE_BULK)) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002000 int dctl = dwc2_readl(hsotg->regs + DCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002001
Dinh Nguyen47a16852014-04-14 14:13:34 -07002002 dctl |= DCTL_CGNPINNAK;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002003 dwc2_writel(dctl, hsotg->regs + DCTL);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002004 }
2005 }
2006 }
2007
Dinh Nguyen47a16852014-04-14 14:13:34 -07002008 if (ints & DXEPINT_AHBERR)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002009 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002010
Dinh Nguyen47a16852014-04-14 14:13:34 -07002011 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002012 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
2013
2014 if (using_dma(hsotg) && idx == 0) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002015 /*
2016 * this is the notification we've received a
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002017 * setup packet. In non-DMA mode we'd get this
2018 * from the RXFIFO, instead we need to process
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002019 * the setup here.
2020 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002021
2022 if (dir_in)
2023 WARN_ON_ONCE(1);
2024 else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002025 dwc2_hsotg_handle_outdone(hsotg, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002026 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002027 }
2028
Dinh Nguyen47a16852014-04-14 14:13:34 -07002029 if (ints & DXEPINT_BACK2BACKSETUP)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002030 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002031
Robert Baldyga1479e842013-10-09 08:41:57 +02002032 if (dir_in && !hs_ep->isochronous) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002033 /* not sure if this is important, but we'll clear it anyway */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002034 if (ints & DIEPMSK_INTKNTXFEMPMSK) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002035 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
2036 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002037 }
2038
2039 /* this probably means something bad is happening */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002040 if (ints & DIEPMSK_INTKNEPMISMSK) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002041 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
2042 __func__, idx);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002043 }
Ben Dooks10aebc72010-07-19 09:40:44 +01002044
2045 /* FIFO has space or is empty (see GAHBCFG) */
2046 if (hsotg->dedicated_fifos &&
Dinh Nguyen47a16852014-04-14 14:13:34 -07002047 ints & DIEPMSK_TXFIFOEMPTY) {
Ben Dooks10aebc72010-07-19 09:40:44 +01002048 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
2049 __func__, idx);
Anton Tikhomirov70fa0302012-03-06 14:08:29 +09002050 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002051 dwc2_hsotg_trytx(hsotg, hs_ep);
Ben Dooks10aebc72010-07-19 09:40:44 +01002052 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002053 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002054}
2055
2056/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002057 * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002058 * @hsotg: The device state.
2059 *
2060 * Handle updating the device settings after the enumeration phase has
2061 * been completed.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002062 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002063static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002064{
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002065 u32 dsts = dwc2_readl(hsotg->regs + DSTS);
Jingoo Han9b2667f2014-08-20 12:04:09 +09002066 int ep0_mps = 0, ep_mps = 8;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002067
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002068 /*
2069 * This should signal the finish of the enumeration phase
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002070 * of the USB handshaking, so we should now know what rate
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002071 * we connected at.
2072 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002073
2074 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
2075
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002076 /*
2077 * note, since we're limited by the size of transfer on EP0, and
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002078 * it seems IN transfers must be a even number of packets we do
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002079 * not advertise a 64byte MPS on EP0.
2080 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002081
2082 /* catch both EnumSpd_FS and EnumSpd_FS48 */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002083 switch (dsts & DSTS_ENUMSPD_MASK) {
2084 case DSTS_ENUMSPD_FS:
2085 case DSTS_ENUMSPD_FS48:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002086 hsotg->gadget.speed = USB_SPEED_FULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002087 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01002088 ep_mps = 1023;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002089 break;
2090
Dinh Nguyen47a16852014-04-14 14:13:34 -07002091 case DSTS_ENUMSPD_HS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002092 hsotg->gadget.speed = USB_SPEED_HIGH;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002093 ep0_mps = EP0_MPS_LIMIT;
Robert Baldyga295538f2013-12-06 13:03:44 +01002094 ep_mps = 1024;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002095 break;
2096
Dinh Nguyen47a16852014-04-14 14:13:34 -07002097 case DSTS_ENUMSPD_LS:
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002098 hsotg->gadget.speed = USB_SPEED_LOW;
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002099 /*
2100 * note, we don't actually support LS in this driver at the
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002101 * moment, and the documentation seems to imply that it isn't
2102 * supported by the PHYs on some of the devices.
2103 */
2104 break;
2105 }
Michal Nazarewicze538dfd2011-08-30 17:11:19 +02002106 dev_info(hsotg->dev, "new device is %s\n",
2107 usb_speed_string(hsotg->gadget.speed));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002108
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002109 /*
2110 * we should now know the maximum packet size for an
2111 * endpoint, so set the endpoints to a default value.
2112 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002113
2114 if (ep0_mps) {
2115 int i;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002116 /* Initialize ep0 for both in and out directions */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002117 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 1);
2118 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002119 for (i = 1; i < hsotg->num_of_eps; i++) {
2120 if (hsotg->eps_in[i])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002121 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 1);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002122 if (hsotg->eps_out[i])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002123 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 0);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002124 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002125 }
2126
2127 /* ensure after enumeration our EP0 is active */
2128
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002129 dwc2_hsotg_enqueue_setup(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002130
2131 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002132 dwc2_readl(hsotg->regs + DIEPCTL0),
2133 dwc2_readl(hsotg->regs + DOEPCTL0));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002134}
2135
2136/**
2137 * kill_all_requests - remove all requests from the endpoint's queue
2138 * @hsotg: The device state.
2139 * @ep: The endpoint the requests may be on.
2140 * @result: The result code to use.
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002141 *
2142 * Go through the requests on the given endpoint and mark them
2143 * completed with the given result code.
2144 */
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002145static void kill_all_requests(struct dwc2_hsotg *hsotg,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002146 struct dwc2_hsotg_ep *ep,
Robert Baldyga6b448af2014-12-16 11:51:44 +01002147 int result)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002148{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002149 struct dwc2_hsotg_req *req, *treq;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002150 unsigned size;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002151
Robert Baldyga6b448af2014-12-16 11:51:44 +01002152 ep->req = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002153
Robert Baldyga6b448af2014-12-16 11:51:44 +01002154 list_for_each_entry_safe(req, treq, &ep->queue, queue)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002155 dwc2_hsotg_complete_request(hsotg, ep, req,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002156 result);
Robert Baldyga6b448af2014-12-16 11:51:44 +01002157
Robert Baldygab203d0a2014-09-09 10:44:56 +02002158 if (!hsotg->dedicated_fifos)
2159 return;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002160 size = (dwc2_readl(hsotg->regs + DTXFSTS(ep->index)) & 0xffff) * 4;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002161 if (size < ep->fifo_size)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002162 dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002163}
2164
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002165/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002166 * dwc2_hsotg_disconnect - disconnect service
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002167 * @hsotg: The device state.
2168 *
Lukasz Majewski5e891342012-05-04 14:17:07 +02002169 * The device has been disconnected. Remove all current
2170 * transactions and signal the gadget driver that this
2171 * has happened.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002172 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002173void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002174{
2175 unsigned ep;
2176
Marek Szyprowski4ace06e2014-11-21 15:14:47 +01002177 if (!hsotg->connected)
2178 return;
2179
2180 hsotg->connected = 0;
Gregory Herrero9e14d0a2015-01-30 09:09:28 +01002181 hsotg->test_mode = 0;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002182
2183 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
2184 if (hsotg->eps_in[ep])
2185 kill_all_requests(hsotg, hsotg->eps_in[ep],
2186 -ESHUTDOWN);
2187 if (hsotg->eps_out[ep])
2188 kill_all_requests(hsotg, hsotg->eps_out[ep],
2189 -ESHUTDOWN);
2190 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002191
2192 call_gadget(hsotg, disconnect);
Gregory Herrero065d3932015-09-22 15:16:54 +02002193 hsotg->lx_state = DWC2_L3;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002194}
2195
2196/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002197 * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002198 * @hsotg: The device state:
2199 * @periodic: True if this is a periodic FIFO interrupt
2200 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002201static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002202{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002203 struct dwc2_hsotg_ep *ep;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002204 int epno, ret;
2205
2206 /* look through for any more data to transmit */
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02002207 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002208 ep = index_to_ep(hsotg, epno, 1);
2209
2210 if (!ep)
2211 continue;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002212
2213 if (!ep->dir_in)
2214 continue;
2215
2216 if ((periodic && !ep->periodic) ||
2217 (!periodic && ep->periodic))
2218 continue;
2219
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002220 ret = dwc2_hsotg_trytx(hsotg, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002221 if (ret < 0)
2222 break;
2223 }
2224}
2225
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002226/* IRQ flags which will trigger a retry around the IRQ loop */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002227#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
2228 GINTSTS_PTXFEMP | \
2229 GINTSTS_RXFLVL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002230
2231/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002232 * dwc2_hsotg_corereset - issue softreset to the core
Lukasz Majewski308d7342012-05-04 14:17:05 +02002233 * @hsotg: The device state
2234 *
2235 * Issue a soft reset to the core, and await the core finishing it.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002236 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002237static int dwc2_hsotg_corereset(struct dwc2_hsotg *hsotg)
Lukasz Majewski308d7342012-05-04 14:17:05 +02002238{
2239 int timeout;
2240 u32 grstctl;
2241
2242 dev_dbg(hsotg->dev, "resetting core\n");
2243
2244 /* issue soft reset */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002245 dwc2_writel(GRSTCTL_CSFTRST, hsotg->regs + GRSTCTL);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002246
Du, Changbin2868fea2012-07-24 08:19:25 +08002247 timeout = 10000;
Lukasz Majewski308d7342012-05-04 14:17:05 +02002248 do {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002249 grstctl = dwc2_readl(hsotg->regs + GRSTCTL);
Dinh Nguyen47a16852014-04-14 14:13:34 -07002250 } while ((grstctl & GRSTCTL_CSFTRST) && timeout-- > 0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002251
Dinh Nguyen47a16852014-04-14 14:13:34 -07002252 if (grstctl & GRSTCTL_CSFTRST) {
Lukasz Majewski308d7342012-05-04 14:17:05 +02002253 dev_err(hsotg->dev, "Failed to get CSftRst asserted\n");
2254 return -EINVAL;
2255 }
2256
Du, Changbin2868fea2012-07-24 08:19:25 +08002257 timeout = 10000;
Lukasz Majewski308d7342012-05-04 14:17:05 +02002258
2259 while (1) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002260 u32 grstctl = dwc2_readl(hsotg->regs + GRSTCTL);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002261
2262 if (timeout-- < 0) {
2263 dev_info(hsotg->dev,
2264 "%s: reset failed, GRSTCTL=%08x\n",
2265 __func__, grstctl);
2266 return -ETIMEDOUT;
2267 }
2268
Dinh Nguyen47a16852014-04-14 14:13:34 -07002269 if (!(grstctl & GRSTCTL_AHBIDLE))
Lukasz Majewski308d7342012-05-04 14:17:05 +02002270 continue;
2271
2272 break; /* reset done */
2273 }
2274
2275 dev_dbg(hsotg->dev, "reset successful\n");
2276 return 0;
2277}
2278
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002279/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002280 * dwc2_hsotg_core_init - issue softreset to the core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002281 * @hsotg: The device state
2282 *
2283 * Issue a soft reset to the core, and await the core finishing it.
2284 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002285void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002286 bool is_usb_reset)
Lukasz Majewski308d7342012-05-04 14:17:05 +02002287{
Gregory Herrero1ee69032015-09-29 12:08:27 +02002288 u32 intmsk;
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002289 u32 val;
2290
Mian Yousaf Kaukab5390d432015-09-29 12:08:25 +02002291 /* Kill any ep0 requests as controller will be reinitialized */
2292 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
2293
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002294 if (!is_usb_reset)
Gregory Herrero86de4892015-09-29 12:08:21 +02002295 if (dwc2_hsotg_corereset(hsotg))
2296 return;
Lukasz Majewski308d7342012-05-04 14:17:05 +02002297
2298 /*
2299 * we must now enable ep0 ready for host detection and then
2300 * set configuration.
2301 */
2302
2303 /* set the PLL on, remove the HNP/SRP and set the PHY */
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01002304 val = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002305 dwc2_writel(hsotg->phyif | GUSBCFG_TOUTCAL(7) |
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01002306 (val << GUSBCFG_USBTRDTIM_SHIFT), hsotg->regs + GUSBCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002307
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002308 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002309
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002310 if (!is_usb_reset)
2311 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002312
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002313 dwc2_writel(DCFG_EPMISCNT(1) | DCFG_DEVSPD_HS, hsotg->regs + DCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002314
2315 /* Clear any pending OTG interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002316 dwc2_writel(0xffffffff, hsotg->regs + GOTGINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002317
2318 /* Clear any pending interrupts */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002319 dwc2_writel(0xffffffff, hsotg->regs + GINTSTS);
Gregory Herrero1ee69032015-09-29 12:08:27 +02002320 intmsk = GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002321 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
Gregory Herrero1ee69032015-09-29 12:08:27 +02002322 GINTSTS_USBRST | GINTSTS_RESETDET |
2323 GINTSTS_ENUMDONE | GINTSTS_OTGINT |
2324 GINTSTS_USBSUSP | GINTSTS_WKUPINT;
2325
2326 if (hsotg->core_params->external_id_pin_ctl <= 0)
2327 intmsk |= GINTSTS_CONIDSTSCHNG;
2328
2329 dwc2_writel(intmsk, hsotg->regs + GINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002330
2331 if (using_dma(hsotg))
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002332 dwc2_writel(GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
2333 (GAHBCFG_HBSTLEN_INCR4 << GAHBCFG_HBSTLEN_SHIFT),
2334 hsotg->regs + GAHBCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002335 else
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002336 dwc2_writel(((hsotg->dedicated_fifos) ?
2337 (GAHBCFG_NP_TXF_EMP_LVL |
2338 GAHBCFG_P_TXF_EMP_LVL) : 0) |
2339 GAHBCFG_GLBL_INTR_EN, hsotg->regs + GAHBCFG);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002340
2341 /*
Robert Baldyga8acc8292013-09-19 11:50:23 +02002342 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
2343 * when we have no data to transfer. Otherwise we get being flooded by
2344 * interrupts.
Lukasz Majewski308d7342012-05-04 14:17:05 +02002345 */
2346
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002347 dwc2_writel(((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
Mian Yousaf Kaukab6ff2e832015-01-09 13:38:42 +01002348 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002349 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
2350 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
2351 DIEPMSK_INTKNEPMISMSK,
2352 hsotg->regs + DIEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002353
2354 /*
2355 * don't need XferCompl, we get that from RXFIFO in slave mode. In
2356 * DMA mode we may need this.
2357 */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002358 dwc2_writel((using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002359 DIEPMSK_TIMEOUTMSK) : 0) |
2360 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
2361 DOEPMSK_SETUPMSK,
2362 hsotg->regs + DOEPMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002363
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002364 dwc2_writel(0, hsotg->regs + DAINTMSK);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002365
2366 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002367 dwc2_readl(hsotg->regs + DIEPCTL0),
2368 dwc2_readl(hsotg->regs + DOEPCTL0));
Lukasz Majewski308d7342012-05-04 14:17:05 +02002369
2370 /* enable in and out endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002371 dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002372
2373 /*
2374 * Enable the RXFIFO when in slave mode, as this is how we collect
2375 * the data. In DMA mode, we get events from the FIFO but also
2376 * things we cannot process, so do not use it.
2377 */
2378 if (!using_dma(hsotg))
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002379 dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002380
2381 /* Enable interrupts for EP0 in and out */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002382 dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1);
2383 dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002384
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002385 if (!is_usb_reset) {
2386 __orr32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2387 udelay(10); /* see openiboot */
2388 __bic32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2389 }
Lukasz Majewski308d7342012-05-04 14:17:05 +02002390
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002391 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg->regs + DCTL));
Lukasz Majewski308d7342012-05-04 14:17:05 +02002392
2393 /*
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002394 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
Lukasz Majewski308d7342012-05-04 14:17:05 +02002395 * writing to the EPCTL register..
2396 */
2397
2398 /* set to read 1 8byte packet */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002399 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002400 DXEPTSIZ_XFERSIZE(8), hsotg->regs + DOEPTSIZ0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002401
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002402 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002403 DXEPCTL_CNAK | DXEPCTL_EPENA |
2404 DXEPCTL_USBACTEP,
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002405 hsotg->regs + DOEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002406
2407 /* enable, but don't activate EP0in */
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002408 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
Dinh Nguyen47a16852014-04-14 14:13:34 -07002409 DXEPCTL_USBACTEP, hsotg->regs + DIEPCTL0);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002410
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002411 dwc2_hsotg_enqueue_setup(hsotg);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002412
2413 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002414 dwc2_readl(hsotg->regs + DIEPCTL0),
2415 dwc2_readl(hsotg->regs + DOEPCTL0));
Lukasz Majewski308d7342012-05-04 14:17:05 +02002416
2417 /* clear global NAKs */
Gregory Herrero643cc4d2015-01-30 09:09:32 +01002418 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
2419 if (!is_usb_reset)
2420 val |= DCTL_SFTDISCON;
2421 __orr32(hsotg->regs + DCTL, val);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002422
2423 /* must be at-least 3ms to allow bus to see disconnect */
2424 mdelay(3);
2425
Gregory Herrero065d3932015-09-22 15:16:54 +02002426 hsotg->lx_state = DWC2_L0;
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02002427}
Marek Szyprowskiac3c81f2014-10-20 12:45:35 +02002428
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002429static void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02002430{
2431 /* set the soft-disconnect bit */
2432 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
2433}
2434
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002435void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg)
Marek Szyprowskiad38dc52014-10-20 12:45:36 +02002436{
Lukasz Majewski308d7342012-05-04 14:17:05 +02002437 /* remove the soft-disconnect and let's go */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002438 __bic32(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewski308d7342012-05-04 14:17:05 +02002439}
2440
2441/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002442 * dwc2_hsotg_irq - handle device interrupt
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002443 * @irq: The IRQ number triggered
2444 * @pw: The pw value when registered the handler.
2445 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002446static irqreturn_t dwc2_hsotg_irq(int irq, void *pw)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002447{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002448 struct dwc2_hsotg *hsotg = pw;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002449 int retry_count = 8;
2450 u32 gintsts;
2451 u32 gintmsk;
2452
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002453 spin_lock(&hsotg->lock);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002454irq_retry:
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002455 gintsts = dwc2_readl(hsotg->regs + GINTSTS);
2456 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002457
2458 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
2459 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
2460
2461 gintsts &= gintmsk;
2462
Dinh Nguyen47a16852014-04-14 14:13:34 -07002463 if (gintsts & GINTSTS_ENUMDONE) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002464 dwc2_writel(GINTSTS_ENUMDONE, hsotg->regs + GINTSTS);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002465
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002466 dwc2_hsotg_irq_enumdone(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002467 }
2468
Dinh Nguyen47a16852014-04-14 14:13:34 -07002469 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002470 u32 daint = dwc2_readl(hsotg->regs + DAINT);
2471 u32 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
Robert Baldyga7e804652013-09-19 11:50:20 +02002472 u32 daint_out, daint_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002473 int ep;
2474
Robert Baldyga7e804652013-09-19 11:50:20 +02002475 daint &= daintmsk;
Dinh Nguyen47a16852014-04-14 14:13:34 -07002476 daint_out = daint >> DAINT_OUTEP_SHIFT;
2477 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
Robert Baldyga7e804652013-09-19 11:50:20 +02002478
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002479 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
2480
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01002481 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
2482 ep++, daint_out >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002483 if (daint_out & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002484 dwc2_hsotg_epint(hsotg, ep, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002485 }
2486
Mian Yousaf Kaukabcec87f12015-01-09 13:38:51 +01002487 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
2488 ep++, daint_in >>= 1) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002489 if (daint_in & 1)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002490 dwc2_hsotg_epint(hsotg, ep, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002491 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002492 }
2493
Gregory Herrero48768862015-04-29 22:09:06 +02002494 if (gintsts & GINTSTS_RESETDET) {
2495 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
2496
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002497 dwc2_writel(GINTSTS_RESETDET, hsotg->regs + GINTSTS);
Gregory Herrero48768862015-04-29 22:09:06 +02002498
2499 /* This event must be used only if controller is suspended */
2500 if (hsotg->lx_state == DWC2_L2) {
2501 dwc2_exit_hibernation(hsotg, true);
2502 hsotg->lx_state = DWC2_L0;
2503 }
2504 }
2505
2506 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
Lukasz Majewski12a1f4d2012-05-04 14:17:08 +02002507
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002508 u32 usb_status = dwc2_readl(hsotg->regs + GOTGCTL);
Mian Yousaf Kaukab2becdc62015-09-29 12:08:26 +02002509 u32 connected = hsotg->connected;
Lukasz Majewski12a1f4d2012-05-04 14:17:08 +02002510
Marek Szyprowski95998152014-10-20 12:45:32 +02002511 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002512 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002513 dwc2_readl(hsotg->regs + GNPTXSTS));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002514
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002515 dwc2_writel(GINTSTS_USBRST, hsotg->regs + GINTSTS);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002516
Mian Yousaf Kaukab6d713c12015-01-09 13:39:10 +01002517 /* Report disconnection if it is not already done. */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002518 dwc2_hsotg_disconnect(hsotg);
Mian Yousaf Kaukab6d713c12015-01-09 13:39:10 +01002519
Mian Yousaf Kaukab2becdc62015-09-29 12:08:26 +02002520 if (usb_status & GOTGCTL_BSESVLD && connected)
2521 dwc2_hsotg_core_init_disconnected(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002522 }
2523
2524 /* check both FIFOs */
2525
Dinh Nguyen47a16852014-04-14 14:13:34 -07002526 if (gintsts & GINTSTS_NPTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002527 dev_dbg(hsotg->dev, "NPTxFEmp\n");
2528
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002529 /*
2530 * Disable the interrupt to stop it happening again
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002531 * unless one of these endpoint routines decides that
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002532 * it needs re-enabling
2533 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002534
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002535 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
2536 dwc2_hsotg_irq_fifoempty(hsotg, false);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002537 }
2538
Dinh Nguyen47a16852014-04-14 14:13:34 -07002539 if (gintsts & GINTSTS_PTXFEMP) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002540 dev_dbg(hsotg->dev, "PTxFEmp\n");
2541
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002542 /* See note in GINTSTS_NPTxFEmp */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002543
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002544 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
2545 dwc2_hsotg_irq_fifoempty(hsotg, true);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002546 }
2547
Dinh Nguyen47a16852014-04-14 14:13:34 -07002548 if (gintsts & GINTSTS_RXFLVL) {
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002549 /*
2550 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002551 * we need to retry dwc2_hsotg_handle_rx if this is still
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002552 * set.
2553 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002554
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002555 dwc2_hsotg_handle_rx(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002556 }
2557
Dinh Nguyen47a16852014-04-14 14:13:34 -07002558 if (gintsts & GINTSTS_ERLYSUSP) {
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002559 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002560 dwc2_writel(GINTSTS_ERLYSUSP, hsotg->regs + GINTSTS);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002561 }
2562
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002563 /*
2564 * these next two seem to crop-up occasionally causing the core
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002565 * to shutdown the USB transfer, so try clearing them and logging
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002566 * the occurrence.
2567 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002568
Dinh Nguyen47a16852014-04-14 14:13:34 -07002569 if (gintsts & GINTSTS_GOUTNAKEFF) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002570 dev_info(hsotg->dev, "GOUTNakEff triggered\n");
2571
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002572 dwc2_writel(DCTL_CGOUTNAK, hsotg->regs + DCTL);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002573
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002574 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002575 }
2576
Dinh Nguyen47a16852014-04-14 14:13:34 -07002577 if (gintsts & GINTSTS_GINNAKEFF) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002578 dev_info(hsotg->dev, "GINNakEff triggered\n");
2579
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002580 dwc2_writel(DCTL_CGNPINNAK, hsotg->regs + DCTL);
Anton Tikhomirova3395f02011-04-21 17:06:39 +09002581
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002582 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002583 }
2584
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002585 /*
2586 * if we've had fifo events, we should try and go around the
2587 * loop again to see if there's any point in returning yet.
2588 */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002589
2590 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
2591 goto irq_retry;
2592
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002593 spin_unlock(&hsotg->lock);
2594
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002595 return IRQ_HANDLED;
2596}
2597
2598/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002599 * dwc2_hsotg_ep_enable - enable the given endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002600 * @ep: The USB endpint to configure
2601 * @desc: The USB endpoint descriptor to configure with.
2602 *
2603 * This is called from the USB gadget code's usb_ep_enable().
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002604 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002605static int dwc2_hsotg_ep_enable(struct usb_ep *ep,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002606 const struct usb_endpoint_descriptor *desc)
2607{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002608 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002609 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002610 unsigned long flags;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002611 unsigned int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002612 u32 epctrl_reg;
2613 u32 epctrl;
2614 u32 mps;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002615 unsigned int dir_in;
2616 unsigned int i, val, size;
Julia Lawall19c190f2010-03-29 17:36:44 +02002617 int ret = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002618
2619 dev_dbg(hsotg->dev,
2620 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
2621 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
2622 desc->wMaxPacketSize, desc->bInterval);
2623
2624 /* not to be called for EP0 */
2625 WARN_ON(index == 0);
2626
2627 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
2628 if (dir_in != hs_ep->dir_in) {
2629 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
2630 return -EINVAL;
2631 }
2632
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002633 mps = usb_endpoint_maxp(desc);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002634
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002635 /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002636
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002637 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002638 epctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002639
2640 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
2641 __func__, epctrl, epctrl_reg);
2642
Lukasz Majewski22258f42012-06-14 10:02:24 +02002643 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002644
Dinh Nguyen47a16852014-04-14 14:13:34 -07002645 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
2646 epctrl |= DXEPCTL_MPS(mps);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002647
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002648 /*
2649 * mark the endpoint as active, otherwise the core may ignore
2650 * transactions entirely for this endpoint
2651 */
Dinh Nguyen47a16852014-04-14 14:13:34 -07002652 epctrl |= DXEPCTL_USBACTEP;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002653
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002654 /*
2655 * set the NAK status on the endpoint, otherwise we might try and
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002656 * do something with data that we've yet got a request to process
2657 * since the RXFIFO will take data for an endpoint even if the
2658 * size register hasn't been set.
2659 */
2660
Dinh Nguyen47a16852014-04-14 14:13:34 -07002661 epctrl |= DXEPCTL_SNAK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002662
2663 /* update the endpoint state */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002664 dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, dir_in);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002665
2666 /* default, set to non-periodic */
Robert Baldyga1479e842013-10-09 08:41:57 +02002667 hs_ep->isochronous = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002668 hs_ep->periodic = 0;
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02002669 hs_ep->halted = 0;
Robert Baldyga1479e842013-10-09 08:41:57 +02002670 hs_ep->interval = desc->bInterval;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002671
Robert Baldyga4fca54a2013-10-09 09:00:02 +02002672 if (hs_ep->interval > 1 && hs_ep->mc > 1)
2673 dev_err(hsotg->dev, "MC > 1 when interval is not 1\n");
2674
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002675 switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
2676 case USB_ENDPOINT_XFER_ISOC:
Dinh Nguyen47a16852014-04-14 14:13:34 -07002677 epctrl |= DXEPCTL_EPTYPE_ISO;
2678 epctrl |= DXEPCTL_SETEVENFR;
Robert Baldyga1479e842013-10-09 08:41:57 +02002679 hs_ep->isochronous = 1;
2680 if (dir_in)
2681 hs_ep->periodic = 1;
2682 break;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002683
2684 case USB_ENDPOINT_XFER_BULK:
Dinh Nguyen47a16852014-04-14 14:13:34 -07002685 epctrl |= DXEPCTL_EPTYPE_BULK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002686 break;
2687
2688 case USB_ENDPOINT_XFER_INT:
Robert Baldygab203d0a2014-09-09 10:44:56 +02002689 if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002690 hs_ep->periodic = 1;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002691
Dinh Nguyen47a16852014-04-14 14:13:34 -07002692 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002693 break;
2694
2695 case USB_ENDPOINT_XFER_CONTROL:
Dinh Nguyen47a16852014-04-14 14:13:34 -07002696 epctrl |= DXEPCTL_EPTYPE_CONTROL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002697 break;
2698 }
2699
Mian Yousaf Kaukab4556e122015-01-09 13:39:05 +01002700 /* If fifo is already allocated for this ep */
2701 if (hs_ep->fifo_index) {
2702 size = hs_ep->ep.maxpacket * hs_ep->mc;
2703 /* If bigger fifo is required deallocate current one */
2704 if (size > hs_ep->fifo_size) {
2705 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
2706 hs_ep->fifo_index = 0;
2707 hs_ep->fifo_size = 0;
2708 }
2709 }
2710
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002711 /*
2712 * if the hardware has dedicated fifos, we must give each IN EP
Ben Dooks10aebc72010-07-19 09:40:44 +01002713 * a unique tx-fifo even if it is non-periodic.
2714 */
Mian Yousaf Kaukab4556e122015-01-09 13:39:05 +01002715 if (dir_in && hsotg->dedicated_fifos && !hs_ep->fifo_index) {
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002716 u32 fifo_index = 0;
2717 u32 fifo_size = UINT_MAX;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002718 size = hs_ep->ep.maxpacket*hs_ep->mc;
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01002719 for (i = 1; i < hsotg->num_of_eps; ++i) {
Robert Baldygab203d0a2014-09-09 10:44:56 +02002720 if (hsotg->fifo_map & (1<<i))
2721 continue;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002722 val = dwc2_readl(hsotg->regs + DPTXFSIZN(i));
Robert Baldygab203d0a2014-09-09 10:44:56 +02002723 val = (val >> FIFOSIZE_DEPTH_SHIFT)*4;
2724 if (val < size)
2725 continue;
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002726 /* Search for smallest acceptable fifo */
2727 if (val < fifo_size) {
2728 fifo_size = val;
2729 fifo_index = i;
2730 }
Robert Baldygab203d0a2014-09-09 10:44:56 +02002731 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002732 if (!fifo_index) {
Mian Yousaf Kaukab5f2196b2015-01-09 13:38:56 +01002733 dev_err(hsotg->dev,
2734 "%s: No suitable fifo found\n", __func__);
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05302735 ret = -ENOMEM;
2736 goto error;
2737 }
Mian Yousaf Kaukabca4c55a2015-01-09 13:39:04 +01002738 hsotg->fifo_map |= 1 << fifo_index;
2739 epctrl |= DXEPCTL_TXFNUM(fifo_index);
2740 hs_ep->fifo_index = fifo_index;
2741 hs_ep->fifo_size = fifo_size;
Robert Baldygab203d0a2014-09-09 10:44:56 +02002742 }
Ben Dooks10aebc72010-07-19 09:40:44 +01002743
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002744 /* for non control endpoints, set PID to D0 */
2745 if (index)
Dinh Nguyen47a16852014-04-14 14:13:34 -07002746 epctrl |= DXEPCTL_SETD0PID;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002747
2748 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
2749 __func__, epctrl);
2750
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002751 dwc2_writel(epctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002752 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002753 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002754
2755 /* enable the endpoint interrupt */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002756 dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002757
Sudip Mukherjeeb585a482014-10-17 10:14:02 +05302758error:
Lukasz Majewski22258f42012-06-14 10:02:24 +02002759 spin_unlock_irqrestore(&hsotg->lock, flags);
Julia Lawall19c190f2010-03-29 17:36:44 +02002760 return ret;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002761}
2762
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002763/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002764 * dwc2_hsotg_ep_disable - disable given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002765 * @ep: The endpoint to disable.
2766 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002767static int dwc2_hsotg_ep_disable(struct usb_ep *ep)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002768{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002769 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002770 struct dwc2_hsotg *hsotg = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002771 int dir_in = hs_ep->dir_in;
2772 int index = hs_ep->index;
2773 unsigned long flags;
2774 u32 epctrl_reg;
2775 u32 ctrl;
2776
Marek Szyprowski1e011292014-09-09 10:44:54 +02002777 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002778
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002779 if (ep == &hsotg->eps_out[0]->ep) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002780 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
2781 return -EINVAL;
2782 }
2783
Lukasz Majewski94cb8fd2012-05-04 14:17:14 +02002784 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002785
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002786 spin_lock_irqsave(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002787
Robert Baldygab203d0a2014-09-09 10:44:56 +02002788 hsotg->fifo_map &= ~(1<<hs_ep->fifo_index);
2789 hs_ep->fifo_index = 0;
2790 hs_ep->fifo_size = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002791
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002792 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
Dinh Nguyen47a16852014-04-14 14:13:34 -07002793 ctrl &= ~DXEPCTL_EPENA;
2794 ctrl &= ~DXEPCTL_USBACTEP;
2795 ctrl |= DXEPCTL_SNAK;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002796
2797 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002798 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002799
2800 /* disable endpoint interrupts */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002801 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002802
Mian Yousaf Kaukab1141ea02015-01-09 13:38:57 +01002803 /* terminate all requests with shutdown */
2804 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
2805
Lukasz Majewski22258f42012-06-14 10:02:24 +02002806 spin_unlock_irqrestore(&hsotg->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002807 return 0;
2808}
2809
2810/**
2811 * on_list - check request is on the given endpoint
2812 * @ep: The endpoint to check.
2813 * @test: The request to test if it is on the endpoint.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002814 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002815static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002816{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002817 struct dwc2_hsotg_req *req, *treq;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002818
2819 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
2820 if (req == test)
2821 return true;
2822 }
2823
2824 return false;
2825}
2826
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002827static int dwc2_hsotg_wait_bit_set(struct dwc2_hsotg *hs_otg, u32 reg,
2828 u32 bit, u32 timeout)
2829{
2830 u32 i;
2831
2832 for (i = 0; i < timeout; i++) {
2833 if (dwc2_readl(hs_otg->regs + reg) & bit)
2834 return 0;
2835 udelay(1);
2836 }
2837
2838 return -ETIMEDOUT;
2839}
2840
2841static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg,
2842 struct dwc2_hsotg_ep *hs_ep)
2843{
2844 u32 epctrl_reg;
2845 u32 epint_reg;
2846
2847 epctrl_reg = hs_ep->dir_in ? DIEPCTL(hs_ep->index) :
2848 DOEPCTL(hs_ep->index);
2849 epint_reg = hs_ep->dir_in ? DIEPINT(hs_ep->index) :
2850 DOEPINT(hs_ep->index);
2851
2852 dev_dbg(hsotg->dev, "%s: stopping transfer on %s\n", __func__,
2853 hs_ep->name);
2854 if (hs_ep->dir_in) {
2855 __orr32(hsotg->regs + epctrl_reg, DXEPCTL_SNAK);
2856 /* Wait for Nak effect */
2857 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg,
2858 DXEPINT_INEPNAKEFF, 100))
2859 dev_warn(hsotg->dev,
2860 "%s: timeout DIEPINT.NAKEFF\n", __func__);
2861 } else {
2862 /* Clear any pending nak effect interrupt */
2863 dwc2_writel(GINTSTS_GINNAKEFF, hsotg->regs + GINTSTS);
2864
2865 __orr32(hsotg->regs + DCTL, DCTL_SGNPINNAK);
2866
2867 /* Wait for global nak to take effect */
2868 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
2869 GINTSTS_GINNAKEFF, 100))
2870 dev_warn(hsotg->dev,
2871 "%s: timeout GINTSTS.GINNAKEFF\n", __func__);
2872 }
2873
2874 /* Disable ep */
2875 __orr32(hsotg->regs + epctrl_reg, DXEPCTL_EPDIS | DXEPCTL_SNAK);
2876
2877 /* Wait for ep to be disabled */
2878 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, DXEPINT_EPDISBLD, 100))
2879 dev_warn(hsotg->dev,
2880 "%s: timeout DOEPCTL.EPDisable\n", __func__);
2881
2882 if (hs_ep->dir_in) {
2883 if (hsotg->dedicated_fifos) {
2884 dwc2_writel(GRSTCTL_TXFNUM(hs_ep->fifo_index) |
2885 GRSTCTL_TXFFLSH, hsotg->regs + GRSTCTL);
2886 /* Wait for fifo flush */
2887 if (dwc2_hsotg_wait_bit_set(hsotg, GRSTCTL,
2888 GRSTCTL_TXFFLSH, 100))
2889 dev_warn(hsotg->dev,
2890 "%s: timeout flushing fifos\n",
2891 __func__);
2892 }
2893 /* TODO: Flush shared tx fifo */
2894 } else {
2895 /* Remove global NAKs */
2896 __bic32(hsotg->regs + DCTL, DCTL_SGNPINNAK);
2897 }
2898}
2899
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002900/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002901 * dwc2_hsotg_ep_dequeue - dequeue given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002902 * @ep: The endpoint to dequeue.
2903 * @req: The request to be removed from a queue.
2904 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002905static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002906{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002907 struct dwc2_hsotg_req *hs_req = our_req(req);
2908 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002909 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002910 unsigned long flags;
2911
Marek Szyprowski1e011292014-09-09 10:44:54 +02002912 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002913
Lukasz Majewski22258f42012-06-14 10:02:24 +02002914 spin_lock_irqsave(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002915
2916 if (!on_list(hs_ep, hs_req)) {
Lukasz Majewski22258f42012-06-14 10:02:24 +02002917 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002918 return -EINVAL;
2919 }
2920
Mian Yousaf Kaukabc524dd52015-09-29 12:08:24 +02002921 /* Dequeue already started request */
2922 if (req == &hs_ep->req->req)
2923 dwc2_hsotg_ep_stop_xfr(hs, hs_ep);
2924
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002925 dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
Lukasz Majewski22258f42012-06-14 10:02:24 +02002926 spin_unlock_irqrestore(&hs->lock, flags);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002927
2928 return 0;
2929}
2930
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002931/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002932 * dwc2_hsotg_ep_sethalt - set halt on a given endpoint
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02002933 * @ep: The endpoint to set halt.
2934 * @value: Set or unset the halt.
2935 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002936static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002937{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002938 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06002939 struct dwc2_hsotg *hs = hs_ep->parent;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002940 int index = hs_ep->index;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002941 u32 epreg;
2942 u32 epctl;
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002943 u32 xfertype;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002944
2945 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
2946
Robert Baldygac9f721b2014-01-14 08:36:00 +01002947 if (index == 0) {
2948 if (value)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002949 dwc2_hsotg_stall_ep0(hs);
Robert Baldygac9f721b2014-01-14 08:36:00 +01002950 else
2951 dev_warn(hs->dev,
2952 "%s: can't clear halt on ep0\n", __func__);
2953 return 0;
2954 }
2955
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002956 if (hs_ep->dir_in) {
2957 epreg = DIEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002958 epctl = dwc2_readl(hs->regs + epreg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002959
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002960 if (value) {
Felipe Balbi5a350d52015-06-29 20:17:22 -05002961 epctl |= DXEPCTL_STALL | DXEPCTL_SNAK;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002962 if (epctl & DXEPCTL_EPENA)
2963 epctl |= DXEPCTL_EPDIS;
2964 } else {
2965 epctl &= ~DXEPCTL_STALL;
2966 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2967 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2968 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2969 epctl |= DXEPCTL_SETD0PID;
2970 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002971 dwc2_writel(epctl, hs->regs + epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002972 } else {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002973
2974 epreg = DOEPCTL(index);
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002975 epctl = dwc2_readl(hs->regs + epreg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01002976
2977 if (value)
2978 epctl |= DXEPCTL_STALL;
2979 else {
2980 epctl &= ~DXEPCTL_STALL;
2981 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2982 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2983 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2984 epctl |= DXEPCTL_SETD0PID;
2985 }
Antti Seppälä95c8bc32015-08-20 21:41:07 +03002986 dwc2_writel(epctl, hs->regs + epreg);
Anton Tikhomirov9c39ddc2011-04-21 17:06:41 +09002987 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002988
Robert Baldygaa18ed7b2013-09-19 11:50:21 +02002989 hs_ep->halted = value;
2990
Ben Dooks5b7d70c2009-06-02 14:58:06 +01002991 return 0;
2992}
2993
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002994/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002995 * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02002996 * @ep: The endpoint to set halt.
2997 * @value: Set or unset the halt.
2998 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05002999static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003000{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003001 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003002 struct dwc2_hsotg *hs = hs_ep->parent;
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003003 unsigned long flags = 0;
3004 int ret = 0;
3005
3006 spin_lock_irqsave(&hs->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003007 ret = dwc2_hsotg_ep_sethalt(ep, value);
Lukasz Majewski5ad1d312012-06-14 10:02:26 +02003008 spin_unlock_irqrestore(&hs->lock, flags);
3009
3010 return ret;
3011}
3012
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003013static struct usb_ep_ops dwc2_hsotg_ep_ops = {
3014 .enable = dwc2_hsotg_ep_enable,
3015 .disable = dwc2_hsotg_ep_disable,
3016 .alloc_request = dwc2_hsotg_ep_alloc_request,
3017 .free_request = dwc2_hsotg_ep_free_request,
3018 .queue = dwc2_hsotg_ep_queue_lock,
3019 .dequeue = dwc2_hsotg_ep_dequeue,
3020 .set_halt = dwc2_hsotg_ep_sethalt_lock,
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003021 /* note, don't believe we have any call for the fifo routines */
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003022};
3023
3024/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003025 * dwc2_hsotg_phy_enable - enable platform phy dev
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003026 * @hsotg: The driver state
Lukasz Majewski41188782012-05-04 14:17:01 +02003027 *
3028 * A wrapper for platform code responsible for controlling
3029 * low-level USB code
3030 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003031static void dwc2_hsotg_phy_enable(struct dwc2_hsotg *hsotg)
Lukasz Majewski41188782012-05-04 14:17:01 +02003032{
3033 struct platform_device *pdev = to_platform_device(hsotg->dev);
3034
3035 dev_dbg(hsotg->dev, "pdev 0x%p\n", pdev);
Praveen Panerib2e587d2012-11-14 15:57:16 +05303036
Kamil Debskica2c5ba2014-09-09 10:44:09 +02003037 if (hsotg->uphy)
3038 usb_phy_init(hsotg->uphy);
3039 else if (hsotg->plat && hsotg->plat->phy_init)
3040 hsotg->plat->phy_init(pdev, hsotg->plat->phy_type);
3041 else {
Matt Porter74084842013-12-19 09:23:06 -05003042 phy_init(hsotg->phy);
3043 phy_power_on(hsotg->phy);
Kamil Debskica2c5ba2014-09-09 10:44:09 +02003044 }
Lukasz Majewski41188782012-05-04 14:17:01 +02003045}
3046
3047/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003048 * dwc2_hsotg_phy_disable - disable platform phy dev
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003049 * @hsotg: The driver state
Lukasz Majewski41188782012-05-04 14:17:01 +02003050 *
3051 * A wrapper for platform code responsible for controlling
3052 * low-level USB code
3053 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003054static void dwc2_hsotg_phy_disable(struct dwc2_hsotg *hsotg)
Lukasz Majewski41188782012-05-04 14:17:01 +02003055{
3056 struct platform_device *pdev = to_platform_device(hsotg->dev);
3057
Kamil Debskica2c5ba2014-09-09 10:44:09 +02003058 if (hsotg->uphy)
3059 usb_phy_shutdown(hsotg->uphy);
3060 else if (hsotg->plat && hsotg->plat->phy_exit)
3061 hsotg->plat->phy_exit(pdev, hsotg->plat->phy_type);
3062 else {
Matt Porter74084842013-12-19 09:23:06 -05003063 phy_power_off(hsotg->phy);
3064 phy_exit(hsotg->phy);
Kamil Debskica2c5ba2014-09-09 10:44:09 +02003065 }
Lukasz Majewski41188782012-05-04 14:17:01 +02003066}
3067
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003068/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003069 * dwc2_hsotg_init - initalize the usb core
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003070 * @hsotg: The driver state
3071 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003072static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg)
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003073{
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01003074 u32 trdtim;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003075 /* unmask subset of endpoint interrupts */
3076
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003077 dwc2_writel(DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
3078 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
3079 hsotg->regs + DIEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003080
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003081 dwc2_writel(DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
3082 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
3083 hsotg->regs + DOEPMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003084
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003085 dwc2_writel(0, hsotg->regs + DAINTMSK);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003086
3087 /* Be in disconnected state until gadget is registered */
Dinh Nguyen47a16852014-04-14 14:13:34 -07003088 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003089
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003090 /* setup fifos */
3091
3092 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003093 dwc2_readl(hsotg->regs + GRXFSIZ),
3094 dwc2_readl(hsotg->regs + GNPTXFSIZ));
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003095
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003096 dwc2_hsotg_init_fifo(hsotg);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003097
3098 /* set the PLL on, remove the HNP/SRP and set the PHY */
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01003099 trdtim = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003100 dwc2_writel(hsotg->phyif | GUSBCFG_TOUTCAL(7) |
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01003101 (trdtim << GUSBCFG_USBTRDTIM_SHIFT),
Mian Yousaf Kaukabfa4a8d72015-01-30 09:09:35 +01003102 hsotg->regs + GUSBCFG);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003103
Gregory Herrerof5090042015-01-09 13:38:47 +01003104 if (using_dma(hsotg))
3105 __orr32(hsotg->regs + GAHBCFG, GAHBCFG_DMA_EN);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003106}
3107
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003108/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003109 * dwc2_hsotg_udc_start - prepare the udc for work
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003110 * @gadget: The usb gadget state
3111 * @driver: The usb gadget driver
3112 *
3113 * Perform initialization to prepare udc device and driver
3114 * to work.
3115 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003116static int dwc2_hsotg_udc_start(struct usb_gadget *gadget,
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003117 struct usb_gadget_driver *driver)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003118{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003119 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003120 unsigned long flags;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003121 int ret;
3122
3123 if (!hsotg) {
Pavel Macheka023da32013-09-30 14:56:02 +02003124 pr_err("%s: called with no device\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003125 return -ENODEV;
3126 }
3127
3128 if (!driver) {
3129 dev_err(hsotg->dev, "%s: no driver\n", __func__);
3130 return -EINVAL;
3131 }
3132
Michal Nazarewicz7177aed2011-11-19 18:27:38 +01003133 if (driver->max_speed < USB_SPEED_FULL)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003134 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003135
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003136 if (!driver->setup) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003137 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
3138 return -EINVAL;
3139 }
3140
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003141 mutex_lock(&hsotg->init_mutex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003142 WARN_ON(hsotg->driver);
3143
3144 driver->driver.bus = NULL;
3145 hsotg->driver = driver;
Alexandre Pereira da Silva7d7b2292012-06-26 11:27:10 -03003146 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003147 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3148
Robert Baldygad00b4142014-09-09 10:44:57 +02003149 clk_enable(hsotg->clk);
3150
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003151 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
3152 hsotg->supplies);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003153 if (ret) {
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003154 dev_err(hsotg->dev, "failed to enable supplies: %d\n", ret);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003155 goto err;
3156 }
3157
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003158 dwc2_hsotg_phy_enable(hsotg);
Gregory Herrerof6c01592015-01-09 13:38:41 +01003159 if (!IS_ERR_OR_NULL(hsotg->uphy))
3160 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
Marek Szyprowskic816c472014-10-20 12:45:37 +02003161
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003162 spin_lock_irqsave(&hsotg->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003163 dwc2_hsotg_init(hsotg);
3164 dwc2_hsotg_core_init_disconnected(hsotg, false);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003165 hsotg->enabled = 0;
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003166 spin_unlock_irqrestore(&hsotg->lock, flags);
3167
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003168 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
Marek Szyprowski5b9451f2014-10-20 12:45:38 +02003169
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003170 mutex_unlock(&hsotg->init_mutex);
3171
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003172 return 0;
3173
3174err:
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003175 mutex_unlock(&hsotg->init_mutex);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003176 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003177 return ret;
3178}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003179
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003180/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003181 * dwc2_hsotg_udc_stop - stop the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003182 * @gadget: The usb gadget state
3183 * @driver: The usb gadget driver
3184 *
3185 * Stop udc hw block and stay tunned for future transmissions
3186 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003187static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003188{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003189 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewski2b19a522012-06-14 10:02:25 +02003190 unsigned long flags = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003191 int ep;
3192
3193 if (!hsotg)
3194 return -ENODEV;
3195
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003196 mutex_lock(&hsotg->init_mutex);
3197
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003198 /* all endpoints should be shutdown */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003199 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
3200 if (hsotg->eps_in[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003201 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003202 if (hsotg->eps_out[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003203 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003204 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003205
Lukasz Majewski2b19a522012-06-14 10:02:25 +02003206 spin_lock_irqsave(&hsotg->lock, flags);
3207
Marek Szyprowski32805c32014-10-20 12:45:33 +02003208 hsotg->driver = NULL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003209 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003210 hsotg->enabled = 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003211
Lukasz Majewski2b19a522012-06-14 10:02:25 +02003212 spin_unlock_irqrestore(&hsotg->lock, flags);
3213
Gregory Herrerof6c01592015-01-09 13:38:41 +01003214 if (!IS_ERR_OR_NULL(hsotg->uphy))
3215 otg_set_peripheral(hsotg->uphy->otg, NULL);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003216 dwc2_hsotg_phy_disable(hsotg);
Marek Szyprowskic816c472014-10-20 12:45:37 +02003217
Marek Szyprowskic8c10252013-09-12 16:18:48 +02003218 regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies), hsotg->supplies);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003219
Robert Baldygad00b4142014-09-09 10:44:57 +02003220 clk_disable(hsotg->clk);
3221
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003222 mutex_unlock(&hsotg->init_mutex);
3223
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003224 return 0;
3225}
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003226
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003227/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003228 * dwc2_hsotg_gadget_getframe - read the frame number
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003229 * @gadget: The usb gadget state
3230 *
3231 * Read the {micro} frame number
3232 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003233static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003234{
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003235 return dwc2_hsotg_read_frameno(to_hsotg(gadget));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003236}
3237
Lukasz Majewskia188b682012-06-22 09:29:56 +02003238/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003239 * dwc2_hsotg_pullup - connect/disconnect the USB PHY
Lukasz Majewskia188b682012-06-22 09:29:56 +02003240 * @gadget: The usb gadget state
3241 * @is_on: Current state of the USB PHY
3242 *
3243 * Connect/Disconnect the USB PHY pullup
3244 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003245static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on)
Lukasz Majewskia188b682012-06-22 09:29:56 +02003246{
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003247 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
Lukasz Majewskia188b682012-06-22 09:29:56 +02003248 unsigned long flags = 0;
3249
Gregory Herrero77ba9112015-09-29 12:08:19 +02003250 dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on,
3251 hsotg->op_state);
3252
3253 /* Don't modify pullup state while in host mode */
3254 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
3255 hsotg->enabled = is_on;
3256 return 0;
3257 }
Lukasz Majewskia188b682012-06-22 09:29:56 +02003258
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003259 mutex_lock(&hsotg->init_mutex);
Lukasz Majewskia188b682012-06-22 09:29:56 +02003260 spin_lock_irqsave(&hsotg->lock, flags);
3261 if (is_on) {
Robert Baldygad00b4142014-09-09 10:44:57 +02003262 clk_enable(hsotg->clk);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003263 hsotg->enabled = 1;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003264 dwc2_hsotg_core_init_disconnected(hsotg, false);
3265 dwc2_hsotg_core_connect(hsotg);
Lukasz Majewskia188b682012-06-22 09:29:56 +02003266 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003267 dwc2_hsotg_core_disconnect(hsotg);
3268 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003269 hsotg->enabled = 0;
Robert Baldygad00b4142014-09-09 10:44:57 +02003270 clk_disable(hsotg->clk);
Lukasz Majewskia188b682012-06-22 09:29:56 +02003271 }
3272
3273 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3274 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003275 mutex_unlock(&hsotg->init_mutex);
Lukasz Majewskia188b682012-06-22 09:29:56 +02003276
3277 return 0;
3278}
3279
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003280static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
Gregory Herrero83d98222015-01-09 13:39:02 +01003281{
3282 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3283 unsigned long flags;
3284
3285 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
3286 spin_lock_irqsave(&hsotg->lock, flags);
3287
Gregory Herrero61f72232015-09-29 12:08:28 +02003288 /*
3289 * If controller is hibernated, it must exit from hibernation
3290 * before being initialized / de-initialized
3291 */
3292 if (hsotg->lx_state == DWC2_L2)
3293 dwc2_exit_hibernation(hsotg, false);
3294
Gregory Herrero83d98222015-01-09 13:39:02 +01003295 if (is_active) {
Gregory Herrerocd0e6412015-09-29 12:08:20 +02003296 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Gregory Herrero065d3932015-09-22 15:16:54 +02003297
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003298 dwc2_hsotg_core_init_disconnected(hsotg, false);
Gregory Herrero83d98222015-01-09 13:39:02 +01003299 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003300 dwc2_hsotg_core_connect(hsotg);
Gregory Herrero83d98222015-01-09 13:39:02 +01003301 } else {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003302 dwc2_hsotg_core_disconnect(hsotg);
3303 dwc2_hsotg_disconnect(hsotg);
Gregory Herrero83d98222015-01-09 13:39:02 +01003304 }
3305
3306 spin_unlock_irqrestore(&hsotg->lock, flags);
3307 return 0;
3308}
3309
Gregory Herrero596d6962015-01-09 13:39:08 +01003310/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003311 * dwc2_hsotg_vbus_draw - report bMaxPower field
Gregory Herrero596d6962015-01-09 13:39:08 +01003312 * @gadget: The usb gadget state
3313 * @mA: Amount of current
3314 *
3315 * Report how much power the device may consume to the phy.
3316 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003317static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned mA)
Gregory Herrero596d6962015-01-09 13:39:08 +01003318{
3319 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3320
3321 if (IS_ERR_OR_NULL(hsotg->uphy))
3322 return -ENOTSUPP;
3323 return usb_phy_set_power(hsotg->uphy, mA);
3324}
3325
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003326static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = {
3327 .get_frame = dwc2_hsotg_gadget_getframe,
3328 .udc_start = dwc2_hsotg_udc_start,
3329 .udc_stop = dwc2_hsotg_udc_stop,
3330 .pullup = dwc2_hsotg_pullup,
3331 .vbus_session = dwc2_hsotg_vbus_session,
3332 .vbus_draw = dwc2_hsotg_vbus_draw,
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003333};
3334
3335/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003336 * dwc2_hsotg_initep - initialise a single endpoint
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003337 * @hsotg: The device state.
3338 * @hs_ep: The endpoint to be initialised.
3339 * @epnum: The endpoint number
3340 *
3341 * Initialise the given endpoint (as part of the probe and device state
3342 * creation) to give to the gadget driver. Setup the endpoint name, any
3343 * direction information and other state that may be required.
3344 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003345static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg,
3346 struct dwc2_hsotg_ep *hs_ep,
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003347 int epnum,
3348 bool dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003349{
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003350 char *dir;
3351
3352 if (epnum == 0)
3353 dir = "";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003354 else if (dir_in)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003355 dir = "in";
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003356 else
3357 dir = "out";
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003358
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003359 hs_ep->dir_in = dir_in;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003360 hs_ep->index = epnum;
3361
3362 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
3363
3364 INIT_LIST_HEAD(&hs_ep->queue);
3365 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
3366
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003367 /* add to the list of endpoints known by the gadget driver */
3368 if (epnum)
3369 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
3370
3371 hs_ep->parent = hsotg;
3372 hs_ep->ep.name = hs_ep->name;
Robert Baldygae117e742013-12-13 12:23:38 +01003373 usb_ep_set_maxpacket_limit(&hs_ep->ep, epnum ? 1024 : EP0_MPS_LIMIT);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003374 hs_ep->ep.ops = &dwc2_hsotg_ep_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003375
Robert Baldyga29545222015-07-31 16:00:18 +02003376 if (epnum == 0) {
3377 hs_ep->ep.caps.type_control = true;
3378 } else {
3379 hs_ep->ep.caps.type_iso = true;
3380 hs_ep->ep.caps.type_bulk = true;
3381 hs_ep->ep.caps.type_int = true;
3382 }
3383
3384 if (dir_in)
3385 hs_ep->ep.caps.dir_in = true;
3386 else
3387 hs_ep->ep.caps.dir_out = true;
3388
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003389 /*
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003390 * if we're using dma, we need to set the next-endpoint pointer
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003391 * to be something valid.
3392 */
3393
3394 if (using_dma(hsotg)) {
Dinh Nguyen47a16852014-04-14 14:13:34 -07003395 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003396 if (dir_in)
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003397 dwc2_writel(next, hsotg->regs + DIEPCTL(epnum));
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003398 else
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003399 dwc2_writel(next, hsotg->regs + DOEPCTL(epnum));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003400 }
3401}
3402
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003403/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003404 * dwc2_hsotg_hw_cfg - read HW configuration registers
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003405 * @param: The device state
3406 *
3407 * Read the USB core HW configuration registers
3408 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003409static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003410{
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003411 u32 cfg;
3412 u32 ep_type;
3413 u32 i;
3414
Ben Dooks10aebc72010-07-19 09:40:44 +01003415 /* check hardware configuration */
3416
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003417 cfg = dwc2_readl(hsotg->regs + GHWCFG2);
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01003418 hsotg->num_of_eps = (cfg >> GHWCFG2_NUM_DEV_EP_SHIFT) & 0xF;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003419 /* Add ep0 */
3420 hsotg->num_of_eps++;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003421
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003422 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev, sizeof(struct dwc2_hsotg_ep),
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003423 GFP_KERNEL);
3424 if (!hsotg->eps_in[0])
3425 return -ENOMEM;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003426 /* Same dwc2_hsotg_ep is used in both directions for ep0 */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003427 hsotg->eps_out[0] = hsotg->eps_in[0];
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003428
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003429 cfg = dwc2_readl(hsotg->regs + GHWCFG1);
Roshan Pius251a17f2015-02-02 14:55:38 -08003430 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003431 ep_type = cfg & 3;
3432 /* Direction in or both */
3433 if (!(ep_type & 2)) {
3434 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003435 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003436 if (!hsotg->eps_in[i])
3437 return -ENOMEM;
3438 }
3439 /* Direction out or both */
3440 if (!(ep_type & 1)) {
3441 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003442 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003443 if (!hsotg->eps_out[i])
3444 return -ENOMEM;
3445 }
3446 }
3447
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003448 cfg = dwc2_readl(hsotg->regs + GHWCFG3);
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01003449 hsotg->fifo_mem = (cfg >> GHWCFG3_DFIFO_DEPTH_SHIFT);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003450
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003451 cfg = dwc2_readl(hsotg->regs + GHWCFG4);
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01003452 hsotg->dedicated_fifos = (cfg >> GHWCFG4_DED_FIFO_SHIFT) & 1;
Ben Dooks10aebc72010-07-19 09:40:44 +01003453
Marek Szyprowskicff9eb72014-09-09 10:44:55 +02003454 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
3455 hsotg->num_of_eps,
3456 hsotg->dedicated_fifos ? "dedicated" : "shared",
3457 hsotg->fifo_mem);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003458 return 0;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003459}
3460
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003461/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003462 * dwc2_hsotg_dump - dump state of the udc
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003463 * @param: The device state
3464 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003465static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003466{
Mark Brown83a01802011-06-01 17:16:15 +01003467#ifdef DEBUG
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003468 struct device *dev = hsotg->dev;
3469 void __iomem *regs = hsotg->regs;
3470 u32 val;
3471 int idx;
3472
3473 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003474 dwc2_readl(regs + DCFG), dwc2_readl(regs + DCTL),
3475 dwc2_readl(regs + DIEPMSK));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003476
Mian Yousaf Kaukabf889f232015-01-30 09:09:36 +01003477 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003478 dwc2_readl(regs + GAHBCFG), dwc2_readl(regs + GHWCFG1));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003479
3480 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003481 dwc2_readl(regs + GRXFSIZ), dwc2_readl(regs + GNPTXFSIZ));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003482
3483 /* show periodic fifo settings */
3484
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01003485 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003486 val = dwc2_readl(regs + DPTXFSIZN(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003487 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
Dinh Nguyen47a16852014-04-14 14:13:34 -07003488 val >> FIFOSIZE_DEPTH_SHIFT,
3489 val & FIFOSIZE_STARTADDR_MASK);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003490 }
3491
Mian Yousaf Kaukab364f8e92015-01-09 13:38:55 +01003492 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003493 dev_info(dev,
3494 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003495 dwc2_readl(regs + DIEPCTL(idx)),
3496 dwc2_readl(regs + DIEPTSIZ(idx)),
3497 dwc2_readl(regs + DIEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003498
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003499 val = dwc2_readl(regs + DOEPCTL(idx));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003500 dev_info(dev,
3501 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003502 idx, dwc2_readl(regs + DOEPCTL(idx)),
3503 dwc2_readl(regs + DOEPTSIZ(idx)),
3504 dwc2_readl(regs + DOEPDMA(idx)));
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003505
3506 }
3507
3508 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
Antti Seppälä95c8bc32015-08-20 21:41:07 +03003509 dwc2_readl(regs + DVBUSDIS), dwc2_readl(regs + DVBUSPULSE));
Mark Brown83a01802011-06-01 17:16:15 +01003510#endif
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003511}
3512
Gregory Herreroedd74be2015-01-09 13:38:48 +01003513#ifdef CONFIG_OF
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003514static void dwc2_hsotg_of_probe(struct dwc2_hsotg *hsotg)
Gregory Herreroedd74be2015-01-09 13:38:48 +01003515{
3516 struct device_node *np = hsotg->dev->of_node;
Gregory Herrero0a176272015-01-09 13:38:52 +01003517 u32 len = 0;
3518 u32 i = 0;
Gregory Herreroedd74be2015-01-09 13:38:48 +01003519
3520 /* Enable dma if requested in device tree */
3521 hsotg->g_using_dma = of_property_read_bool(np, "g-use-dma");
Gregory Herrero0a176272015-01-09 13:38:52 +01003522
3523 /*
3524 * Register TX periodic fifo size per endpoint.
3525 * EP0 is excluded since it has no fifo configuration.
3526 */
3527 if (!of_find_property(np, "g-tx-fifo-size", &len))
3528 goto rx_fifo;
3529
3530 len /= sizeof(u32);
3531
3532 /* Read tx fifo sizes other than ep0 */
3533 if (of_property_read_u32_array(np, "g-tx-fifo-size",
3534 &hsotg->g_tx_fifo_sz[1], len))
3535 goto rx_fifo;
3536
3537 /* Add ep0 */
3538 len++;
3539
3540 /* Make remaining TX fifos unavailable */
3541 if (len < MAX_EPS_CHANNELS) {
3542 for (i = len; i < MAX_EPS_CHANNELS; i++)
3543 hsotg->g_tx_fifo_sz[i] = 0;
3544 }
3545
3546rx_fifo:
3547 /* Register RX fifo size */
3548 of_property_read_u32(np, "g-rx-fifo-size", &hsotg->g_rx_fifo_sz);
3549
3550 /* Register NPTX fifo size */
3551 of_property_read_u32(np, "g-np-tx-fifo-size",
3552 &hsotg->g_np_g_tx_fifo_sz);
Gregory Herreroedd74be2015-01-09 13:38:48 +01003553}
3554#else
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003555static inline void dwc2_hsotg_of_probe(struct dwc2_hsotg *hsotg) { }
Gregory Herreroedd74be2015-01-09 13:38:48 +01003556#endif
3557
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003558/**
Dinh Nguyen117777b2014-11-11 11:13:34 -06003559 * dwc2_gadget_init - init function for gadget
3560 * @dwc2: The data structure for the DWC2 driver.
3561 * @irq: The IRQ number for the controller.
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003562 */
Dinh Nguyen117777b2014-11-11 11:13:34 -06003563int dwc2_gadget_init(struct dwc2_hsotg *hsotg, int irq)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003564{
Dinh Nguyen117777b2014-11-11 11:13:34 -06003565 struct device *dev = hsotg->dev;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003566 struct dwc2_hsotg_plat *plat = dev->platform_data;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003567 int epnum;
3568 int ret;
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003569 int i;
Gregory Herrero0a176272015-01-09 13:38:52 +01003570 u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003571
Kamil Debski1b59fc72014-09-09 10:44:52 +02003572 /* Set default UTMI width */
3573 hsotg->phyif = GUSBCFG_PHYIF16;
3574
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003575 dwc2_hsotg_of_probe(hsotg);
Gregory Herreroedd74be2015-01-09 13:38:48 +01003576
Gregory Herrero0a176272015-01-09 13:38:52 +01003577 /* Initialize to legacy fifo configuration values */
3578 hsotg->g_rx_fifo_sz = 2048;
3579 hsotg->g_np_g_tx_fifo_sz = 1024;
3580 memcpy(&hsotg->g_tx_fifo_sz[1], p_tx_fifo, sizeof(p_tx_fifo));
3581 /* Device tree specific probe */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003582 dwc2_hsotg_of_probe(hsotg);
Gregory Herrero0a176272015-01-09 13:38:52 +01003583 /* Dump fifo information */
3584 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
3585 hsotg->g_np_g_tx_fifo_sz);
3586 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->g_rx_fifo_sz);
3587 for (i = 0; i < MAX_EPS_CHANNELS; i++)
3588 dev_dbg(dev, "Periodic TXFIFO%2d size: %d\n", i,
3589 hsotg->g_tx_fifo_sz[i]);
Matt Porter74084842013-12-19 09:23:06 -05003590 /*
Yunzhi Li135b3c42014-12-08 17:46:26 +08003591 * If platform probe couldn't find a generic PHY or an old style
3592 * USB PHY, fall back to pdata
Matt Porter74084842013-12-19 09:23:06 -05003593 */
Yunzhi Li135b3c42014-12-08 17:46:26 +08003594 if (IS_ERR_OR_NULL(hsotg->phy) && IS_ERR_OR_NULL(hsotg->uphy)) {
3595 plat = dev_get_platdata(dev);
3596 if (!plat) {
3597 dev_err(dev,
3598 "no platform data or transceiver defined\n");
3599 return -EPROBE_DEFER;
3600 }
3601 hsotg->plat = plat;
3602 } else if (hsotg->phy) {
Kamil Debski1b59fc72014-09-09 10:44:52 +02003603 /*
3604 * If using the generic PHY framework, check if the PHY bus
3605 * width is 8-bit and set the phyif appropriately.
3606 */
Yunzhi Li135b3c42014-12-08 17:46:26 +08003607 if (phy_get_bus_width(hsotg->phy) == 8)
Kamil Debski1b59fc72014-09-09 10:44:52 +02003608 hsotg->phyif = GUSBCFG_PHYIF8;
3609 }
Praveen Panerib2e587d2012-11-14 15:57:16 +05303610
Dinh Nguyen117777b2014-11-11 11:13:34 -06003611 hsotg->clk = devm_clk_get(dev, "otg");
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02003612 if (IS_ERR(hsotg->clk)) {
Dinh Nguyen8d736d82014-11-11 11:13:38 -06003613 hsotg->clk = NULL;
Dinh Nguyenf415fbd2014-11-24 11:02:11 -06003614 dev_dbg(dev, "cannot get otg clock\n");
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02003615 }
3616
Michal Nazarewiczd327ab52011-11-19 18:27:37 +01003617 hsotg->gadget.max_speed = USB_SPEED_HIGH;
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003618 hsotg->gadget.ops = &dwc2_hsotg_gadget_ops;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003619 hsotg->gadget.name = dev_name(dev);
Gregory Herrero097ee662015-04-29 22:09:10 +02003620 if (hsotg->dr_mode == USB_DR_MODE_OTG)
3621 hsotg->gadget.is_otg = 1;
Mian Yousaf Kaukabec4cc652015-09-22 15:16:55 +02003622 else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
3623 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003624
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003625 /* reset the system */
3626
Dinh Nguyenf415fbd2014-11-24 11:02:11 -06003627 ret = clk_prepare_enable(hsotg->clk);
3628 if (ret) {
3629 dev_err(dev, "failed to enable otg clk\n");
3630 goto err_clk;
3631 }
3632
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02003633
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003634 /* regulators */
3635
3636 for (i = 0; i < ARRAY_SIZE(hsotg->supplies); i++)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003637 hsotg->supplies[i].supply = dwc2_hsotg_supply_names[i];
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003638
Sachin Kamatcd762132013-01-08 14:27:00 +05303639 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(hsotg->supplies),
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003640 hsotg->supplies);
3641 if (ret) {
3642 dev_err(dev, "failed to request supplies: %d\n", ret);
Sachin Kamat338edab2012-05-18 14:33:46 +05303643 goto err_clk;
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003644 }
3645
3646 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
3647 hsotg->supplies);
3648
3649 if (ret) {
Dinh Nguyen941fcce2014-11-11 11:13:33 -06003650 dev_err(dev, "failed to enable supplies: %d\n", ret);
Mian Yousaf Kaukabc139ec22015-01-09 13:38:45 +01003651 goto err_clk;
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003652 }
3653
Lukasz Majewski41188782012-05-04 14:17:01 +02003654 /* usb phy enable */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003655 dwc2_hsotg_phy_enable(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003656
Gregory Herrero1b7a66b2015-01-09 13:39:09 +01003657 /*
3658 * Force Device mode before initialization.
3659 * This allows correctly configuring fifo for device mode.
3660 */
3661 __bic32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEHOSTMODE);
3662 __orr32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEDEVMODE);
3663
3664 /*
3665 * According to Synopsys databook, this sleep is needed for the force
3666 * device mode to take effect.
3667 */
3668 msleep(25);
3669
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003670 dwc2_hsotg_corereset(hsotg);
3671 ret = dwc2_hsotg_hw_cfg(hsotg);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003672 if (ret) {
3673 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
3674 goto err_clk;
3675 }
3676
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003677 dwc2_hsotg_init(hsotg);
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003678
Gregory Herrero1b7a66b2015-01-09 13:39:09 +01003679 /* Switch back to default configuration */
3680 __bic32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEDEVMODE);
3681
Mian Yousaf Kaukab3f950012015-01-09 13:38:44 +01003682 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
3683 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3684 if (!hsotg->ctrl_buff) {
3685 dev_err(dev, "failed to allocate ctrl request buff\n");
3686 ret = -ENOMEM;
3687 goto err_supplies;
3688 }
3689
3690 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
3691 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3692 if (!hsotg->ep0_buff) {
3693 dev_err(dev, "failed to allocate ctrl reply buff\n");
3694 ret = -ENOMEM;
3695 goto err_supplies;
3696 }
3697
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003698 ret = devm_request_irq(hsotg->dev, irq, dwc2_hsotg_irq, IRQF_SHARED,
Dinh Nguyendb8178c2014-11-11 11:13:37 -06003699 dev_name(hsotg->dev), hsotg);
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02003700 if (ret < 0) {
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003701 dwc2_hsotg_phy_disable(hsotg);
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02003702 clk_disable_unprepare(hsotg->clk);
3703 regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3704 hsotg->supplies);
Dinh Nguyendb8178c2014-11-11 11:13:37 -06003705 dev_err(dev, "cannot claim IRQ for gadget\n");
Mian Yousaf Kaukabc139ec22015-01-09 13:38:45 +01003706 goto err_supplies;
Marek Szyprowskieb3c56c2014-09-09 10:44:12 +02003707 }
3708
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003709 /* hsotg->num_of_eps holds number of EPs other than ep0 */
3710
3711 if (hsotg->num_of_eps == 0) {
3712 dev_err(dev, "wrong number of EPs (zero)\n");
Julia Lawalldfdda5a2012-08-14 08:47:34 +02003713 ret = -EINVAL;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003714 goto err_supplies;
3715 }
3716
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003717 /* setup endpoint information */
3718
3719 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003720 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003721
3722 /* allocate EP0 request */
3723
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003724 hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003725 GFP_KERNEL);
3726 if (!hsotg->ctrl_req) {
3727 dev_err(dev, "failed to allocate ctrl req\n");
Julia Lawalldfdda5a2012-08-14 08:47:34 +02003728 ret = -ENOMEM;
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003729 goto err_supplies;
Lukasz Majewskib3f489b2012-05-04 14:17:09 +02003730 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003731
3732 /* initialise the endpoints now the core has been initialised */
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003733 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
3734 if (hsotg->eps_in[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003735 dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum],
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003736 epnum, 1);
3737 if (hsotg->eps_out[epnum])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003738 dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum],
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003739 epnum, 0);
3740 }
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003741
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003742 /* disable power and clock */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003743 dwc2_hsotg_phy_disable(hsotg);
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003744
3745 ret = regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3746 hsotg->supplies);
3747 if (ret) {
Dinh Nguyen117777b2014-11-11 11:13:34 -06003748 dev_err(dev, "failed to disable supplies: %d\n", ret);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003749 goto err_supplies;
Lukasz Majewskif65f0f12012-05-04 14:17:10 +02003750 }
3751
Dinh Nguyen117777b2014-11-11 11:13:34 -06003752 ret = usb_add_gadget_udc(dev, &hsotg->gadget);
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03003753 if (ret)
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003754 goto err_supplies;
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03003755
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003756 dwc2_hsotg_dump(hsotg);
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003757
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003758 return 0;
3759
Lukasz Majewskifc9a7312012-05-04 14:17:02 +02003760err_supplies:
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003761 dwc2_hsotg_phy_disable(hsotg);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02003762err_clk:
Lukasz Majewski1d144c62012-05-04 14:17:16 +02003763 clk_disable_unprepare(hsotg->clk);
Sachin Kamat338edab2012-05-18 14:33:46 +05303764
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003765 return ret;
3766}
3767
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003768/**
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003769 * dwc2_hsotg_remove - remove function for hsotg driver
Lukasz Majewski8b9bc462012-05-04 14:17:11 +02003770 * @pdev: The platform information for the driver
3771 */
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003772int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg)
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003773{
Sebastian Andrzej Siewior0f913492011-06-28 16:33:47 +03003774 usb_del_gadget_udc(&hsotg->gadget);
Lukasz Majewski04b4a0f2012-05-04 14:17:15 +02003775 clk_disable_unprepare(hsotg->clk);
Marek Szyprowski31ee04d2010-07-19 16:01:42 +02003776
Ben Dooks5b7d70c2009-06-02 14:58:06 +01003777 return 0;
3778}
3779
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003780int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003781{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003782 unsigned long flags;
3783 int ret = 0;
3784
Gregory Herrero9e779772015-04-29 22:09:07 +02003785 if (hsotg->lx_state != DWC2_L0)
3786 return ret;
3787
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003788 mutex_lock(&hsotg->init_mutex);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003789
3790 if (hsotg->driver) {
3791 int ep;
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003792
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003793 dev_info(hsotg->dev, "suspending usb gadget %s\n",
3794 hsotg->driver->driver.name);
3795
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003796 spin_lock_irqsave(&hsotg->lock, flags);
3797 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003798 dwc2_hsotg_core_disconnect(hsotg);
3799 dwc2_hsotg_disconnect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003800 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3801 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003802
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003803 dwc2_hsotg_phy_disable(hsotg);
Marek Szyprowski7b093f72014-10-20 12:45:39 +02003804
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003805 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3806 if (hsotg->eps_in[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003807 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003808 if (hsotg->eps_out[ep])
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003809 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
Mian Yousaf Kaukabc6f5c052015-01-09 13:38:50 +01003810 }
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003811
3812 ret = regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3813 hsotg->supplies);
Robert Baldygad00b4142014-09-09 10:44:57 +02003814 clk_disable(hsotg->clk);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003815 }
3816
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003817 mutex_unlock(&hsotg->init_mutex);
3818
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003819 return ret;
3820}
3821
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003822int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg)
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003823{
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003824 unsigned long flags;
3825 int ret = 0;
3826
Gregory Herrero9e779772015-04-29 22:09:07 +02003827 if (hsotg->lx_state == DWC2_L2)
3828 return ret;
3829
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003830 mutex_lock(&hsotg->init_mutex);
3831
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003832 if (hsotg->driver) {
3833 dev_info(hsotg->dev, "resuming usb gadget %s\n",
3834 hsotg->driver->driver.name);
Robert Baldygad00b4142014-09-09 10:44:57 +02003835
3836 clk_enable(hsotg->clk);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003837 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003838 hsotg->supplies);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003839
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003840 dwc2_hsotg_phy_enable(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003841
3842 spin_lock_irqsave(&hsotg->lock, flags);
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003843 dwc2_hsotg_core_init_disconnected(hsotg, false);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003844 if (hsotg->enabled)
Felipe Balbi1f91b4c2015-08-06 18:11:54 -05003845 dwc2_hsotg_core_connect(hsotg);
Marek Szyprowskidc6e69e2014-11-21 15:14:49 +01003846 spin_unlock_irqrestore(&hsotg->lock, flags);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003847 }
Marek Szyprowski7ad80962014-11-21 15:14:48 +01003848 mutex_unlock(&hsotg->init_mutex);
Marek Szyprowskib83e3332014-02-28 13:06:11 +01003849
3850 return ret;
3851}