blob: dfdb90cb44039f364d92cecd2e920eccb25d07e5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Low-level SLB routines
3 *
4 * Copyright (C) 2004 David Gibson <dwg@au.ibm.com>, IBM
5 *
6 * Based on earlier C version:
7 * Dave Engebretsen and Mike Corrigan {engebret|mikejc}@us.ibm.com
8 * Copyright (c) 2001 Dave Engebretsen
9 * Copyright (C) 2002 Anton Blanchard <anton@au.ibm.com>, IBM
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <asm/processor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/ppc_asm.h>
Sam Ravnborg0013a852005-09-09 20:57:26 +020019#include <asm/asm-offsets.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/cputable.h>
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110021#include <asm/page.h>
22#include <asm/mmu.h>
23#include <asm/pgtable.h>
Stephen Rothwell3f639ee2006-09-25 18:19:00 +100024#include <asm/firmware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110026/* void slb_allocate_realmode(unsigned long ea);
Linus Torvalds1da177e2005-04-16 15:20:36 -070027 *
28 * Create an SLB entry for the given EA (user or kernel).
29 * r3 = faulting address, r13 = PACA
30 * r9, r10, r11 are clobbered by this function
31 * No other registers are examined or changed.
32 */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110033_GLOBAL(slb_allocate_realmode)
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +000034 /*
35 * check for bad kernel/user address
36 * (ea & ~REGION_MASK) >= PGTABLE_RANGE
37 */
Aneesh Kumar K.Vdd1842a2016-04-29 23:25:49 +100038 rldicr. r9,r3,4,(63 - H_PGTABLE_EADDR_SIZE - 4)
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +000039 bne- 8f
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110040
41 srdi r9,r3,60 /* get region */
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +000042 srdi r10,r3,SID_SHIFT /* get esid */
Michael Ellermanb5666f72005-12-05 10:24:33 -060043 cmpldi cr7,r9,0xc /* cmp PAGE_OFFSET for later use */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110044
Michael Ellermanb5666f72005-12-05 10:24:33 -060045 /* r3 = address, r10 = esid, cr7 = <> PAGE_OFFSET */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110046 blt cr7,0f /* user or kernel? */
47
48 /* kernel address: proto-VSID = ESID */
49 /* WARNING - MAGIC: we don't use the VSID 0xfffffffff, but
50 * this code will generate the protoVSID 0xfffffffff for the
51 * top segment. That's ok, the scramble below will translate
52 * it to VSID 0, which is reserved as a bad VSID - one which
53 * will never have any pages in it. */
54
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100055 /* Check if hitting the linear mapping or some other kernel space
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110056 */
57 bne cr7,1f
58
59 /* Linear mapping encoding bits, the "li" instruction below will
60 * be patched by the kernel at boot
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 */
Anton Blanchardb86206e2014-03-10 09:44:22 +110062.globl slb_miss_kernel_load_linear
63slb_miss_kernel_load_linear:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110064 li r11,0
Aneesh Kumar K.V048ee092012-09-10 02:52:55 +000065 /*
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +000066 * context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1
67 * r9 = region id.
Aneesh Kumar K.V048ee092012-09-10 02:52:55 +000068 */
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +000069 addis r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@ha
70 addi r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@l
71
72
Paul Mackerras1189be62007-10-11 20:37:10 +100073BEGIN_FTR_SECTION
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110074 b slb_finish_load
Matt Evans44ae3ab2011-04-06 19:48:50 +000075END_MMU_FTR_SECTION_IFCLR(MMU_FTR_1T_SEGMENT)
Paul Mackerras1189be62007-10-11 20:37:10 +100076 b slb_finish_load_1T
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110077
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +1000781:
79#ifdef CONFIG_SPARSEMEM_VMEMMAP
80 /* Check virtual memmap region. To be patches at kernel boot */
81 cmpldi cr0,r9,0xf
82 bne 1f
Anton Blanchardb86206e2014-03-10 09:44:22 +110083.globl slb_miss_kernel_load_vmemmap
84slb_miss_kernel_load_vmemmap:
Benjamin Herrenschmidtcec08e72008-04-30 15:41:48 +100085 li r11,0
86 b 6f
871:
88#endif /* CONFIG_SPARSEMEM_VMEMMAP */
89
Benjamin Herrenschmidt8d8997f2009-10-12 20:43:47 +000090 /* vmalloc mapping gets the encoding from the PACA as the mapping
91 * can be demoted from 64K -> 4K dynamically on some machines
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +110092 */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +100093 clrldi r11,r10,48
Aneesh Kumar K.Vd6a99962016-04-29 23:26:21 +100094 cmpldi r11,(H_VMALLOC_SIZE >> 28) - 1
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +100095 bgt 5f
96 lhz r11,PACAVMALLOCSLLP(r13)
Paul Mackerras1189be62007-10-11 20:37:10 +100097 b 6f
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000985:
Benjamin Herrenschmidt8d8997f2009-10-12 20:43:47 +000099 /* IO mapping */
Anton Blanchardb86206e2014-03-10 09:44:22 +1100100.globl slb_miss_kernel_load_io
101slb_miss_kernel_load_io:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100102 li r11,0
Paul Mackerras1189be62007-10-11 20:37:10 +10001036:
Aneesh Kumar K.V048ee092012-09-10 02:52:55 +0000104 /*
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000105 * context = (MAX_USER_CONTEXT) + ((ea >> 60) - 0xc) + 1
106 * r9 = region id.
Aneesh Kumar K.V048ee092012-09-10 02:52:55 +0000107 */
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000108 addis r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@ha
109 addi r9,r9,(MAX_USER_CONTEXT - 0xc + 1)@l
110
Paul Mackerras1189be62007-10-11 20:37:10 +1000111BEGIN_FTR_SECTION
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100112 b slb_finish_load
Matt Evans44ae3ab2011-04-06 19:48:50 +0000113END_MMU_FTR_SECTION_IFCLR(MMU_FTR_1T_SEGMENT)
Paul Mackerras1189be62007-10-11 20:37:10 +1000114 b slb_finish_load_1T
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100115
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +00001160:
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000117 /* when using slices, we extract the psize off the slice bitmaps
118 * and then we need to get the sllp encoding off the mmu_psize_defs
119 * array.
120 *
121 * XXX This is a bit inefficient especially for the normal case,
122 * so we should try to implement a fast path for the standard page
123 * size using the old sllp value so we avoid the array. We cannot
124 * really do dynamic patching unfortunately as processes might flip
125 * between 4k and 64k standard page size
126 */
127#ifdef CONFIG_PPC_MM_SLICES
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000128 /* r10 have esid */
David Gibson7d24f0b2005-11-07 00:57:52 -0800129 cmpldi r10,16
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000130 /* below SLICE_LOW_TOP */
David Gibson7d24f0b2005-11-07 00:57:52 -0800131 blt 5f
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +0000132 /*
133 * Handle hpsizes,
134 * r9 is get_paca()->context.high_slices_psize[index], r11 is mask_index
135 */
136 srdi r11,r10,(SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT + 1) /* index */
137 addi r9,r11,PACAHIGHSLICEPSIZE
138 lbzx r9,r13,r9 /* r9 is hpsizes[r11] */
139 /* r11 = (r10 >> (SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT)) & 0x1 */
140 rldicl r11,r10,(64 - (SLICE_HIGH_SHIFT - SLICE_LOW_SHIFT)),63
141 b 6f
David Gibson7d24f0b2005-11-07 00:57:52 -0800142
Aneesh Kumar K.V7aa07272012-09-10 02:52:52 +00001435:
144 /*
145 * Handle lpsizes
146 * r9 is get_paca()->context.low_slices_psize, r11 is index
147 */
148 ld r9,PACALOWSLICESPSIZE(r13)
149 mr r11,r10
1506:
151 sldi r11,r11,2 /* index * 4 */
152 /* Extract the psize and multiply to get an array offset */
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000153 srd r9,r9,r11
154 andi. r9,r9,0xf
155 mulli r9,r9,MMUPSIZEDEFSIZE
David Gibson7d24f0b2005-11-07 00:57:52 -0800156
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000157 /* Now get to the array and obtain the sllp
158 */
159 ld r11,PACATOC(r13)
160 ld r11,mmu_psize_defs@got(r11)
161 add r11,r11,r9
162 ld r11,MMUPSIZESLLP(r11)
163 ori r11,r11,SLB_VSID_USER
164#else
165 /* paca context sllp already contains the SLB_VSID_USER bits */
Paul Mackerrasbf72aeb2006-06-15 10:45:18 +1000166 lhz r11,PACACONTEXTSLLP(r13)
Benjamin Herrenschmidtd0f13e32007-05-08 16:27:27 +1000167#endif /* CONFIG_PPC_MM_SLICES */
168
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100169 ld r9,PACACONTEXTID(r13)
Paul Mackerras1189be62007-10-11 20:37:10 +1000170BEGIN_FTR_SECTION
171 cmpldi r10,0x1000
Paul Mackerras1189be62007-10-11 20:37:10 +1000172 bge slb_finish_load_1T
Matt Evans44ae3ab2011-04-06 19:48:50 +0000173END_MMU_FTR_SECTION_IFSET(MMU_FTR_1T_SEGMENT)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100174 b slb_finish_load
175
1768: /* invalid EA */
177 li r10,0 /* BAD_VSID */
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000178 li r9,0 /* BAD_VSID */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100179 li r11,SLB_VSID_USER /* flags don't much matter */
180 b slb_finish_load
181
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100182/*
183 * Finish loading of an SLB entry and return
184 *
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000185 * r3 = EA, r9 = context, r10 = ESID, r11 = flags, clobbers r9, cr7 = <> PAGE_OFFSET
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100186 */
187slb_finish_load:
Aneesh Kumar K.Vaf81d782013-03-13 03:34:55 +0000188 rldimi r10,r9,ESID_BITS,0
Paul Mackerras1189be62007-10-11 20:37:10 +1000189 ASM_VSID_SCRAMBLE(r10,r9,256M)
Aneesh Kumar K.Vac8dc282012-09-10 02:52:53 +0000190 /*
191 * bits above VSID_BITS_256M need to be ignored from r10
192 * also combine VSID and flags
193 */
194 rldimi r11,r10,SLB_VSID_SHIFT,(64 - (SLB_VSID_SHIFT + VSID_BITS_256M))
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100195
196 /* r3 = EA, r11 = VSID data */
197 /*
198 * Find a slot, round robin. Previously we tried to find a
199 * free slot first but that took too long. Unfortunately we
200 * dont have any LRU information to help us choose a slot.
201 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Paul Mackerras1189be62007-10-11 20:37:10 +10002037: ld r10,PACASTABRR(r13)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 addi r10,r10,1
Michael Neuling584f8b72007-12-06 17:24:48 +1100205 /* This gets soft patched on boot. */
Anton Blanchardb86206e2014-03-10 09:44:22 +1100206.globl slb_compare_rr_to_size
207slb_compare_rr_to_size:
Michael Neuling584f8b72007-12-06 17:24:48 +1100208 cmpldi r10,0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209
210 blt+ 4f
211 li r10,SLB_NUM_BOLTED
212
2134:
214 std r10,PACASTABRR(r13)
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100215
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163:
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100217 rldimi r3,r10,0,36 /* r3= EA[0:35] | entry */
218 oris r10,r3,SLB_ESID_V@h /* r3 |= SLB_ESID_V */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100220 /* r3 = ESID data, r11 = VSID data */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
222 /*
223 * No need for an isync before or after this slbmte. The exception
224 * we enter with and the rfid we exit with are context synchronizing.
225 */
226 slbmte r11,r10
227
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100228 /* we're done for kernel addresses */
229 crclr 4*cr0+eq /* set result to "success" */
230 bgelr cr7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
232 /* Update the slb cache */
233 lhz r3,PACASLBCACHEPTR(r13) /* offset = paca->slb_cache_ptr */
234 cmpldi r3,SLB_CACHE_ENTRIES
235 bge 1f
236
237 /* still room in the slb cache */
Aneesh Kumar K.V735cafc2012-09-10 02:52:54 +0000238 sldi r11,r3,2 /* r11 = offset * sizeof(u32) */
239 srdi r10,r10,28 /* get the 36 bits of the ESID */
240 add r11,r11,r13 /* r11 = (u32 *)paca + offset */
241 stw r10,PACASLBCACHE(r11) /* paca->slb_cache[offset] = esid */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 addi r3,r3,1 /* offset++ */
243 b 2f
2441: /* offset >= SLB_CACHE_ENTRIES */
245 li r3,SLB_CACHE_ENTRIES+1
2462:
247 sth r3,PACASLBCACHEPTR(r13) /* paca->slb_cache_ptr = offset */
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100248 crclr 4*cr0+eq /* set result to "success" */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700249 blr
250
Paul Mackerras1189be62007-10-11 20:37:10 +1000251/*
252 * Finish loading of a 1T SLB entry (for the kernel linear mapping) and return.
Paul Mackerras1189be62007-10-11 20:37:10 +1000253 *
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000254 * r3 = EA, r9 = context, r10 = ESID(256MB), r11 = flags, clobbers r9
Paul Mackerras1189be62007-10-11 20:37:10 +1000255 */
256slb_finish_load_1T:
Aneesh Kumar K.Vc60ac562013-03-13 03:34:54 +0000257 srdi r10,r10,(SID_SHIFT_1T - SID_SHIFT) /* get 1T ESID */
Aneesh Kumar K.Vaf81d782013-03-13 03:34:55 +0000258 rldimi r10,r9,ESID_BITS_1T,0
Paul Mackerras1189be62007-10-11 20:37:10 +1000259 ASM_VSID_SCRAMBLE(r10,r9,1T)
Aneesh Kumar K.Vac8dc282012-09-10 02:52:53 +0000260 /*
261 * bits above VSID_BITS_1T need to be ignored from r10
262 * also combine VSID and flags
263 */
264 rldimi r11,r10,SLB_VSID_SHIFT_1T,(64 - (SLB_VSID_SHIFT_1T + VSID_BITS_1T))
Paul Mackerras1189be62007-10-11 20:37:10 +1000265 li r10,MMU_SEGSIZE_1T
266 rldimi r11,r10,SLB_VSID_SSIZE_SHIFT,0 /* insert segment size */
267
268 /* r3 = EA, r11 = VSID data */
269 clrrdi r3,r3,SID_SHIFT_1T /* clear out non-ESID bits */
270 b 7b
271