blob: f15b5378671339b8c7a8302c434078ca4a99c84e [file] [log] [blame]
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +09001/*
2 * r8a7791 processor support
3 *
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 * Copyright (C) 2013 Renesas Solutions Corp.
6 * Copyright (C) 2013 Magnus Damm
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
20 */
21
22#include <linux/irq.h>
23#include <linux/kernel.h>
24#include <linux/of_platform.h>
Magnus Damm93ff9162013-10-08 12:39:39 +090025#include <linux/platform_data/gpio-rcar.h>
Magnus Damm454d3202013-10-01 17:12:19 +090026#include <linux/platform_data/irq-renesas-irqc.h>
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +090027#include <linux/serial_sci.h>
Magnus Damm1bebd722013-09-04 12:46:17 +090028#include <linux/sh_timer.h>
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090029#include <mach/common.h>
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +090030#include <mach/irqs.h>
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090031#include <mach/r8a7791.h>
Magnus Dammcd8344f2013-10-01 17:12:48 +090032#include <mach/rcar-gen2.h>
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +090033#include <asm/mach/arch.h>
34
Magnus Damm35040122013-10-08 12:39:10 +090035static const struct resource pfc_resources[] __initconst = {
36 DEFINE_RES_MEM(0xe6060000, 0x250),
37};
38
39#define r8a7791_register_pfc() \
40 platform_device_register_simple("pfc-r8a7791", -1, pfc_resources, \
41 ARRAY_SIZE(pfc_resources))
42
Magnus Damm93ff9162013-10-08 12:39:39 +090043#define R8A7791_GPIO(idx, base, nr) \
44static const struct resource r8a7791_gpio##idx##_resources[] __initconst = { \
45 DEFINE_RES_MEM((base), 0x50), \
46 DEFINE_RES_IRQ(gic_spi(4 + (idx))), \
47}; \
48 \
49static const struct gpio_rcar_config \
50r8a7791_gpio##idx##_platform_data __initconst = { \
51 .gpio_base = 32 * (idx), \
52 .irq_base = 0, \
53 .number_of_pins = (nr), \
54 .pctl_name = "pfc-r8a7791", \
55 .has_both_edge_trigger = 1, \
56}; \
57
58R8A7791_GPIO(0, 0xe6050000, 32);
59R8A7791_GPIO(1, 0xe6051000, 32);
60R8A7791_GPIO(2, 0xe6052000, 32);
61R8A7791_GPIO(3, 0xe6053000, 32);
62R8A7791_GPIO(4, 0xe6054000, 32);
63R8A7791_GPIO(5, 0xe6055000, 32);
64R8A7791_GPIO(6, 0xe6055400, 32);
65R8A7791_GPIO(7, 0xe6055800, 26);
66
67#define r8a7791_register_gpio(idx) \
68 platform_device_register_resndata(&platform_bus, "gpio_rcar", idx, \
69 r8a7791_gpio##idx##_resources, \
70 ARRAY_SIZE(r8a7791_gpio##idx##_resources), \
71 &r8a7791_gpio##idx##_platform_data, \
72 sizeof(r8a7791_gpio##idx##_platform_data))
73
Magnus Damm35040122013-10-08 12:39:10 +090074void __init r8a7791_pinmux_init(void)
75{
76 r8a7791_register_pfc();
Magnus Damm93ff9162013-10-08 12:39:39 +090077 r8a7791_register_gpio(0);
78 r8a7791_register_gpio(1);
79 r8a7791_register_gpio(2);
80 r8a7791_register_gpio(3);
81 r8a7791_register_gpio(4);
82 r8a7791_register_gpio(5);
83 r8a7791_register_gpio(6);
84 r8a7791_register_gpio(7);
Magnus Damm35040122013-10-08 12:39:10 +090085}
86
Laurent Pinchart135d0e62013-12-06 10:59:29 +010087#define __R8A7791_SCIF(scif_type, algo, index, baseaddr, irq) \
88static struct plat_sci_port scif##index##_platform_data = { \
89 .type = scif_type, \
Laurent Pinchart135d0e62013-12-06 10:59:29 +010090 .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
91 .scbrr_algo_id = algo, \
92 .scscr = SCSCR_RE | SCSCR_TE, \
Laurent Pinchartd95a95a2013-12-06 10:59:38 +010093}; \
94 \
95static struct resource scif##index##_resources[] = { \
96 DEFINE_RES_MEM(baseaddr, 0x100), \
97 DEFINE_RES_IRQ(irq), \
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +090098}
99
Laurent Pinchart135d0e62013-12-06 10:59:29 +0100100#define R8A7791_SCIF(index, baseaddr, irq) \
101 __R8A7791_SCIF(PORT_SCIF, SCBRR_ALGO_2, index, baseaddr, irq)
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +0900102
Laurent Pinchart135d0e62013-12-06 10:59:29 +0100103#define R8A7791_SCIFA(index, baseaddr, irq) \
104 __R8A7791_SCIF(PORT_SCIFA, SCBRR_ALGO_4, index, baseaddr, irq)
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +0900105
Laurent Pinchart135d0e62013-12-06 10:59:29 +0100106#define R8A7791_SCIFB(index, baseaddr, irq) \
107 __R8A7791_SCIF(PORT_SCIFB, SCBRR_ALGO_4, index, baseaddr, irq)
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +0900108
Laurent Pinchart135d0e62013-12-06 10:59:29 +0100109R8A7791_SCIFA(0, 0xe6c40000, gic_spi(144)); /* SCIFA0 */
110R8A7791_SCIFA(1, 0xe6c50000, gic_spi(145)); /* SCIFA1 */
111R8A7791_SCIFB(2, 0xe6c20000, gic_spi(148)); /* SCIFB0 */
112R8A7791_SCIFB(3, 0xe6c30000, gic_spi(149)); /* SCIFB1 */
113R8A7791_SCIFB(4, 0xe6ce0000, gic_spi(150)); /* SCIFB2 */
114R8A7791_SCIFA(5, 0xe6c60000, gic_spi(151)); /* SCIFA2 */
115R8A7791_SCIF(6, 0xe6e60000, gic_spi(152)); /* SCIF0 */
116R8A7791_SCIF(7, 0xe6e68000, gic_spi(153)); /* SCIF1 */
117R8A7791_SCIF(8, 0xe6e58000, gic_spi(22)); /* SCIF2 */
118R8A7791_SCIF(9, 0xe6ea8000, gic_spi(23)); /* SCIF3 */
119R8A7791_SCIF(10, 0xe6ee0000, gic_spi(24)); /* SCIF4 */
120R8A7791_SCIF(11, 0xe6ee8000, gic_spi(25)); /* SCIF5 */
121R8A7791_SCIFA(12, 0xe6c70000, gic_spi(29)); /* SCIFA3 */
122R8A7791_SCIFA(13, 0xe6c78000, gic_spi(30)); /* SCIFA4 */
123R8A7791_SCIFA(14, 0xe6c80000, gic_spi(31)); /* SCIFA5 */
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +0900124
Laurent Pinchart135d0e62013-12-06 10:59:29 +0100125#define r8a7791_register_scif(index) \
Laurent Pinchartd95a95a2013-12-06 10:59:38 +0100126 platform_device_register_resndata(&platform_bus, "sh-sci", index, \
127 scif##index##_resources, \
128 ARRAY_SIZE(scif##index##_resources), \
129 &scif##index##_platform_data, \
130 sizeof(scif##index##_platform_data))
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +0900131
Magnus Damm1bebd722013-09-04 12:46:17 +0900132static const struct sh_timer_config cmt00_platform_data __initconst = {
133 .name = "CMT00",
134 .timer_bit = 0,
135 .clockevent_rating = 80,
136};
137
138static const struct resource cmt00_resources[] __initconst = {
139 DEFINE_RES_MEM(0xffca0510, 0x0c),
140 DEFINE_RES_MEM(0xffca0500, 0x04),
141 DEFINE_RES_IRQ(gic_spi(142)), /* CMT0_0 */
142};
143
144#define r8a7791_register_cmt(idx) \
145 platform_device_register_resndata(&platform_bus, "sh_cmt", \
146 idx, cmt##idx##_resources, \
147 ARRAY_SIZE(cmt##idx##_resources), \
148 &cmt##idx##_platform_data, \
149 sizeof(struct sh_timer_config))
150
Magnus Damm454d3202013-10-01 17:12:19 +0900151static struct renesas_irqc_config irqc0_data = {
152 .irq_base = irq_pin(0), /* IRQ0 -> IRQ9 */
153};
154
155static struct resource irqc0_resources[] = {
156 DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
157 DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
158 DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
159 DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
160 DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
161 DEFINE_RES_IRQ(gic_spi(12)), /* IRQ4 */
162 DEFINE_RES_IRQ(gic_spi(13)), /* IRQ5 */
163 DEFINE_RES_IRQ(gic_spi(14)), /* IRQ6 */
164 DEFINE_RES_IRQ(gic_spi(15)), /* IRQ7 */
165 DEFINE_RES_IRQ(gic_spi(16)), /* IRQ8 */
166 DEFINE_RES_IRQ(gic_spi(17)), /* IRQ9 */
167};
168
169#define r8a7791_register_irqc(idx) \
170 platform_device_register_resndata(&platform_bus, "renesas_irqc", \
171 idx, irqc##idx##_resources, \
172 ARRAY_SIZE(irqc##idx##_resources), \
173 &irqc##idx##_data, \
174 sizeof(struct renesas_irqc_config))
175
Magnus Damm887e8402013-11-20 16:59:56 +0900176static const struct resource thermal_resources[] __initconst = {
177 DEFINE_RES_MEM(0xe61f0000, 0x14),
178 DEFINE_RES_MEM(0xe61f0100, 0x38),
179 DEFINE_RES_IRQ(gic_spi(69)),
180};
181
182#define r8a7791_register_thermal() \
183 platform_device_register_simple("rcar_thermal", -1, \
184 thermal_resources, \
185 ARRAY_SIZE(thermal_resources))
186
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +0900187void __init r8a7791_add_dt_devices(void)
188{
Laurent Pinchart135d0e62013-12-06 10:59:29 +0100189 r8a7791_register_scif(0);
190 r8a7791_register_scif(1);
191 r8a7791_register_scif(2);
192 r8a7791_register_scif(3);
193 r8a7791_register_scif(4);
194 r8a7791_register_scif(5);
195 r8a7791_register_scif(6);
196 r8a7791_register_scif(7);
197 r8a7791_register_scif(8);
198 r8a7791_register_scif(9);
199 r8a7791_register_scif(10);
200 r8a7791_register_scif(11);
201 r8a7791_register_scif(12);
202 r8a7791_register_scif(13);
203 r8a7791_register_scif(14);
Magnus Damm1bebd722013-09-04 12:46:17 +0900204 r8a7791_register_cmt(00);
205}
206
Magnus Damm42758812013-10-01 17:11:53 +0900207void __init r8a7791_add_standard_devices(void)
208{
209 r8a7791_add_dt_devices();
Magnus Damm454d3202013-10-01 17:12:19 +0900210 r8a7791_register_irqc(0);
Magnus Damm887e8402013-11-20 16:59:56 +0900211 r8a7791_register_thermal();
Magnus Damm42758812013-10-01 17:11:53 +0900212}
213
Magnus Damm1bebd722013-09-04 12:46:17 +0900214void __init r8a7791_init_early(void)
215{
216#ifndef CONFIG_ARM_ARCH_TIMER
217 shmobile_setup_delay(1300, 2, 4); /* Cortex-A15 @ 1300MHz */
218#endif
Yoshikazu Fujikawae6491d02013-09-04 12:46:08 +0900219}
220
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +0900221#ifdef CONFIG_USE_OF
222static const char *r8a7791_boards_compat_dt[] __initdata = {
223 "renesas,r8a7791",
224 NULL,
225};
226
227DT_MACHINE_START(R8A7791_DT, "Generic R8A7791 (Flattened Device Tree)")
Magnus Damm687c27b2013-10-01 17:13:16 +0900228 .smp = smp_ops(r8a7791_smp_ops),
Magnus Damm1bebd722013-09-04 12:46:17 +0900229 .init_early = r8a7791_init_early,
Magnus Dammcd8344f2013-10-01 17:12:48 +0900230 .init_time = rcar_gen2_timer_init,
Hisashi Nakamura0d0771ab2013-09-04 12:45:57 +0900231 .dt_compat = r8a7791_boards_compat_dt,
232MACHINE_END
233#endif /* CONFIG_USE_OF */