blob: 19041cefabb1c0ce8649ed8cf5ea41707fa7824f [file] [log] [blame]
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001/*
2 * drivers/dma/imx-sdma.c
3 *
4 * This file contains a driver for the Freescale Smart DMA engine
5 *
6 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 *
8 * Based on code from Freescale:
9 *
10 * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
11 *
12 * The code contained herein is licensed under the GNU General Public
13 * License. You may obtain a copy of the GNU General Public License
14 * Version 2 or later at the following locations:
15 *
16 * http://www.opensource.org/licenses/gpl-license.html
17 * http://www.gnu.org/copyleft/gpl.html
18 */
19
20#include <linux/init.h>
Axel Linf8de8f42011-08-30 15:08:24 +080021#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080023#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000024#include <linux/mm.h>
25#include <linux/interrupt.h>
26#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080027#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000028#include <linux/sched.h>
29#include <linux/semaphore.h>
30#include <linux/spinlock.h>
31#include <linux/device.h>
32#include <linux/dma-mapping.h>
33#include <linux/firmware.h>
34#include <linux/slab.h>
35#include <linux/platform_device.h>
36#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080037#include <linux/of.h>
38#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080039#include <linux/of_dma.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000040
41#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020042#include <linux/platform_data/dma-imx-sdma.h>
43#include <linux/platform_data/dma-imx.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000044
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000045#include "dmaengine.h"
46
Sascha Hauer1ec1e822010-09-30 13:56:34 +000047/* SDMA registers */
48#define SDMA_H_C0PTR 0x000
49#define SDMA_H_INTR 0x004
50#define SDMA_H_STATSTOP 0x008
51#define SDMA_H_START 0x00c
52#define SDMA_H_EVTOVR 0x010
53#define SDMA_H_DSPOVR 0x014
54#define SDMA_H_HOSTOVR 0x018
55#define SDMA_H_EVTPEND 0x01c
56#define SDMA_H_DSPENBL 0x020
57#define SDMA_H_RESET 0x024
58#define SDMA_H_EVTERR 0x028
59#define SDMA_H_INTRMSK 0x02c
60#define SDMA_H_PSW 0x030
61#define SDMA_H_EVTERRDBG 0x034
62#define SDMA_H_CONFIG 0x038
63#define SDMA_ONCE_ENB 0x040
64#define SDMA_ONCE_DATA 0x044
65#define SDMA_ONCE_INSTR 0x048
66#define SDMA_ONCE_STAT 0x04c
67#define SDMA_ONCE_CMD 0x050
68#define SDMA_EVT_MIRROR 0x054
69#define SDMA_ILLINSTADDR 0x058
70#define SDMA_CHN0ADDR 0x05c
71#define SDMA_ONCE_RTB 0x060
72#define SDMA_XTRIG_CONF1 0x070
73#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080074#define SDMA_CHNENBL0_IMX35 0x200
75#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000076#define SDMA_CHNPRI_0 0x100
77
78/*
79 * Buffer descriptor status values.
80 */
81#define BD_DONE 0x01
82#define BD_WRAP 0x02
83#define BD_CONT 0x04
84#define BD_INTR 0x08
85#define BD_RROR 0x10
86#define BD_LAST 0x20
87#define BD_EXTD 0x80
88
89/*
90 * Data Node descriptor status values.
91 */
92#define DND_END_OF_FRAME 0x80
93#define DND_END_OF_XFER 0x40
94#define DND_DONE 0x20
95#define DND_UNUSED 0x01
96
97/*
98 * IPCV2 descriptor status values.
99 */
100#define BD_IPCV2_END_OF_FRAME 0x40
101
102#define IPCV2_MAX_NODES 50
103/*
104 * Error bit set in the CCB status field by the SDMA,
105 * in setbd routine, in case of a transfer error
106 */
107#define DATA_ERROR 0x10000000
108
109/*
110 * Buffer descriptor commands.
111 */
112#define C0_ADDR 0x01
113#define C0_LOAD 0x02
114#define C0_DUMP 0x03
115#define C0_SETCTX 0x07
116#define C0_GETCTX 0x03
117#define C0_SETDM 0x01
118#define C0_SETPM 0x04
119#define C0_GETDM 0x02
120#define C0_GETPM 0x08
121/*
122 * Change endianness indicator in the BD command field
123 */
124#define CHANGE_ENDIANNESS 0x80
125
126/*
127 * Mode/Count of data node descriptors - IPCv2
128 */
129struct sdma_mode_count {
130 u32 count : 16; /* size of the buffer pointed by this BD */
131 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
132 u32 command : 8; /* command mostlky used for channel 0 */
133};
134
135/*
136 * Buffer descriptor
137 */
138struct sdma_buffer_descriptor {
139 struct sdma_mode_count mode;
140 u32 buffer_addr; /* address of the buffer described */
141 u32 ext_buffer_addr; /* extended buffer address */
142} __attribute__ ((packed));
143
144/**
145 * struct sdma_channel_control - Channel control Block
146 *
147 * @current_bd_ptr current buffer descriptor processed
148 * @base_bd_ptr first element of buffer descriptor array
149 * @unused padding. The SDMA engine expects an array of 128 byte
150 * control blocks
151 */
152struct sdma_channel_control {
153 u32 current_bd_ptr;
154 u32 base_bd_ptr;
155 u32 unused[2];
156} __attribute__ ((packed));
157
158/**
159 * struct sdma_state_registers - SDMA context for a channel
160 *
161 * @pc: program counter
162 * @t: test bit: status of arithmetic & test instruction
163 * @rpc: return program counter
164 * @sf: source fault while loading data
165 * @spc: loop start program counter
166 * @df: destination fault while storing data
167 * @epc: loop end program counter
168 * @lm: loop mode
169 */
170struct sdma_state_registers {
171 u32 pc :14;
172 u32 unused1: 1;
173 u32 t : 1;
174 u32 rpc :14;
175 u32 unused0: 1;
176 u32 sf : 1;
177 u32 spc :14;
178 u32 unused2: 1;
179 u32 df : 1;
180 u32 epc :14;
181 u32 lm : 2;
182} __attribute__ ((packed));
183
184/**
185 * struct sdma_context_data - sdma context specific to a channel
186 *
187 * @channel_state: channel state bits
188 * @gReg: general registers
189 * @mda: burst dma destination address register
190 * @msa: burst dma source address register
191 * @ms: burst dma status register
192 * @md: burst dma data register
193 * @pda: peripheral dma destination address register
194 * @psa: peripheral dma source address register
195 * @ps: peripheral dma status register
196 * @pd: peripheral dma data register
197 * @ca: CRC polynomial register
198 * @cs: CRC accumulator register
199 * @dda: dedicated core destination address register
200 * @dsa: dedicated core source address register
201 * @ds: dedicated core status register
202 * @dd: dedicated core data register
203 */
204struct sdma_context_data {
205 struct sdma_state_registers channel_state;
206 u32 gReg[8];
207 u32 mda;
208 u32 msa;
209 u32 ms;
210 u32 md;
211 u32 pda;
212 u32 psa;
213 u32 ps;
214 u32 pd;
215 u32 ca;
216 u32 cs;
217 u32 dda;
218 u32 dsa;
219 u32 ds;
220 u32 dd;
221 u32 scratch0;
222 u32 scratch1;
223 u32 scratch2;
224 u32 scratch3;
225 u32 scratch4;
226 u32 scratch5;
227 u32 scratch6;
228 u32 scratch7;
229} __attribute__ ((packed));
230
231#define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor))
232
233struct sdma_engine;
234
235/**
236 * struct sdma_channel - housekeeping for a SDMA channel
237 *
238 * @sdma pointer to the SDMA engine for this channel
Sascha Hauer23889c62011-01-31 10:56:58 +0100239 * @channel the channel number, matches dmaengine chan_id + 1
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000240 * @direction transfer type. Needed for setting SDMA script
241 * @peripheral_type Peripheral type. Needed for setting SDMA script
242 * @event_id0 aka dma request line
243 * @event_id1 for channels that use 2 events
244 * @word_size peripheral access size
245 * @buf_tail ID of the buffer that was processed
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000246 * @num_bd max NUM_BD. number of descriptors currently handling
247 */
248struct sdma_channel {
249 struct sdma_engine *sdma;
250 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530251 enum dma_transfer_direction direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000252 enum sdma_peripheral_type peripheral_type;
253 unsigned int event_id0;
254 unsigned int event_id1;
255 enum dma_slave_buswidth word_size;
256 unsigned int buf_tail;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000257 unsigned int num_bd;
258 struct sdma_buffer_descriptor *bd;
259 dma_addr_t bd_phys;
260 unsigned int pc_from_device, pc_to_device;
261 unsigned long flags;
262 dma_addr_t per_address;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800263 unsigned long event_mask[2];
264 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000265 u32 shp_addr, per_addr;
266 struct dma_chan chan;
267 spinlock_t lock;
268 struct dma_async_tx_descriptor desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000269 enum dma_status status;
Huang Shijieab59a512011-12-02 10:16:25 +0800270 unsigned int chn_count;
271 unsigned int chn_real_count;
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800272 struct tasklet_struct tasklet;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000273};
274
Richard Zhao0bbc1412012-01-13 11:10:01 +0800275#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000276
277#define MAX_DMA_CHANNELS 32
278#define MXC_SDMA_DEFAULT_PRIORITY 1
279#define MXC_SDMA_MIN_PRIORITY 1
280#define MXC_SDMA_MAX_PRIORITY 7
281
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000282#define SDMA_FIRMWARE_MAGIC 0x414d4453
283
284/**
285 * struct sdma_firmware_header - Layout of the firmware image
286 *
287 * @magic "SDMA"
288 * @version_major increased whenever layout of struct sdma_script_start_addrs
289 * changes.
290 * @version_minor firmware minor version (for binary compatible changes)
291 * @script_addrs_start offset of struct sdma_script_start_addrs in this image
292 * @num_script_addrs Number of script addresses in this image
293 * @ram_code_start offset of SDMA ram image in this firmware image
294 * @ram_code_size size of SDMA ram image
295 * @script_addrs Stores the start address of the SDMA scripts
296 * (in SDMA memory space)
297 */
298struct sdma_firmware_header {
299 u32 magic;
300 u32 version_major;
301 u32 version_minor;
302 u32 script_addrs_start;
303 u32 num_script_addrs;
304 u32 ram_code_start;
305 u32 ram_code_size;
306};
307
Sascha Hauer17bba722013-08-20 10:04:31 +0200308struct sdma_driver_data {
309 int chnenbl0;
310 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200311 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800312};
313
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000314struct sdma_engine {
315 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100316 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000317 struct sdma_channel channel[MAX_DMA_CHANNELS];
318 struct sdma_channel_control *channel_control;
319 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000320 struct sdma_context_data *context;
321 dma_addr_t context_phys;
322 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100323 struct clk *clk_ipg;
324 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800325 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800326 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000327 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200328 const struct sdma_driver_data *drvdata;
329};
330
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300331static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200332 .chnenbl0 = SDMA_CHNENBL0_IMX31,
333 .num_events = 32,
334};
335
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200336static struct sdma_script_start_addrs sdma_script_imx25 = {
337 .ap_2_ap_addr = 729,
338 .uart_2_mcu_addr = 904,
339 .per_2_app_addr = 1255,
340 .mcu_2_app_addr = 834,
341 .uartsh_2_mcu_addr = 1120,
342 .per_2_shp_addr = 1329,
343 .mcu_2_shp_addr = 1048,
344 .ata_2_mcu_addr = 1560,
345 .mcu_2_ata_addr = 1479,
346 .app_2_per_addr = 1189,
347 .app_2_mcu_addr = 770,
348 .shp_2_per_addr = 1407,
349 .shp_2_mcu_addr = 979,
350};
351
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300352static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200353 .chnenbl0 = SDMA_CHNENBL0_IMX35,
354 .num_events = 48,
355 .script_addrs = &sdma_script_imx25,
356};
357
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300358static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200359 .chnenbl0 = SDMA_CHNENBL0_IMX35,
360 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000361};
362
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200363static struct sdma_script_start_addrs sdma_script_imx51 = {
364 .ap_2_ap_addr = 642,
365 .uart_2_mcu_addr = 817,
366 .mcu_2_app_addr = 747,
367 .mcu_2_shp_addr = 961,
368 .ata_2_mcu_addr = 1473,
369 .mcu_2_ata_addr = 1392,
370 .app_2_per_addr = 1033,
371 .app_2_mcu_addr = 683,
372 .shp_2_per_addr = 1251,
373 .shp_2_mcu_addr = 892,
374};
375
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300376static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200377 .chnenbl0 = SDMA_CHNENBL0_IMX35,
378 .num_events = 48,
379 .script_addrs = &sdma_script_imx51,
380};
381
382static struct sdma_script_start_addrs sdma_script_imx53 = {
383 .ap_2_ap_addr = 642,
384 .app_2_mcu_addr = 683,
385 .mcu_2_app_addr = 747,
386 .uart_2_mcu_addr = 817,
387 .shp_2_mcu_addr = 891,
388 .mcu_2_shp_addr = 960,
389 .uartsh_2_mcu_addr = 1032,
390 .spdif_2_mcu_addr = 1100,
391 .mcu_2_spdif_addr = 1134,
392 .firi_2_mcu_addr = 1193,
393 .mcu_2_firi_addr = 1290,
394};
395
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300396static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200397 .chnenbl0 = SDMA_CHNENBL0_IMX35,
398 .num_events = 48,
399 .script_addrs = &sdma_script_imx53,
400};
401
402static struct sdma_script_start_addrs sdma_script_imx6q = {
403 .ap_2_ap_addr = 642,
404 .uart_2_mcu_addr = 817,
405 .mcu_2_app_addr = 747,
406 .per_2_per_addr = 6331,
407 .uartsh_2_mcu_addr = 1032,
408 .mcu_2_shp_addr = 960,
409 .app_2_mcu_addr = 683,
410 .shp_2_mcu_addr = 891,
411 .spdif_2_mcu_addr = 1100,
412 .mcu_2_spdif_addr = 1134,
413};
414
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300415static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200416 .chnenbl0 = SDMA_CHNENBL0_IMX35,
417 .num_events = 48,
418 .script_addrs = &sdma_script_imx6q,
419};
420
Shawn Guo62550cd2011-07-13 21:33:17 +0800421static struct platform_device_id sdma_devtypes[] = {
422 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200423 .name = "imx25-sdma",
424 .driver_data = (unsigned long)&sdma_imx25,
425 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800426 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200427 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800428 }, {
429 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200430 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800431 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200432 .name = "imx51-sdma",
433 .driver_data = (unsigned long)&sdma_imx51,
434 }, {
435 .name = "imx53-sdma",
436 .driver_data = (unsigned long)&sdma_imx53,
437 }, {
438 .name = "imx6q-sdma",
439 .driver_data = (unsigned long)&sdma_imx6q,
440 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800441 /* sentinel */
442 }
443};
444MODULE_DEVICE_TABLE(platform, sdma_devtypes);
445
Shawn Guo580975d2011-07-14 08:35:48 +0800446static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200447 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
448 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
449 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200450 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200451 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100452 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Shawn Guo580975d2011-07-14 08:35:48 +0800453 { /* sentinel */ }
454};
455MODULE_DEVICE_TABLE(of, sdma_dt_ids);
456
Richard Zhao0bbc1412012-01-13 11:10:01 +0800457#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
458#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
459#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000460#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
461
462static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
463{
Sascha Hauer17bba722013-08-20 10:04:31 +0200464 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000465 return chnenbl0 + event * 4;
466}
467
468static int sdma_config_ownership(struct sdma_channel *sdmac,
469 bool event_override, bool mcu_override, bool dsp_override)
470{
471 struct sdma_engine *sdma = sdmac->sdma;
472 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800473 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000474
475 if (event_override && mcu_override && dsp_override)
476 return -EINVAL;
477
Richard Zhaoc4b56852012-01-13 11:09:57 +0800478 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
479 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
480 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000481
482 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800483 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000484 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800485 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000486
487 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800488 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000489 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800490 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000491
492 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800493 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000494 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800495 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000496
Richard Zhaoc4b56852012-01-13 11:09:57 +0800497 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
498 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
499 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000500
501 return 0;
502}
503
Richard Zhaob9a591662012-01-13 11:09:56 +0800504static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
505{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800506 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800507}
508
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000509/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800510 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000511 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800512static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000513{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000514 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800515 unsigned long timeout = 500;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000516
Richard Zhao2ccaef02012-05-11 15:14:27 +0800517 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000518
Richard Zhao2ccaef02012-05-11 15:14:27 +0800519 while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) {
520 if (timeout-- <= 0)
521 break;
522 udelay(1);
523 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000524
Richard Zhao2ccaef02012-05-11 15:14:27 +0800525 if (ret) {
526 /* Clear the interrupt status */
527 writel_relaxed(ret, sdma->regs + SDMA_H_INTR);
528 } else {
529 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
530 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000531
532 return ret ? 0 : -ETIMEDOUT;
533}
534
535static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
536 u32 address)
537{
538 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
539 void *buf_virt;
540 dma_addr_t buf_phys;
541 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800542 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200543
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000544 buf_virt = dma_alloc_coherent(NULL,
545 size,
546 &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200547 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800548 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200549 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000550
Richard Zhao2ccaef02012-05-11 15:14:27 +0800551 spin_lock_irqsave(&sdma->channel_0_lock, flags);
552
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000553 bd0->mode.command = C0_SETPM;
554 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
555 bd0->mode.count = size / 2;
556 bd0->buffer_addr = buf_phys;
557 bd0->ext_buffer_addr = address;
558
559 memcpy(buf_virt, buf, size);
560
Richard Zhao2ccaef02012-05-11 15:14:27 +0800561 ret = sdma_run_channel0(sdma);
562
563 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000564
565 dma_free_coherent(NULL, size, buf_virt, buf_phys);
566
567 return ret;
568}
569
570static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
571{
572 struct sdma_engine *sdma = sdmac->sdma;
573 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800574 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000575 u32 chnenbl = chnenbl_ofs(sdma, event);
576
Richard Zhaoc4b56852012-01-13 11:09:57 +0800577 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800578 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800579 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000580}
581
582static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
583{
584 struct sdma_engine *sdma = sdmac->sdma;
585 int channel = sdmac->channel;
586 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800587 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000588
Richard Zhaoc4b56852012-01-13 11:09:57 +0800589 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800590 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800591 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000592}
593
594static void sdma_handle_channel_loop(struct sdma_channel *sdmac)
595{
596 struct sdma_buffer_descriptor *bd;
597
598 /*
599 * loop mode. Iterate over descriptors, re-setup them and
600 * call callback function.
601 */
602 while (1) {
603 bd = &sdmac->bd[sdmac->buf_tail];
604
605 if (bd->mode.status & BD_DONE)
606 break;
607
608 if (bd->mode.status & BD_RROR)
609 sdmac->status = DMA_ERROR;
610 else
Shawn Guo1e9cebb2011-01-20 05:50:38 +0800611 sdmac->status = DMA_IN_PROGRESS;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000612
613 bd->mode.status |= BD_DONE;
614 sdmac->buf_tail++;
615 sdmac->buf_tail %= sdmac->num_bd;
616
617 if (sdmac->desc.callback)
618 sdmac->desc.callback(sdmac->desc.callback_param);
619 }
620}
621
622static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac)
623{
624 struct sdma_buffer_descriptor *bd;
625 int i, error = 0;
626
Huang Shijieab59a512011-12-02 10:16:25 +0800627 sdmac->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000628 /*
629 * non loop mode. Iterate over all descriptors, collect
630 * errors and call callback function
631 */
632 for (i = 0; i < sdmac->num_bd; i++) {
633 bd = &sdmac->bd[i];
634
635 if (bd->mode.status & (BD_DONE | BD_RROR))
636 error = -EIO;
Huang Shijieab59a512011-12-02 10:16:25 +0800637 sdmac->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000638 }
639
640 if (error)
641 sdmac->status = DMA_ERROR;
642 else
Vinod Koul409bff62013-10-16 14:07:06 +0530643 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000644
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000645 dma_cookie_complete(&sdmac->desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000646 if (sdmac->desc.callback)
647 sdmac->desc.callback(sdmac->desc.callback_param);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000648}
649
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800650static void sdma_tasklet(unsigned long data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000651{
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800652 struct sdma_channel *sdmac = (struct sdma_channel *) data;
653
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000654 if (sdmac->flags & IMX_DMA_SG_LOOP)
655 sdma_handle_channel_loop(sdmac);
656 else
657 mxc_sdma_handle_channel_normal(sdmac);
658}
659
660static irqreturn_t sdma_int_handler(int irq, void *dev_id)
661{
662 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800663 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000664
Richard Zhaoc4b56852012-01-13 11:09:57 +0800665 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
Richard Zhao2ccaef02012-05-11 15:14:27 +0800666 /* not interested in channel 0 interrupts */
667 stat &= ~1;
Richard Zhaoc4b56852012-01-13 11:09:57 +0800668 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000669
670 while (stat) {
671 int channel = fls(stat) - 1;
672 struct sdma_channel *sdmac = &sdma->channel[channel];
673
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800674 tasklet_schedule(&sdmac->tasklet);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000675
Richard Zhao0bbc1412012-01-13 11:10:01 +0800676 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000677 }
678
679 return IRQ_HANDLED;
680}
681
682/*
683 * sets the pc of SDMA script according to the peripheral type
684 */
685static void sdma_get_pc(struct sdma_channel *sdmac,
686 enum sdma_peripheral_type peripheral_type)
687{
688 struct sdma_engine *sdma = sdmac->sdma;
689 int per_2_emi = 0, emi_2_per = 0;
690 /*
691 * These are needed once we start to support transfers between
692 * two peripherals or memory-to-memory transfers
693 */
694 int per_2_per = 0, emi_2_emi = 0;
695
696 sdmac->pc_from_device = 0;
697 sdmac->pc_to_device = 0;
698
699 switch (peripheral_type) {
700 case IMX_DMATYPE_MEMORY:
701 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
702 break;
703 case IMX_DMATYPE_DSP:
704 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
705 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
706 break;
707 case IMX_DMATYPE_FIRI:
708 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
709 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
710 break;
711 case IMX_DMATYPE_UART:
712 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
713 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
714 break;
715 case IMX_DMATYPE_UART_SP:
716 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
717 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
718 break;
719 case IMX_DMATYPE_ATA:
720 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
721 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
722 break;
723 case IMX_DMATYPE_CSPI:
724 case IMX_DMATYPE_EXT:
725 case IMX_DMATYPE_SSI:
726 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
727 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
728 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800729 case IMX_DMATYPE_SSI_DUAL:
730 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
731 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
732 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000733 case IMX_DMATYPE_SSI_SP:
734 case IMX_DMATYPE_MMC:
735 case IMX_DMATYPE_SDHC:
736 case IMX_DMATYPE_CSPI_SP:
737 case IMX_DMATYPE_ESAI:
738 case IMX_DMATYPE_MSHC_SP:
739 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
740 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
741 break;
742 case IMX_DMATYPE_ASRC:
743 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
744 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
745 per_2_per = sdma->script_addrs->per_2_per_addr;
746 break;
747 case IMX_DMATYPE_MSHC:
748 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
749 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
750 break;
751 case IMX_DMATYPE_CCM:
752 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
753 break;
754 case IMX_DMATYPE_SPDIF:
755 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
756 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
757 break;
758 case IMX_DMATYPE_IPU_MEMORY:
759 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
760 break;
761 default:
762 break;
763 }
764
765 sdmac->pc_from_device = per_2_emi;
766 sdmac->pc_to_device = emi_2_per;
767}
768
769static int sdma_load_context(struct sdma_channel *sdmac)
770{
771 struct sdma_engine *sdma = sdmac->sdma;
772 int channel = sdmac->channel;
773 int load_address;
774 struct sdma_context_data *context = sdma->context;
775 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
776 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800777 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000778
Vinod Kouldb8196d2011-10-13 22:34:23 +0530779 if (sdmac->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000780 load_address = sdmac->pc_from_device;
781 } else {
782 load_address = sdmac->pc_to_device;
783 }
784
785 if (load_address < 0)
786 return load_address;
787
788 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800789 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000790 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
791 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800792 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
793 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000794
Richard Zhao2ccaef02012-05-11 15:14:27 +0800795 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200796
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000797 memset(context, 0, sizeof(*context));
798 context->channel_state.pc = load_address;
799
800 /* Send by context the event mask,base address for peripheral
801 * and watermark level
802 */
Richard Zhao0bbc1412012-01-13 11:10:01 +0800803 context->gReg[0] = sdmac->event_mask[1];
804 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000805 context->gReg[2] = sdmac->per_addr;
806 context->gReg[6] = sdmac->shp_addr;
807 context->gReg[7] = sdmac->watermark_level;
808
809 bd0->mode.command = C0_SETDM;
810 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
811 bd0->mode.count = sizeof(*context) / 4;
812 bd0->buffer_addr = sdma->context_phys;
813 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800814 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000815
Richard Zhao2ccaef02012-05-11 15:14:27 +0800816 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200817
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000818 return ret;
819}
820
821static void sdma_disable_channel(struct sdma_channel *sdmac)
822{
823 struct sdma_engine *sdma = sdmac->sdma;
824 int channel = sdmac->channel;
825
Richard Zhao0bbc1412012-01-13 11:10:01 +0800826 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000827 sdmac->status = DMA_ERROR;
828}
829
830static int sdma_config_channel(struct sdma_channel *sdmac)
831{
832 int ret;
833
834 sdma_disable_channel(sdmac);
835
Richard Zhao0bbc1412012-01-13 11:10:01 +0800836 sdmac->event_mask[0] = 0;
837 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000838 sdmac->shp_addr = 0;
839 sdmac->per_addr = 0;
840
841 if (sdmac->event_id0) {
Sascha Hauer17bba722013-08-20 10:04:31 +0200842 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000843 return -EINVAL;
844 sdma_event_enable(sdmac, sdmac->event_id0);
845 }
846
847 switch (sdmac->peripheral_type) {
848 case IMX_DMATYPE_DSP:
849 sdma_config_ownership(sdmac, false, true, true);
850 break;
851 case IMX_DMATYPE_MEMORY:
852 sdma_config_ownership(sdmac, false, true, false);
853 break;
854 default:
855 sdma_config_ownership(sdmac, true, true, false);
856 break;
857 }
858
859 sdma_get_pc(sdmac, sdmac->peripheral_type);
860
861 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
862 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
863 /* Handle multiple event channels differently */
864 if (sdmac->event_id1) {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800865 sdmac->event_mask[1] = BIT(sdmac->event_id1 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000866 if (sdmac->event_id1 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800867 __set_bit(31, &sdmac->watermark_level);
868 sdmac->event_mask[0] = BIT(sdmac->event_id0 % 32);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000869 if (sdmac->event_id0 > 31)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800870 __set_bit(30, &sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000871 } else {
Richard Zhao0bbc1412012-01-13 11:10:01 +0800872 __set_bit(sdmac->event_id0, sdmac->event_mask);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000873 }
874 /* Watermark Level */
875 sdmac->watermark_level |= sdmac->watermark_level;
876 /* Address */
877 sdmac->shp_addr = sdmac->per_address;
878 } else {
879 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
880 }
881
882 ret = sdma_load_context(sdmac);
883
884 return ret;
885}
886
887static int sdma_set_channel_priority(struct sdma_channel *sdmac,
888 unsigned int priority)
889{
890 struct sdma_engine *sdma = sdmac->sdma;
891 int channel = sdmac->channel;
892
893 if (priority < MXC_SDMA_MIN_PRIORITY
894 || priority > MXC_SDMA_MAX_PRIORITY) {
895 return -EINVAL;
896 }
897
Richard Zhaoc4b56852012-01-13 11:09:57 +0800898 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000899
900 return 0;
901}
902
903static int sdma_request_channel(struct sdma_channel *sdmac)
904{
905 struct sdma_engine *sdma = sdmac->sdma;
906 int channel = sdmac->channel;
907 int ret = -EBUSY;
908
909 sdmac->bd = dma_alloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys, GFP_KERNEL);
910 if (!sdmac->bd) {
911 ret = -ENOMEM;
912 goto out;
913 }
914
915 memset(sdmac->bd, 0, PAGE_SIZE);
916
917 sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys;
918 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
919
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000920 sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000921 return 0;
922out:
923
924 return ret;
925}
926
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000927static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
928{
929 return container_of(chan, struct sdma_channel, chan);
930}
931
932static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx)
933{
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800934 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000935 struct sdma_channel *sdmac = to_sdma_chan(tx->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000936 dma_cookie_t cookie;
937
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800938 spin_lock_irqsave(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000939
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000940 cookie = dma_cookie_assign(tx);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000941
Haitao Zhangf69f2e22012-01-01 11:30:06 +0800942 spin_unlock_irqrestore(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000943
944 return cookie;
945}
946
947static int sdma_alloc_chan_resources(struct dma_chan *chan)
948{
949 struct sdma_channel *sdmac = to_sdma_chan(chan);
950 struct imx_dma_data *data = chan->private;
951 int prio, ret;
952
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000953 if (!data)
954 return -EINVAL;
955
956 switch (data->priority) {
957 case DMA_PRIO_HIGH:
958 prio = 3;
959 break;
960 case DMA_PRIO_MEDIUM:
961 prio = 2;
962 break;
963 case DMA_PRIO_LOW:
964 default:
965 prio = 1;
966 break;
967 }
968
969 sdmac->peripheral_type = data->peripheral_type;
970 sdmac->event_id0 = data->dma_request;
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800971
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100972 clk_enable(sdmac->sdma->clk_ipg);
973 clk_enable(sdmac->sdma->clk_ahb);
Richard Zhaoc2c744d2012-01-13 11:09:59 +0800974
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800975 ret = sdma_request_channel(sdmac);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000976 if (ret)
977 return ret;
978
Richard Zhao3bb5e7c2012-01-13 11:09:58 +0800979 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000980 if (ret)
981 return ret;
982
983 dma_async_tx_descriptor_init(&sdmac->desc, chan);
984 sdmac->desc.tx_submit = sdma_tx_submit;
985 /* txd.flags will be overwritten in prep funcs */
986 sdmac->desc.flags = DMA_CTRL_ACK;
987
988 return 0;
989}
990
991static void sdma_free_chan_resources(struct dma_chan *chan)
992{
993 struct sdma_channel *sdmac = to_sdma_chan(chan);
994 struct sdma_engine *sdma = sdmac->sdma;
995
996 sdma_disable_channel(sdmac);
997
998 if (sdmac->event_id0)
999 sdma_event_disable(sdmac, sdmac->event_id0);
1000 if (sdmac->event_id1)
1001 sdma_event_disable(sdmac, sdmac->event_id1);
1002
1003 sdmac->event_id0 = 0;
1004 sdmac->event_id1 = 0;
1005
1006 sdma_set_channel_priority(sdmac, 0);
1007
1008 dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys);
1009
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001010 clk_disable(sdma->clk_ipg);
1011 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001012}
1013
1014static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1015 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301016 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001017 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001018{
1019 struct sdma_channel *sdmac = to_sdma_chan(chan);
1020 struct sdma_engine *sdma = sdmac->sdma;
1021 int ret, i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001022 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001023 struct scatterlist *sg;
1024
1025 if (sdmac->status == DMA_IN_PROGRESS)
1026 return NULL;
1027 sdmac->status = DMA_IN_PROGRESS;
1028
1029 sdmac->flags = 0;
1030
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001031 sdmac->buf_tail = 0;
1032
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001033 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1034 sg_len, channel);
1035
1036 sdmac->direction = direction;
1037 ret = sdma_load_context(sdmac);
1038 if (ret)
1039 goto err_out;
1040
1041 if (sg_len > NUM_BD) {
1042 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1043 channel, sg_len, NUM_BD);
1044 ret = -EINVAL;
1045 goto err_out;
1046 }
1047
Huang Shijieab59a512011-12-02 10:16:25 +08001048 sdmac->chn_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001049 for_each_sg(sgl, sg, sg_len, i) {
1050 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1051 int param;
1052
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001053 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001054
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001055 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001056
1057 if (count > 0xffff) {
1058 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
1059 channel, count, 0xffff);
1060 ret = -EINVAL;
1061 goto err_out;
1062 }
1063
1064 bd->mode.count = count;
Huang Shijieab59a512011-12-02 10:16:25 +08001065 sdmac->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001066
1067 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) {
1068 ret = -EINVAL;
1069 goto err_out;
1070 }
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001071
1072 switch (sdmac->word_size) {
1073 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001074 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001075 if (count & 3 || sg->dma_address & 3)
1076 return NULL;
1077 break;
1078 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1079 bd->mode.command = 2;
1080 if (count & 1 || sg->dma_address & 1)
1081 return NULL;
1082 break;
1083 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1084 bd->mode.command = 1;
1085 break;
1086 default:
1087 return NULL;
1088 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001089
1090 param = BD_DONE | BD_EXTD | BD_CONT;
1091
Shawn Guo341b9412011-01-20 05:50:39 +08001092 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001093 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001094 param |= BD_LAST;
1095 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001096 }
1097
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001098 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1099 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001100 param & BD_WRAP ? "wrap" : "",
1101 param & BD_INTR ? " intr" : "");
1102
1103 bd->mode.status = param;
1104 }
1105
1106 sdmac->num_bd = sg_len;
1107 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1108
1109 return &sdmac->desc;
1110err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001111 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001112 return NULL;
1113}
1114
1115static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1116 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001117 size_t period_len, enum dma_transfer_direction direction,
Peter Ujfalusiec8b5e42012-09-14 15:05:47 +03001118 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001119{
1120 struct sdma_channel *sdmac = to_sdma_chan(chan);
1121 struct sdma_engine *sdma = sdmac->sdma;
1122 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001123 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001124 int ret, i = 0, buf = 0;
1125
1126 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1127
1128 if (sdmac->status == DMA_IN_PROGRESS)
1129 return NULL;
1130
1131 sdmac->status = DMA_IN_PROGRESS;
1132
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001133 sdmac->buf_tail = 0;
1134
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001135 sdmac->flags |= IMX_DMA_SG_LOOP;
1136 sdmac->direction = direction;
1137 ret = sdma_load_context(sdmac);
1138 if (ret)
1139 goto err_out;
1140
1141 if (num_periods > NUM_BD) {
1142 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1143 channel, num_periods, NUM_BD);
1144 goto err_out;
1145 }
1146
1147 if (period_len > 0xffff) {
1148 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n",
1149 channel, period_len, 0xffff);
1150 goto err_out;
1151 }
1152
1153 while (buf < buf_len) {
1154 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1155 int param;
1156
1157 bd->buffer_addr = dma_addr;
1158
1159 bd->mode.count = period_len;
1160
1161 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1162 goto err_out;
1163 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1164 bd->mode.command = 0;
1165 else
1166 bd->mode.command = sdmac->word_size;
1167
1168 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1169 if (i + 1 == num_periods)
1170 param |= BD_WRAP;
1171
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001172 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1173 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001174 param & BD_WRAP ? "wrap" : "",
1175 param & BD_INTR ? " intr" : "");
1176
1177 bd->mode.status = param;
1178
1179 dma_addr += period_len;
1180 buf += period_len;
1181
1182 i++;
1183 }
1184
1185 sdmac->num_bd = num_periods;
1186 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1187
1188 return &sdmac->desc;
1189err_out:
1190 sdmac->status = DMA_ERROR;
1191 return NULL;
1192}
1193
1194static int sdma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1195 unsigned long arg)
1196{
1197 struct sdma_channel *sdmac = to_sdma_chan(chan);
1198 struct dma_slave_config *dmaengine_cfg = (void *)arg;
1199
1200 switch (cmd) {
1201 case DMA_TERMINATE_ALL:
1202 sdma_disable_channel(sdmac);
1203 return 0;
1204 case DMA_SLAVE_CONFIG:
Vinod Kouldb8196d2011-10-13 22:34:23 +05301205 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001206 sdmac->per_address = dmaengine_cfg->src_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001207 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1208 dmaengine_cfg->src_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001209 sdmac->word_size = dmaengine_cfg->src_addr_width;
1210 } else {
1211 sdmac->per_address = dmaengine_cfg->dst_addr;
Philippe Rétornaz94ac27a2012-01-24 14:22:01 +01001212 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1213 dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001214 sdmac->word_size = dmaengine_cfg->dst_addr_width;
1215 }
Huang Shijiee6966432011-11-18 16:38:02 +08001216 sdmac->direction = dmaengine_cfg->direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001217 return sdma_config_channel(sdmac);
1218 default:
1219 return -ENOSYS;
1220 }
1221
1222 return -EINVAL;
1223}
1224
1225static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001226 dma_cookie_t cookie,
1227 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001228{
1229 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001230
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001231 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Huang Shijieab59a512011-12-02 10:16:25 +08001232 sdmac->chn_count - sdmac->chn_real_count);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001233
Shawn Guo8a965912011-01-20 05:50:37 +08001234 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001235}
1236
1237static void sdma_issue_pending(struct dma_chan *chan)
1238{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001239 struct sdma_channel *sdmac = to_sdma_chan(chan);
1240 struct sdma_engine *sdma = sdmac->sdma;
1241
1242 if (sdmac->status == DMA_IN_PROGRESS)
1243 sdma_enable_channel(sdma, sdmac->channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001244}
1245
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001246#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001247#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001248
1249static void sdma_add_scripts(struct sdma_engine *sdma,
1250 const struct sdma_script_start_addrs *addr)
1251{
1252 s32 *addr_arr = (u32 *)addr;
1253 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1254 int i;
1255
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001256 /* use the default firmware in ROM if missing external firmware */
1257 if (!sdma->script_number)
1258 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1259
Nicolin Chencd72b842013-11-13 22:55:24 +08001260 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001261 if (addr_arr[i] > 0)
1262 saddr_arr[i] = addr_arr[i];
1263}
1264
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001265static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001266{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001267 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001268 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001269 const struct sdma_script_start_addrs *addr;
1270 unsigned short *ram_code;
1271
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001272 if (!fw) {
1273 dev_err(sdma->dev, "firmware not found\n");
1274 return;
1275 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001276
1277 if (fw->size < sizeof(*header))
1278 goto err_firmware;
1279
1280 header = (struct sdma_firmware_header *)fw->data;
1281
1282 if (header->magic != SDMA_FIRMWARE_MAGIC)
1283 goto err_firmware;
1284 if (header->ram_code_start + header->ram_code_size > fw->size)
1285 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001286 switch (header->version_major) {
1287 case 1:
1288 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1289 break;
1290 case 2:
1291 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1292 break;
1293 default:
1294 dev_err(sdma->dev, "unknown firmware version\n");
1295 goto err_firmware;
1296 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001297
1298 addr = (void *)header + header->script_addrs_start;
1299 ram_code = (void *)header + header->ram_code_start;
1300
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001301 clk_enable(sdma->clk_ipg);
1302 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001303 /* download the RAM image for SDMA */
1304 sdma_load_script(sdma, ram_code,
1305 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001306 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001307 clk_disable(sdma->clk_ipg);
1308 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001309
1310 sdma_add_scripts(sdma, addr);
1311
1312 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1313 header->version_major,
1314 header->version_minor);
1315
1316err_firmware:
1317 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001318}
1319
1320static int __init sdma_get_firmware(struct sdma_engine *sdma,
1321 const char *fw_name)
1322{
1323 int ret;
1324
1325 ret = request_firmware_nowait(THIS_MODULE,
1326 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1327 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001328
1329 return ret;
1330}
1331
1332static int __init sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001333{
1334 int i, ret;
1335 dma_addr_t ccb_phys;
1336
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001337 clk_enable(sdma->clk_ipg);
1338 clk_enable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001339
1340 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001341 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001342
1343 sdma->channel_control = dma_alloc_coherent(NULL,
1344 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1345 sizeof(struct sdma_context_data),
1346 &ccb_phys, GFP_KERNEL);
1347
1348 if (!sdma->channel_control) {
1349 ret = -ENOMEM;
1350 goto err_dma_alloc;
1351 }
1352
1353 sdma->context = (void *)sdma->channel_control +
1354 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1355 sdma->context_phys = ccb_phys +
1356 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1357
1358 /* Zero-out the CCB structures array just allocated */
1359 memset(sdma->channel_control, 0,
1360 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1361
1362 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001363 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001364 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001365
1366 /* All channels have priority 0 */
1367 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001368 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001369
1370 ret = sdma_request_channel(&sdma->channel[0]);
1371 if (ret)
1372 goto err_dma_alloc;
1373
1374 sdma_config_ownership(&sdma->channel[0], false, true, false);
1375
1376 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001377 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001378
1379 /* Set bits of CONFIG register but with static context switching */
1380 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001381 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001382
Richard Zhaoc4b56852012-01-13 11:09:57 +08001383 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001384
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001385 /* Set bits of CONFIG register with given context switching mode */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001386 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001387
1388 /* Initializes channel's priorities */
1389 sdma_set_channel_priority(&sdma->channel[0], 7);
1390
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001391 clk_disable(sdma->clk_ipg);
1392 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001393
1394 return 0;
1395
1396err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001397 clk_disable(sdma->clk_ipg);
1398 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001399 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1400 return ret;
1401}
1402
Shawn Guo9479e172013-05-30 22:23:32 +08001403static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1404{
1405 struct imx_dma_data *data = fn_param;
1406
1407 if (!imx_dma_is_general_purpose(chan))
1408 return false;
1409
1410 chan->private = data;
1411
1412 return true;
1413}
1414
1415static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1416 struct of_dma *ofdma)
1417{
1418 struct sdma_engine *sdma = ofdma->of_dma_data;
1419 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1420 struct imx_dma_data data;
1421
1422 if (dma_spec->args_count != 3)
1423 return NULL;
1424
1425 data.dma_request = dma_spec->args[0];
1426 data.peripheral_type = dma_spec->args[1];
1427 data.priority = dma_spec->args[2];
1428
1429 return dma_request_channel(mask, sdma_filter_fn, &data);
1430}
1431
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001432static int __init sdma_probe(struct platform_device *pdev)
1433{
Shawn Guo580975d2011-07-14 08:35:48 +08001434 const struct of_device_id *of_id =
1435 of_match_device(sdma_dt_ids, &pdev->dev);
1436 struct device_node *np = pdev->dev.of_node;
1437 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001438 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001439 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001440 struct resource *iores;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001441 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001442 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001443 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001444 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001445 const struct sdma_driver_data *drvdata = NULL;
1446
1447 if (of_id)
1448 drvdata = of_id->data;
1449 else if (pdev->id_entry)
1450 drvdata = (void *)pdev->id_entry->driver_data;
1451
1452 if (!drvdata) {
1453 dev_err(&pdev->dev, "unable to find driver data\n");
1454 return -EINVAL;
1455 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001456
Philippe Retornaz42536b92013-10-14 09:45:17 +01001457 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1458 if (ret)
1459 return ret;
1460
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001461 sdma = kzalloc(sizeof(*sdma), GFP_KERNEL);
1462 if (!sdma)
1463 return -ENOMEM;
1464
Richard Zhao2ccaef02012-05-11 15:14:27 +08001465 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001466
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001467 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001468 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001469
1470 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1471 irq = platform_get_irq(pdev, 0);
Shawn Guo580975d2011-07-14 08:35:48 +08001472 if (!iores || irq < 0) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001473 ret = -EINVAL;
1474 goto err_irq;
1475 }
1476
1477 if (!request_mem_region(iores->start, resource_size(iores), pdev->name)) {
1478 ret = -EBUSY;
1479 goto err_request_region;
1480 }
1481
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001482 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1483 if (IS_ERR(sdma->clk_ipg)) {
1484 ret = PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001485 goto err_clk;
1486 }
1487
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001488 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
1489 if (IS_ERR(sdma->clk_ahb)) {
1490 ret = PTR_ERR(sdma->clk_ahb);
1491 goto err_clk;
1492 }
1493
1494 clk_prepare(sdma->clk_ipg);
1495 clk_prepare(sdma->clk_ahb);
1496
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001497 sdma->regs = ioremap(iores->start, resource_size(iores));
1498 if (!sdma->regs) {
1499 ret = -ENOMEM;
1500 goto err_ioremap;
1501 }
1502
1503 ret = request_irq(irq, sdma_int_handler, 0, "sdma", sdma);
1504 if (ret)
1505 goto err_request_irq;
1506
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001507 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Axel Lin1c1d9542011-07-12 21:00:13 +08001508 if (!sdma->script_addrs) {
1509 ret = -ENOMEM;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001510 goto err_alloc;
Axel Lin1c1d9542011-07-12 21:00:13 +08001511 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001512
Sascha Hauer36e2f212011-08-25 11:03:36 +02001513 /* initially no scripts available */
1514 saddr_arr = (s32 *)sdma->script_addrs;
1515 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1516 saddr_arr[i] = -EINVAL;
1517
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001518 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
1519 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
1520
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001521 INIT_LIST_HEAD(&sdma->dma_device.channels);
1522 /* Initialize channel parameters */
1523 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1524 struct sdma_channel *sdmac = &sdma->channel[i];
1525
1526 sdmac->sdma = sdma;
1527 spin_lock_init(&sdmac->lock);
1528
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001529 sdmac->chan.device = &sdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001530 dma_cookie_init(&sdmac->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001531 sdmac->channel = i;
1532
Huang Shijieabd9ccc2012-04-28 18:15:42 +08001533 tasklet_init(&sdmac->tasklet, sdma_tasklet,
1534 (unsigned long) sdmac);
Sascha Hauer23889c62011-01-31 10:56:58 +01001535 /*
1536 * Add the channel to the DMAC list. Do not add channel 0 though
1537 * because we need it internally in the SDMA driver. This also means
1538 * that channel 0 in dmaengine counting matches sdma channel 1.
1539 */
1540 if (i)
1541 list_add_tail(&sdmac->chan.device_node,
1542 &sdma->dma_device.channels);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001543 }
1544
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001545 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001546 if (ret)
1547 goto err_init;
1548
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02001549 if (sdma->drvdata->script_addrs)
1550 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08001551 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001552 sdma_add_scripts(sdma, pdata->script_addrs);
1553
Shawn Guo580975d2011-07-14 08:35:48 +08001554 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03001555 ret = sdma_get_firmware(sdma, pdata->fw_name);
1556 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001557 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001558 } else {
1559 /*
1560 * Because that device tree does not encode ROM script address,
1561 * the RAM script in firmware is mandatory for device tree
1562 * probe, otherwise it fails.
1563 */
1564 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1565 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001566 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001567 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001568 else {
1569 ret = sdma_get_firmware(sdma, fw_name);
1570 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001571 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001572 }
1573 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001574
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001575 sdma->dma_device.dev = &pdev->dev;
1576
1577 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
1578 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
1579 sdma->dma_device.device_tx_status = sdma_tx_status;
1580 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
1581 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
1582 sdma->dma_device.device_control = sdma_control;
1583 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01001584 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1585 dma_set_max_seg_size(sdma->dma_device.dev, 65535);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001586
1587 ret = dma_async_device_register(&sdma->dma_device);
1588 if (ret) {
1589 dev_err(&pdev->dev, "unable to register\n");
1590 goto err_init;
1591 }
1592
Shawn Guo9479e172013-05-30 22:23:32 +08001593 if (np) {
1594 ret = of_dma_controller_register(np, sdma_xlate, sdma);
1595 if (ret) {
1596 dev_err(&pdev->dev, "failed to register controller\n");
1597 goto err_register;
1598 }
1599 }
1600
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001601 dev_info(sdma->dev, "initialized\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001602
1603 return 0;
1604
Shawn Guo9479e172013-05-30 22:23:32 +08001605err_register:
1606 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001607err_init:
1608 kfree(sdma->script_addrs);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001609err_alloc:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001610 free_irq(irq, sdma);
1611err_request_irq:
1612 iounmap(sdma->regs);
1613err_ioremap:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001614err_clk:
1615 release_mem_region(iores->start, resource_size(iores));
1616err_request_region:
1617err_irq:
1618 kfree(sdma);
Shawn Guo939fd4f2011-01-19 19:13:06 +08001619 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001620}
1621
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001622static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001623{
1624 return -EBUSY;
1625}
1626
1627static struct platform_driver sdma_driver = {
1628 .driver = {
1629 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08001630 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001631 },
Shawn Guo62550cd2011-07-13 21:33:17 +08001632 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001633 .remove = sdma_remove,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001634};
1635
1636static int __init sdma_module_init(void)
1637{
1638 return platform_driver_probe(&sdma_driver, sdma_probe);
1639}
Sascha Hauerc989a7f2010-12-06 11:09:57 +01001640module_init(sdma_module_init);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001641
1642MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1643MODULE_DESCRIPTION("i.MX SDMA driver");
1644MODULE_LICENSE("GPL");