blob: 281324e859805645c02d26052d75c4c4530bef00 [file] [log] [blame]
Auke Kok9d5c8242008-01-24 02:22:38 -08001/*******************************************************************************
2
3 Intel(R) Gigabit Ethernet Linux driver
Alexander Duyck86d5d382009-02-06 23:23:12 +00004 Copyright(c) 2007-2009 Intel Corporation.
Auke Kok9d5c8242008-01-24 02:22:38 -08005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#ifndef _E1000_HW_H_
29#define _E1000_HW_H_
30
31#include <linux/types.h>
32#include <linux/delay.h>
33#include <linux/io.h>
Alexander Duyckc0410762010-03-25 13:10:08 +000034#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080035
Auke Kok9d5c8242008-01-24 02:22:38 -080036#include "e1000_regs.h"
37#include "e1000_defines.h"
38
39struct e1000_hw;
40
Alexander Duyck2d064c02008-07-08 15:10:12 -070041#define E1000_DEV_ID_82576 0x10C9
42#define E1000_DEV_ID_82576_FIBER 0x10E6
43#define E1000_DEV_ID_82576_SERDES 0x10E7
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +000044#define E1000_DEV_ID_82576_QUAD_COPPER 0x10E8
Carolyn Wybornyb894fa22010-03-19 06:07:48 +000045#define E1000_DEV_ID_82576_QUAD_COPPER_ET2 0x1526
Alexander Duyck9eb23412009-03-13 20:42:15 +000046#define E1000_DEV_ID_82576_NS 0x150A
Alexander Duyck747d49b2009-10-05 06:33:27 +000047#define E1000_DEV_ID_82576_NS_SERDES 0x1518
Alexander Duyck4703bf72009-07-23 18:09:48 +000048#define E1000_DEV_ID_82576_SERDES_QUAD 0x150D
Auke Kok9d5c8242008-01-24 02:22:38 -080049#define E1000_DEV_ID_82575EB_COPPER 0x10A7
50#define E1000_DEV_ID_82575EB_FIBER_SERDES 0x10A9
51#define E1000_DEV_ID_82575GB_QUAD_COPPER 0x10D6
Alexander Duyckbb2ac472009-11-19 12:42:01 +000052#define E1000_DEV_ID_82580_COPPER 0x150E
53#define E1000_DEV_ID_82580_FIBER 0x150F
54#define E1000_DEV_ID_82580_SERDES 0x1510
55#define E1000_DEV_ID_82580_SGMII 0x1511
56#define E1000_DEV_ID_82580_COPPER_DUAL 0x1516
Carolyn Wyborny6493d242011-01-14 05:33:46 +000057#define E1000_DEV_ID_82580_QUAD_FIBER 0x1527
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +000058#define E1000_DEV_ID_DH89XXCC_SGMII 0x0438
59#define E1000_DEV_ID_DH89XXCC_SERDES 0x043A
60#define E1000_DEV_ID_DH89XXCC_BACKPLANE 0x043C
61#define E1000_DEV_ID_DH89XXCC_SFP 0x0440
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000062#define E1000_DEV_ID_I350_COPPER 0x1521
63#define E1000_DEV_ID_I350_FIBER 0x1522
64#define E1000_DEV_ID_I350_SERDES 0x1523
65#define E1000_DEV_ID_I350_SGMII 0x1524
Auke Kok9d5c8242008-01-24 02:22:38 -080066
67#define E1000_REVISION_2 2
68#define E1000_REVISION_4 4
69
Alexander Duyck70d92f82009-10-05 06:31:47 +000070#define E1000_FUNC_0 0
Auke Kok9d5c8242008-01-24 02:22:38 -080071#define E1000_FUNC_1 1
Alexander Duyckbb2ac472009-11-19 12:42:01 +000072#define E1000_FUNC_2 2
73#define E1000_FUNC_3 3
Auke Kok9d5c8242008-01-24 02:22:38 -080074
Alexander Duyckbb2ac472009-11-19 12:42:01 +000075#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN0 0
Alexander Duyck22896632009-10-05 06:34:25 +000076#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN1 3
Alexander Duyckbb2ac472009-11-19 12:42:01 +000077#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN2 6
78#define E1000_ALT_MAC_ADDRESS_OFFSET_LAN3 9
Alexander Duyck22896632009-10-05 06:34:25 +000079
Auke Kok9d5c8242008-01-24 02:22:38 -080080enum e1000_mac_type {
81 e1000_undefined = 0,
82 e1000_82575,
Alexander Duyck2d064c02008-07-08 15:10:12 -070083 e1000_82576,
Alexander Duyckbb2ac472009-11-19 12:42:01 +000084 e1000_82580,
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000085 e1000_i350,
Auke Kok9d5c8242008-01-24 02:22:38 -080086 e1000_num_macs /* List is 1-based, so subtract 1 for true count. */
87};
88
89enum e1000_media_type {
90 e1000_media_type_unknown = 0,
91 e1000_media_type_copper = 1,
Alexander Duyckdcc3ae92009-07-23 18:07:20 +000092 e1000_media_type_internal_serdes = 2,
Auke Kok9d5c8242008-01-24 02:22:38 -080093 e1000_num_media_types
94};
95
96enum e1000_nvm_type {
97 e1000_nvm_unknown = 0,
98 e1000_nvm_none,
99 e1000_nvm_eeprom_spi,
Auke Kok9d5c8242008-01-24 02:22:38 -0800100 e1000_nvm_flash_hw,
101 e1000_nvm_flash_sw
102};
103
104enum e1000_nvm_override {
105 e1000_nvm_override_none = 0,
106 e1000_nvm_override_spi_small,
107 e1000_nvm_override_spi_large,
Auke Kok9d5c8242008-01-24 02:22:38 -0800108};
109
110enum e1000_phy_type {
111 e1000_phy_unknown = 0,
112 e1000_phy_none,
113 e1000_phy_m88,
114 e1000_phy_igp,
115 e1000_phy_igp_2,
116 e1000_phy_gg82563,
117 e1000_phy_igp_3,
118 e1000_phy_ife,
Alexander Duyck2909c3f2009-11-19 12:41:42 +0000119 e1000_phy_82580,
Auke Kok9d5c8242008-01-24 02:22:38 -0800120};
121
122enum e1000_bus_type {
123 e1000_bus_type_unknown = 0,
124 e1000_bus_type_pci,
125 e1000_bus_type_pcix,
126 e1000_bus_type_pci_express,
127 e1000_bus_type_reserved
128};
129
130enum e1000_bus_speed {
131 e1000_bus_speed_unknown = 0,
132 e1000_bus_speed_33,
133 e1000_bus_speed_66,
134 e1000_bus_speed_100,
135 e1000_bus_speed_120,
136 e1000_bus_speed_133,
137 e1000_bus_speed_2500,
138 e1000_bus_speed_5000,
139 e1000_bus_speed_reserved
140};
141
142enum e1000_bus_width {
143 e1000_bus_width_unknown = 0,
144 e1000_bus_width_pcie_x1,
145 e1000_bus_width_pcie_x2,
146 e1000_bus_width_pcie_x4 = 4,
147 e1000_bus_width_pcie_x8 = 8,
148 e1000_bus_width_32,
149 e1000_bus_width_64,
150 e1000_bus_width_reserved
151};
152
153enum e1000_1000t_rx_status {
154 e1000_1000t_rx_status_not_ok = 0,
155 e1000_1000t_rx_status_ok,
156 e1000_1000t_rx_status_undefined = 0xFF
157};
158
159enum e1000_rev_polarity {
160 e1000_rev_polarity_normal = 0,
161 e1000_rev_polarity_reversed,
162 e1000_rev_polarity_undefined = 0xFF
163};
164
Alexander Duyck0cce1192009-07-23 18:10:24 +0000165enum e1000_fc_mode {
Auke Kok9d5c8242008-01-24 02:22:38 -0800166 e1000_fc_none = 0,
167 e1000_fc_rx_pause,
168 e1000_fc_tx_pause,
169 e1000_fc_full,
170 e1000_fc_default = 0xFF
171};
172
Auke Kok9d5c8242008-01-24 02:22:38 -0800173/* Statistics counters collected by the MAC */
174struct e1000_hw_stats {
175 u64 crcerrs;
176 u64 algnerrc;
177 u64 symerrs;
178 u64 rxerrc;
179 u64 mpc;
180 u64 scc;
181 u64 ecol;
182 u64 mcc;
183 u64 latecol;
184 u64 colc;
185 u64 dc;
186 u64 tncrs;
187 u64 sec;
188 u64 cexterr;
189 u64 rlec;
190 u64 xonrxc;
191 u64 xontxc;
192 u64 xoffrxc;
193 u64 xofftxc;
194 u64 fcruc;
195 u64 prc64;
196 u64 prc127;
197 u64 prc255;
198 u64 prc511;
199 u64 prc1023;
200 u64 prc1522;
201 u64 gprc;
202 u64 bprc;
203 u64 mprc;
204 u64 gptc;
205 u64 gorc;
206 u64 gotc;
207 u64 rnbc;
208 u64 ruc;
209 u64 rfc;
210 u64 roc;
211 u64 rjc;
212 u64 mgprc;
213 u64 mgpdc;
214 u64 mgptc;
215 u64 tor;
216 u64 tot;
217 u64 tpr;
218 u64 tpt;
219 u64 ptc64;
220 u64 ptc127;
221 u64 ptc255;
222 u64 ptc511;
223 u64 ptc1023;
224 u64 ptc1522;
225 u64 mptc;
226 u64 bptc;
227 u64 tsctc;
228 u64 tsctfc;
229 u64 iac;
230 u64 icrxptc;
231 u64 icrxatc;
232 u64 ictxptc;
233 u64 ictxatc;
234 u64 ictxqec;
235 u64 ictxqmtc;
236 u64 icrxdmtc;
237 u64 icrxoc;
238 u64 cbtmpc;
239 u64 htdpmc;
240 u64 cbrdpc;
241 u64 cbrmpc;
242 u64 rpthc;
243 u64 hgptc;
244 u64 htcbdpc;
245 u64 hgorc;
246 u64 hgotc;
247 u64 lenerrs;
248 u64 scvpc;
249 u64 hrmpc;
Alexander Duyckdda0e082009-02-06 23:19:08 +0000250 u64 doosync;
Auke Kok9d5c8242008-01-24 02:22:38 -0800251};
252
253struct e1000_phy_stats {
254 u32 idle_errors;
255 u32 receive_errors;
256};
257
258struct e1000_host_mng_dhcp_cookie {
259 u32 signature;
260 u8 status;
261 u8 reserved0;
262 u16 vlan_id;
263 u32 reserved1;
264 u16 reserved2;
265 u8 reserved3;
266 u8 checksum;
267};
268
269/* Host Interface "Rev 1" */
270struct e1000_host_command_header {
271 u8 command_id;
272 u8 command_length;
273 u8 command_options;
274 u8 checksum;
275};
276
277#define E1000_HI_MAX_DATA_LENGTH 252
278struct e1000_host_command_info {
279 struct e1000_host_command_header command_header;
280 u8 command_data[E1000_HI_MAX_DATA_LENGTH];
281};
282
283/* Host Interface "Rev 2" */
284struct e1000_host_mng_command_header {
285 u8 command_id;
286 u8 checksum;
287 u16 reserved1;
288 u16 reserved2;
289 u16 command_length;
290};
291
292#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8
293struct e1000_host_mng_command_info {
294 struct e1000_host_mng_command_header command_header;
295 u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH];
296};
297
298#include "e1000_mac.h"
299#include "e1000_phy.h"
300#include "e1000_nvm.h"
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800301#include "e1000_mbx.h"
Auke Kok9d5c8242008-01-24 02:22:38 -0800302
303struct e1000_mac_operations {
304 s32 (*check_for_link)(struct e1000_hw *);
305 s32 (*reset_hw)(struct e1000_hw *);
306 s32 (*init_hw)(struct e1000_hw *);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700307 bool (*check_mng_mode)(struct e1000_hw *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800308 s32 (*setup_physical_interface)(struct e1000_hw *);
309 void (*rar_set)(struct e1000_hw *, u8 *, u32);
310 s32 (*read_mac_addr)(struct e1000_hw *);
311 s32 (*get_speed_and_duplex)(struct e1000_hw *, u16 *, u16 *);
312};
313
314struct e1000_phy_operations {
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000315 s32 (*acquire)(struct e1000_hw *);
Alexander Duyckbb2ac472009-11-19 12:42:01 +0000316 s32 (*check_polarity)(struct e1000_hw *);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700317 s32 (*check_reset_block)(struct e1000_hw *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800318 s32 (*force_speed_duplex)(struct e1000_hw *);
319 s32 (*get_cfg_done)(struct e1000_hw *hw);
320 s32 (*get_cable_length)(struct e1000_hw *);
321 s32 (*get_phy_info)(struct e1000_hw *);
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000322 s32 (*read_reg)(struct e1000_hw *, u32, u16 *);
323 void (*release)(struct e1000_hw *);
324 s32 (*reset)(struct e1000_hw *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800325 s32 (*set_d0_lplu_state)(struct e1000_hw *, bool);
326 s32 (*set_d3_lplu_state)(struct e1000_hw *, bool);
Alexander Duycka8d2a0c2009-02-06 23:17:26 +0000327 s32 (*write_reg)(struct e1000_hw *, u32, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800328};
329
330struct e1000_nvm_operations {
Alexander Duyck312c75a2009-02-06 23:17:47 +0000331 s32 (*acquire)(struct e1000_hw *);
332 s32 (*read)(struct e1000_hw *, u16, u16, u16 *);
333 void (*release)(struct e1000_hw *);
334 s32 (*write)(struct e1000_hw *, u16, u16, u16 *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800335};
336
337struct e1000_info {
338 s32 (*get_invariants)(struct e1000_hw *);
339 struct e1000_mac_operations *mac_ops;
340 struct e1000_phy_operations *phy_ops;
341 struct e1000_nvm_operations *nvm_ops;
342};
343
344extern const struct e1000_info e1000_82575_info;
345
346struct e1000_mac_info {
347 struct e1000_mac_operations ops;
348
349 u8 addr[6];
350 u8 perm_addr[6];
351
352 enum e1000_mac_type type;
353
Auke Kok9d5c8242008-01-24 02:22:38 -0800354 u32 ledctl_default;
355 u32 ledctl_mode1;
356 u32 ledctl_mode2;
357 u32 mc_filter_type;
Auke Kok9d5c8242008-01-24 02:22:38 -0800358 u32 txcw;
359
Auke Kok9d5c8242008-01-24 02:22:38 -0800360 u16 mta_reg_count;
Alexander Duyck68d480c2009-10-05 06:33:08 +0000361 u16 uta_reg_count;
Alexander Duyck28fc06f2009-07-23 18:08:54 +0000362
363 /* Maximum size of the MTA register table in all supported adapters */
364 #define MAX_MTA_REG 128
365 u32 mta_shadow[MAX_MTA_REG];
Auke Kok9d5c8242008-01-24 02:22:38 -0800366 u16 rar_entry_count;
367
368 u8 forced_speed_duplex;
369
370 bool adaptive_ifs;
371 bool arc_subsystem_valid;
372 bool asf_firmware_present;
373 bool autoneg;
374 bool autoneg_failed;
Auke Kok9d5c8242008-01-24 02:22:38 -0800375 bool disable_hw_init_bits;
376 bool get_link_status;
377 bool ifs_params_forced;
378 bool in_ifs_mode;
379 bool report_tx_early;
380 bool serdes_has_link;
381 bool tx_pkt_filtering;
382};
383
384struct e1000_phy_info {
385 struct e1000_phy_operations ops;
386
387 enum e1000_phy_type type;
388
389 enum e1000_1000t_rx_status local_rx;
390 enum e1000_1000t_rx_status remote_rx;
391 enum e1000_ms_type ms_type;
392 enum e1000_ms_type original_ms_type;
393 enum e1000_rev_polarity cable_polarity;
394 enum e1000_smart_speed smart_speed;
395
396 u32 addr;
397 u32 id;
398 u32 reset_delay_us; /* in usec */
399 u32 revision;
400
401 enum e1000_media_type media_type;
402
403 u16 autoneg_advertised;
404 u16 autoneg_mask;
405 u16 cable_length;
406 u16 max_cable_length;
407 u16 min_cable_length;
408
409 u8 mdix;
410
411 bool disable_polarity_correction;
412 bool is_mdix;
413 bool polarity_correction;
414 bool reset_disable;
415 bool speed_downgraded;
416 bool autoneg_wait_to_complete;
417};
418
419struct e1000_nvm_info {
420 struct e1000_nvm_operations ops;
421
422 enum e1000_nvm_type type;
423 enum e1000_nvm_override override;
424
425 u32 flash_bank_size;
426 u32 flash_base_addr;
427
428 u16 word_size;
429 u16 delay_usec;
430 u16 address_bits;
431 u16 opcode_bits;
432 u16 page_size;
433};
434
435struct e1000_bus_info {
436 enum e1000_bus_type type;
437 enum e1000_bus_speed speed;
438 enum e1000_bus_width width;
439
440 u32 snoop;
441
442 u16 func;
443 u16 pci_cmd_word;
444};
445
446struct e1000_fc_info {
447 u32 high_water; /* Flow control high-water mark */
448 u32 low_water; /* Flow control low-water mark */
449 u16 pause_time; /* Flow control pause timer */
450 bool send_xon; /* Flow control send XON */
451 bool strict_ieee; /* Strict IEEE mode */
Alexander Duyck0cce1192009-07-23 18:10:24 +0000452 enum e1000_fc_mode current_mode; /* Type of flow control */
453 enum e1000_fc_mode requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -0800454};
455
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800456struct e1000_mbx_operations {
457 s32 (*init_params)(struct e1000_hw *hw);
458 s32 (*read)(struct e1000_hw *, u32 *, u16, u16);
459 s32 (*write)(struct e1000_hw *, u32 *, u16, u16);
460 s32 (*read_posted)(struct e1000_hw *, u32 *, u16, u16);
461 s32 (*write_posted)(struct e1000_hw *, u32 *, u16, u16);
462 s32 (*check_for_msg)(struct e1000_hw *, u16);
463 s32 (*check_for_ack)(struct e1000_hw *, u16);
464 s32 (*check_for_rst)(struct e1000_hw *, u16);
465};
466
467struct e1000_mbx_stats {
468 u32 msgs_tx;
469 u32 msgs_rx;
470
471 u32 acks;
472 u32 reqs;
473 u32 rsts;
474};
475
476struct e1000_mbx_info {
477 struct e1000_mbx_operations ops;
478 struct e1000_mbx_stats stats;
479 u32 timeout;
480 u32 usec_delay;
481 u16 size;
482};
483
Alexander Duyckc1889bf2009-02-06 23:16:45 +0000484struct e1000_dev_spec_82575 {
485 bool sgmii_active;
Alexander Duyckbb2ac472009-11-19 12:42:01 +0000486 bool global_device_reset;
Alexander Duyckc1889bf2009-02-06 23:16:45 +0000487};
488
Auke Kok9d5c8242008-01-24 02:22:38 -0800489struct e1000_hw {
490 void *back;
Auke Kok9d5c8242008-01-24 02:22:38 -0800491
492 u8 __iomem *hw_addr;
493 u8 __iomem *flash_address;
494 unsigned long io_base;
495
496 struct e1000_mac_info mac;
497 struct e1000_fc_info fc;
498 struct e1000_phy_info phy;
499 struct e1000_nvm_info nvm;
500 struct e1000_bus_info bus;
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800501 struct e1000_mbx_info mbx;
Auke Kok9d5c8242008-01-24 02:22:38 -0800502 struct e1000_host_mng_dhcp_cookie mng_cookie;
503
Alexander Duyckc1889bf2009-02-06 23:16:45 +0000504 union {
505 struct e1000_dev_spec_82575 _82575;
506 } dev_spec;
Auke Kok9d5c8242008-01-24 02:22:38 -0800507
508 u16 device_id;
509 u16 subsystem_vendor_id;
510 u16 subsystem_device_id;
511 u16 vendor_id;
512
513 u8 revision_id;
514};
515
Alexander Duyckc0410762010-03-25 13:10:08 +0000516extern struct net_device *igb_get_hw_dev(struct e1000_hw *hw);
Auke Kok652fff32008-06-27 11:00:18 -0700517#define hw_dbg(format, arg...) \
Alexander Duyckc0410762010-03-25 13:10:08 +0000518 netdev_dbg(igb_get_hw_dev(hw), format, ##arg)
519
Alexander Duyck009bc062009-07-23 18:08:35 +0000520/* These functions must be implemented by drivers */
521s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
522s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value);
Alexander Duyckc0410762010-03-25 13:10:08 +0000523#endif /* _E1000_HW_H_ */