blob: ca94ae84b916cac6fa99a0f368dc57955992d77b [file] [log] [blame]
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +02001/*
2 * Driver for ADAU1701 SigmaDSP processor
3 *
4 * Copyright 2011 Analog Devices Inc.
5 * Author: Lars-Peter Clausen <lars@metafoo.de>
6 * based on an inital version by Cliff Cai <cliff.cai@analog.com>
7 *
8 * Licensed under the GPL-2 or later.
9 */
10
11#include <linux/module.h>
12#include <linux/init.h>
13#include <linux/i2c.h>
14#include <linux/delay.h>
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020015#include <linux/slab.h>
Daniel Mack04561ea2013-05-23 15:46:05 +020016#include <linux/of.h>
17#include <linux/of_gpio.h>
18#include <linux/of_device.h>
Pascal Huerst64fcc1f2015-04-20 11:12:03 +020019#include <linux/regulator/consumer.h>
Daniel Mack45405d52013-06-24 16:31:31 +020020#include <linux/regmap.h>
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020021#include <sound/core.h>
22#include <sound/pcm.h>
23#include <sound/pcm_params.h>
24#include <sound/soc.h>
25
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +010026#include <asm/unaligned.h>
27
Lars-Peter Clausen40216ce2011-11-28 09:44:17 +010028#include "sigmadsp.h"
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020029#include "adau1701.h"
30
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +010031#define ADAU1701_SAFELOAD_DATA(i) (0x0810 + (i))
32#define ADAU1701_SAFELOAD_ADDR(i) (0x0815 + (i))
33
Daniel Mack45405d52013-06-24 16:31:31 +020034#define ADAU1701_DSPCTRL 0x081c
35#define ADAU1701_SEROCTL 0x081e
36#define ADAU1701_SERICTL 0x081f
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020037
Daniel Mack45405d52013-06-24 16:31:31 +020038#define ADAU1701_AUXNPOW 0x0822
Daniel Mack97d0a862013-06-24 16:31:32 +020039#define ADAU1701_PINCONF_0 0x0820
40#define ADAU1701_PINCONF_1 0x0821
41#define ADAU1701_AUXNPOW 0x0822
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020042
Daniel Mack45405d52013-06-24 16:31:31 +020043#define ADAU1701_OSCIPOW 0x0826
44#define ADAU1701_DACSET 0x0827
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020045
Daniel Mack45405d52013-06-24 16:31:31 +020046#define ADAU1701_MAX_REGISTER 0x0828
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020047
48#define ADAU1701_DSPCTRL_CR (1 << 2)
49#define ADAU1701_DSPCTRL_DAM (1 << 3)
50#define ADAU1701_DSPCTRL_ADM (1 << 4)
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +010051#define ADAU1701_DSPCTRL_IST (1 << 5)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020052#define ADAU1701_DSPCTRL_SR_48 0x00
53#define ADAU1701_DSPCTRL_SR_96 0x01
54#define ADAU1701_DSPCTRL_SR_192 0x02
55#define ADAU1701_DSPCTRL_SR_MASK 0x03
56
57#define ADAU1701_SEROCTL_INV_LRCLK 0x2000
58#define ADAU1701_SEROCTL_INV_BCLK 0x1000
59#define ADAU1701_SEROCTL_MASTER 0x0800
60
61#define ADAU1701_SEROCTL_OBF16 0x0000
62#define ADAU1701_SEROCTL_OBF8 0x0200
63#define ADAU1701_SEROCTL_OBF4 0x0400
64#define ADAU1701_SEROCTL_OBF2 0x0600
65#define ADAU1701_SEROCTL_OBF_MASK 0x0600
66
67#define ADAU1701_SEROCTL_OLF1024 0x0000
68#define ADAU1701_SEROCTL_OLF512 0x0080
69#define ADAU1701_SEROCTL_OLF256 0x0100
70#define ADAU1701_SEROCTL_OLF_MASK 0x0180
71
72#define ADAU1701_SEROCTL_MSB_DEALY1 0x0000
73#define ADAU1701_SEROCTL_MSB_DEALY0 0x0004
74#define ADAU1701_SEROCTL_MSB_DEALY8 0x0008
75#define ADAU1701_SEROCTL_MSB_DEALY12 0x000c
76#define ADAU1701_SEROCTL_MSB_DEALY16 0x0010
77#define ADAU1701_SEROCTL_MSB_DEALY_MASK 0x001c
78
79#define ADAU1701_SEROCTL_WORD_LEN_24 0x0000
80#define ADAU1701_SEROCTL_WORD_LEN_20 0x0001
Lars-Peter Clausene20970a2014-01-08 11:22:25 +010081#define ADAU1701_SEROCTL_WORD_LEN_16 0x0002
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +020082#define ADAU1701_SEROCTL_WORD_LEN_MASK 0x0003
83
84#define ADAU1701_AUXNPOW_VBPD 0x40
85#define ADAU1701_AUXNPOW_VRPD 0x20
86
87#define ADAU1701_SERICTL_I2S 0
88#define ADAU1701_SERICTL_LEFTJ 1
89#define ADAU1701_SERICTL_TDM 2
90#define ADAU1701_SERICTL_RIGHTJ_24 3
91#define ADAU1701_SERICTL_RIGHTJ_20 4
92#define ADAU1701_SERICTL_RIGHTJ_18 5
93#define ADAU1701_SERICTL_RIGHTJ_16 6
94#define ADAU1701_SERICTL_MODE_MASK 7
95#define ADAU1701_SERICTL_INV_BCLK BIT(3)
96#define ADAU1701_SERICTL_INV_LRCLK BIT(4)
97
98#define ADAU1701_OSCIPOW_OPD 0x04
99#define ADAU1701_DACSET_DACINIT 1
100
Dan Carpenterba51cbb2013-07-25 19:40:17 +0300101#define ADAU1707_CLKDIV_UNSET (-1U)
Daniel Mack2352d4b2013-06-24 16:31:30 +0200102
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200103#define ADAU1701_FIRMWARE "adau1701.bin"
104
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200105static const char * const supply_names[] = {
106 "dvdd", "avdd"
107};
108
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200109struct adau1701 {
Daniel Mackf724ba32013-06-07 13:53:04 +0200110 int gpio_nreset;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200111 int gpio_pll_mode[2];
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200112 unsigned int dai_fmt;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200113 unsigned int pll_clkdiv;
114 unsigned int sysclk;
Daniel Mack45405d52013-06-24 16:31:31 +0200115 struct regmap *regmap;
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +0100116 struct i2c_client *client;
Daniel Mack97d0a862013-06-24 16:31:32 +0200117 u8 pin_config[12];
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100118
119 struct sigmadsp *sigmadsp;
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200120 struct regulator_bulk_data supplies[ARRAY_SIZE(supply_names)];
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200121};
122
123static const struct snd_kcontrol_new adau1701_controls[] = {
124 SOC_SINGLE("Master Capture Switch", ADAU1701_DSPCTRL, 4, 1, 0),
125};
126
127static const struct snd_soc_dapm_widget adau1701_dapm_widgets[] = {
128 SND_SOC_DAPM_DAC("DAC0", "Playback", ADAU1701_AUXNPOW, 3, 1),
129 SND_SOC_DAPM_DAC("DAC1", "Playback", ADAU1701_AUXNPOW, 2, 1),
130 SND_SOC_DAPM_DAC("DAC2", "Playback", ADAU1701_AUXNPOW, 1, 1),
131 SND_SOC_DAPM_DAC("DAC3", "Playback", ADAU1701_AUXNPOW, 0, 1),
132 SND_SOC_DAPM_ADC("ADC", "Capture", ADAU1701_AUXNPOW, 7, 1),
133
134 SND_SOC_DAPM_OUTPUT("OUT0"),
135 SND_SOC_DAPM_OUTPUT("OUT1"),
136 SND_SOC_DAPM_OUTPUT("OUT2"),
137 SND_SOC_DAPM_OUTPUT("OUT3"),
138 SND_SOC_DAPM_INPUT("IN0"),
139 SND_SOC_DAPM_INPUT("IN1"),
140};
141
142static const struct snd_soc_dapm_route adau1701_dapm_routes[] = {
143 { "OUT0", NULL, "DAC0" },
144 { "OUT1", NULL, "DAC1" },
145 { "OUT2", NULL, "DAC2" },
146 { "OUT3", NULL, "DAC3" },
147
148 { "ADC", NULL, "IN0" },
149 { "ADC", NULL, "IN1" },
150};
151
Daniel Mack45405d52013-06-24 16:31:31 +0200152static unsigned int adau1701_register_size(struct device *dev,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200153 unsigned int reg)
154{
155 switch (reg) {
Daniel Mack97d0a862013-06-24 16:31:32 +0200156 case ADAU1701_PINCONF_0:
157 case ADAU1701_PINCONF_1:
158 return 3;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200159 case ADAU1701_DSPCTRL:
160 case ADAU1701_SEROCTL:
161 case ADAU1701_AUXNPOW:
162 case ADAU1701_OSCIPOW:
163 case ADAU1701_DACSET:
164 return 2;
165 case ADAU1701_SERICTL:
166 return 1;
167 }
168
Daniel Mack45405d52013-06-24 16:31:31 +0200169 dev_err(dev, "Unsupported register address: %d\n", reg);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200170 return 0;
171}
172
Daniel Mack45405d52013-06-24 16:31:31 +0200173static bool adau1701_volatile_reg(struct device *dev, unsigned int reg)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200174{
Daniel Mack45405d52013-06-24 16:31:31 +0200175 switch (reg) {
176 case ADAU1701_DACSET:
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +0100177 case ADAU1701_DSPCTRL:
Daniel Mack45405d52013-06-24 16:31:31 +0200178 return true;
179 default:
180 return false;
181 }
182}
183
184static int adau1701_reg_write(void *context, unsigned int reg,
185 unsigned int value)
186{
187 struct i2c_client *client = context;
Dan Carpenterc2097402011-06-20 10:11:25 +0300188 unsigned int i;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200189 unsigned int size;
Daniel Mack97d0a862013-06-24 16:31:32 +0200190 uint8_t buf[5];
Dan Carpenterc2097402011-06-20 10:11:25 +0300191 int ret;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200192
Daniel Mack45405d52013-06-24 16:31:31 +0200193 size = adau1701_register_size(&client->dev, reg);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200194 if (size == 0)
195 return -EINVAL;
196
Daniel Mack45405d52013-06-24 16:31:31 +0200197 buf[0] = reg >> 8;
198 buf[1] = reg & 0xff;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200199
200 for (i = size + 1; i >= 2; --i) {
201 buf[i] = value;
202 value >>= 8;
203 }
204
Daniel Mack45405d52013-06-24 16:31:31 +0200205 ret = i2c_master_send(client, buf, size + 2);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200206 if (ret == size + 2)
207 return 0;
208 else if (ret < 0)
209 return ret;
210 else
211 return -EIO;
212}
213
Daniel Mack45405d52013-06-24 16:31:31 +0200214static int adau1701_reg_read(void *context, unsigned int reg,
215 unsigned int *value)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200216{
Daniel Mack45405d52013-06-24 16:31:31 +0200217 int ret;
218 unsigned int i;
219 unsigned int size;
220 uint8_t send_buf[2], recv_buf[3];
221 struct i2c_client *client = context;
222 struct i2c_msg msgs[2];
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200223
Daniel Mack45405d52013-06-24 16:31:31 +0200224 size = adau1701_register_size(&client->dev, reg);
225 if (size == 0)
226 return -EINVAL;
227
228 send_buf[0] = reg >> 8;
229 send_buf[1] = reg & 0xff;
230
231 msgs[0].addr = client->addr;
232 msgs[0].len = sizeof(send_buf);
233 msgs[0].buf = send_buf;
234 msgs[0].flags = 0;
235
236 msgs[1].addr = client->addr;
237 msgs[1].len = size;
238 msgs[1].buf = recv_buf;
239 msgs[1].flags = I2C_M_RD;
240
241 ret = i2c_transfer(client->adapter, msgs, ARRAY_SIZE(msgs));
242 if (ret < 0)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200243 return ret;
Daniel Mack45405d52013-06-24 16:31:31 +0200244 else if (ret != ARRAY_SIZE(msgs))
245 return -EIO;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200246
Daniel Mack45405d52013-06-24 16:31:31 +0200247 *value = 0;
248
Daniel Mack3ad80b82014-07-03 16:51:36 +0200249 for (i = 0; i < size; i++) {
250 *value <<= 8;
251 *value |= recv_buf[i];
252 }
Daniel Mack45405d52013-06-24 16:31:31 +0200253
254 return 0;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200255}
256
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +0100257static int adau1701_safeload(struct sigmadsp *sigmadsp, unsigned int addr,
258 const uint8_t bytes[], size_t len)
259{
260 struct i2c_client *client = to_i2c_client(sigmadsp->dev);
261 struct adau1701 *adau1701 = i2c_get_clientdata(client);
262 unsigned int val;
263 unsigned int i;
264 uint8_t buf[10];
265 int ret;
266
267 ret = regmap_read(adau1701->regmap, ADAU1701_DSPCTRL, &val);
268 if (ret)
269 return ret;
270
271 if (val & ADAU1701_DSPCTRL_IST)
272 msleep(50);
273
274 for (i = 0; i < len / 4; i++) {
275 put_unaligned_le16(ADAU1701_SAFELOAD_DATA(i), buf);
276 buf[2] = 0x00;
277 memcpy(buf + 3, bytes + i * 4, 4);
278 ret = i2c_master_send(client, buf, 7);
279 if (ret < 0)
280 return ret;
281 else if (ret != 7)
282 return -EIO;
283
284 put_unaligned_le16(ADAU1701_SAFELOAD_ADDR(i), buf);
285 put_unaligned_le16(addr + i, buf + 2);
286 ret = i2c_master_send(client, buf, 4);
287 if (ret < 0)
288 return ret;
289 else if (ret != 4)
290 return -EIO;
291 }
292
293 return regmap_update_bits(adau1701->regmap, ADAU1701_DSPCTRL,
294 ADAU1701_DSPCTRL_IST, ADAU1701_DSPCTRL_IST);
295}
296
297static const struct sigmadsp_ops adau1701_sigmadsp_ops = {
298 .safeload = adau1701_safeload,
299};
300
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100301static int adau1701_reset(struct snd_soc_codec *codec, unsigned int clkdiv,
302 unsigned int rate)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200303{
Daniel Mackf724ba32013-06-07 13:53:04 +0200304 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
Daniel Mackde9fc722013-06-24 16:31:29 +0200305 int ret;
Daniel Mackf724ba32013-06-07 13:53:04 +0200306
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100307 sigmadsp_reset(adau1701->sigmadsp);
308
Daniel Mack2352d4b2013-06-24 16:31:30 +0200309 if (clkdiv != ADAU1707_CLKDIV_UNSET &&
310 gpio_is_valid(adau1701->gpio_pll_mode[0]) &&
311 gpio_is_valid(adau1701->gpio_pll_mode[1])) {
312 switch (clkdiv) {
313 case 64:
Mark Brown9190aeb2013-08-11 15:07:36 +0100314 gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 0);
315 gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 0);
Daniel Mack2352d4b2013-06-24 16:31:30 +0200316 break;
317 case 256:
Mark Brown9190aeb2013-08-11 15:07:36 +0100318 gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 0);
319 gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 1);
Daniel Mack2352d4b2013-06-24 16:31:30 +0200320 break;
321 case 384:
Mark Brown9190aeb2013-08-11 15:07:36 +0100322 gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 1);
323 gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 0);
Daniel Mack2352d4b2013-06-24 16:31:30 +0200324 break;
325 case 0: /* fallback */
326 case 512:
Mark Brown9190aeb2013-08-11 15:07:36 +0100327 gpio_set_value_cansleep(adau1701->gpio_pll_mode[0], 1);
328 gpio_set_value_cansleep(adau1701->gpio_pll_mode[1], 1);
Daniel Mack2352d4b2013-06-24 16:31:30 +0200329 break;
330 }
331 }
332
333 adau1701->pll_clkdiv = clkdiv;
334
Daniel Mackde9fc722013-06-24 16:31:29 +0200335 if (gpio_is_valid(adau1701->gpio_nreset)) {
Mark Brown9190aeb2013-08-11 15:07:36 +0100336 gpio_set_value_cansleep(adau1701->gpio_nreset, 0);
Daniel Mackde9fc722013-06-24 16:31:29 +0200337 /* minimum reset time is 20ns */
338 udelay(1);
Mark Brown9190aeb2013-08-11 15:07:36 +0100339 gpio_set_value_cansleep(adau1701->gpio_nreset, 1);
Daniel Mackde9fc722013-06-24 16:31:29 +0200340 /* power-up time may be as long as 85ms */
341 mdelay(85);
342 }
Daniel Mackf724ba32013-06-07 13:53:04 +0200343
Daniel Mack2352d4b2013-06-24 16:31:30 +0200344 /*
345 * Postpone the firmware download to a point in time when we
346 * know the correct PLL setup
347 */
348 if (clkdiv != ADAU1707_CLKDIV_UNSET) {
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100349 ret = sigmadsp_setup(adau1701->sigmadsp, rate);
Daniel Mack2352d4b2013-06-24 16:31:30 +0200350 if (ret) {
351 dev_warn(codec->dev, "Failed to load firmware\n");
352 return ret;
353 }
Daniel Mackf724ba32013-06-07 13:53:04 +0200354 }
355
Daniel Mack45405d52013-06-24 16:31:31 +0200356 regmap_write(adau1701->regmap, ADAU1701_DACSET, ADAU1701_DACSET_DACINIT);
357 regmap_write(adau1701->regmap, ADAU1701_DSPCTRL, ADAU1701_DSPCTRL_CR);
358
359 regcache_mark_dirty(adau1701->regmap);
360 regcache_sync(adau1701->regmap);
Daniel Mackf724ba32013-06-07 13:53:04 +0200361
362 return 0;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200363}
364
365static int adau1701_set_capture_pcm_format(struct snd_soc_codec *codec,
Mark Brown9b58e712014-01-08 18:50:25 +0000366 struct snd_pcm_hw_params *params)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200367{
368 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
369 unsigned int mask = ADAU1701_SEROCTL_WORD_LEN_MASK;
370 unsigned int val;
371
Mark Brown9b58e712014-01-08 18:50:25 +0000372 switch (params_width(params)) {
373 case 16:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200374 val = ADAU1701_SEROCTL_WORD_LEN_16;
375 break;
Mark Brown9b58e712014-01-08 18:50:25 +0000376 case 20:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200377 val = ADAU1701_SEROCTL_WORD_LEN_20;
378 break;
Mark Brown9b58e712014-01-08 18:50:25 +0000379 case 24:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200380 val = ADAU1701_SEROCTL_WORD_LEN_24;
381 break;
382 default:
383 return -EINVAL;
384 }
385
386 if (adau1701->dai_fmt == SND_SOC_DAIFMT_RIGHT_J) {
Mark Brown9b58e712014-01-08 18:50:25 +0000387 switch (params_width(params)) {
388 case 16:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200389 val |= ADAU1701_SEROCTL_MSB_DEALY16;
390 break;
Mark Brown9b58e712014-01-08 18:50:25 +0000391 case 20:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200392 val |= ADAU1701_SEROCTL_MSB_DEALY12;
393 break;
Mark Brown9b58e712014-01-08 18:50:25 +0000394 case 24:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200395 val |= ADAU1701_SEROCTL_MSB_DEALY8;
396 break;
397 }
398 mask |= ADAU1701_SEROCTL_MSB_DEALY_MASK;
399 }
400
Daniel Mackee441142013-06-27 22:00:04 +0200401 regmap_update_bits(adau1701->regmap, ADAU1701_SEROCTL, mask, val);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200402
403 return 0;
404}
405
406static int adau1701_set_playback_pcm_format(struct snd_soc_codec *codec,
Mark Brown9b58e712014-01-08 18:50:25 +0000407 struct snd_pcm_hw_params *params)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200408{
409 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
410 unsigned int val;
411
412 if (adau1701->dai_fmt != SND_SOC_DAIFMT_RIGHT_J)
413 return 0;
414
Mark Brown9b58e712014-01-08 18:50:25 +0000415 switch (params_width(params)) {
416 case 16:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200417 val = ADAU1701_SERICTL_RIGHTJ_16;
418 break;
Mark Brown9b58e712014-01-08 18:50:25 +0000419 case 20:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200420 val = ADAU1701_SERICTL_RIGHTJ_20;
421 break;
Mark Brown9b58e712014-01-08 18:50:25 +0000422 case 24:
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200423 val = ADAU1701_SERICTL_RIGHTJ_24;
424 break;
425 default:
426 return -EINVAL;
427 }
428
Daniel Mackee441142013-06-27 22:00:04 +0200429 regmap_update_bits(adau1701->regmap, ADAU1701_SERICTL,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200430 ADAU1701_SERICTL_MODE_MASK, val);
431
432 return 0;
433}
434
435static int adau1701_hw_params(struct snd_pcm_substream *substream,
436 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
437{
Mark Browne6968a12012-04-04 15:58:16 +0100438 struct snd_soc_codec *codec = dai->codec;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200439 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
440 unsigned int clkdiv = adau1701->sysclk / params_rate(params);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200441 unsigned int val;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200442 int ret;
443
444 /*
445 * If the mclk/lrclk ratio changes, the chip needs updated PLL
446 * mode GPIO settings, and a full reset cycle, including a new
447 * firmware upload.
448 */
449 if (clkdiv != adau1701->pll_clkdiv) {
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100450 ret = adau1701_reset(codec, clkdiv, params_rate(params));
Daniel Mack2352d4b2013-06-24 16:31:30 +0200451 if (ret < 0)
452 return ret;
453 }
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200454
455 switch (params_rate(params)) {
456 case 192000:
457 val = ADAU1701_DSPCTRL_SR_192;
458 break;
459 case 96000:
460 val = ADAU1701_DSPCTRL_SR_96;
461 break;
462 case 48000:
463 val = ADAU1701_DSPCTRL_SR_48;
464 break;
465 default:
466 return -EINVAL;
467 }
468
Daniel Mackee441142013-06-27 22:00:04 +0200469 regmap_update_bits(adau1701->regmap, ADAU1701_DSPCTRL,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200470 ADAU1701_DSPCTRL_SR_MASK, val);
471
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200472 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
Mark Brown9b58e712014-01-08 18:50:25 +0000473 return adau1701_set_playback_pcm_format(codec, params);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200474 else
Mark Brown9b58e712014-01-08 18:50:25 +0000475 return adau1701_set_capture_pcm_format(codec, params);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200476}
477
478static int adau1701_set_dai_fmt(struct snd_soc_dai *codec_dai,
479 unsigned int fmt)
480{
481 struct snd_soc_codec *codec = codec_dai->codec;
482 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
483 unsigned int serictl = 0x00, seroctl = 0x00;
484 bool invert_lrclk;
485
486 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
487 case SND_SOC_DAIFMT_CBM_CFM:
488 /* master, 64-bits per sample, 1 frame per sample */
489 seroctl |= ADAU1701_SEROCTL_MASTER | ADAU1701_SEROCTL_OBF16
490 | ADAU1701_SEROCTL_OLF1024;
491 break;
492 case SND_SOC_DAIFMT_CBS_CFS:
493 break;
494 default:
495 return -EINVAL;
496 }
497
498 /* clock inversion */
499 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
500 case SND_SOC_DAIFMT_NB_NF:
501 invert_lrclk = false;
502 break;
503 case SND_SOC_DAIFMT_NB_IF:
504 invert_lrclk = true;
505 break;
506 case SND_SOC_DAIFMT_IB_NF:
507 invert_lrclk = false;
508 serictl |= ADAU1701_SERICTL_INV_BCLK;
509 seroctl |= ADAU1701_SEROCTL_INV_BCLK;
510 break;
511 case SND_SOC_DAIFMT_IB_IF:
512 invert_lrclk = true;
513 serictl |= ADAU1701_SERICTL_INV_BCLK;
514 seroctl |= ADAU1701_SEROCTL_INV_BCLK;
515 break;
516 default:
517 return -EINVAL;
518 }
519
520 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
521 case SND_SOC_DAIFMT_I2S:
522 break;
523 case SND_SOC_DAIFMT_LEFT_J:
524 serictl |= ADAU1701_SERICTL_LEFTJ;
525 seroctl |= ADAU1701_SEROCTL_MSB_DEALY0;
526 invert_lrclk = !invert_lrclk;
527 break;
528 case SND_SOC_DAIFMT_RIGHT_J:
529 serictl |= ADAU1701_SERICTL_RIGHTJ_24;
530 seroctl |= ADAU1701_SEROCTL_MSB_DEALY8;
531 invert_lrclk = !invert_lrclk;
532 break;
533 default:
534 return -EINVAL;
535 }
536
537 if (invert_lrclk) {
538 seroctl |= ADAU1701_SEROCTL_INV_LRCLK;
539 serictl |= ADAU1701_SERICTL_INV_LRCLK;
540 }
541
542 adau1701->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
543
Daniel Mack45405d52013-06-24 16:31:31 +0200544 regmap_write(adau1701->regmap, ADAU1701_SERICTL, serictl);
545 regmap_update_bits(adau1701->regmap, ADAU1701_SEROCTL,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200546 ~ADAU1701_SEROCTL_WORD_LEN_MASK, seroctl);
547
548 return 0;
549}
550
551static int adau1701_set_bias_level(struct snd_soc_codec *codec,
552 enum snd_soc_bias_level level)
553{
554 unsigned int mask = ADAU1701_AUXNPOW_VBPD | ADAU1701_AUXNPOW_VRPD;
Daniel Mackee441142013-06-27 22:00:04 +0200555 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200556
557 switch (level) {
558 case SND_SOC_BIAS_ON:
559 break;
560 case SND_SOC_BIAS_PREPARE:
561 break;
562 case SND_SOC_BIAS_STANDBY:
563 /* Enable VREF and VREF buffer */
Daniel Mackee441142013-06-27 22:00:04 +0200564 regmap_update_bits(adau1701->regmap,
565 ADAU1701_AUXNPOW, mask, 0x00);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200566 break;
567 case SND_SOC_BIAS_OFF:
568 /* Disable VREF and VREF buffer */
Daniel Mackee441142013-06-27 22:00:04 +0200569 regmap_update_bits(adau1701->regmap,
570 ADAU1701_AUXNPOW, mask, mask);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200571 break;
572 }
573
574 codec->dapm.bias_level = level;
575 return 0;
576}
577
578static int adau1701_digital_mute(struct snd_soc_dai *dai, int mute)
579{
580 struct snd_soc_codec *codec = dai->codec;
581 unsigned int mask = ADAU1701_DSPCTRL_DAM;
Daniel Mackee441142013-06-27 22:00:04 +0200582 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200583 unsigned int val;
584
585 if (mute)
586 val = 0;
587 else
588 val = mask;
589
Daniel Mackee441142013-06-27 22:00:04 +0200590 regmap_update_bits(adau1701->regmap, ADAU1701_DSPCTRL, mask, val);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200591
592 return 0;
593}
594
595static int adau1701_set_sysclk(struct snd_soc_codec *codec, int clk_id,
Axel Lin21326db2011-09-28 13:48:35 +0800596 int source, unsigned int freq, int dir)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200597{
598 unsigned int val;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200599 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200600
601 switch (clk_id) {
602 case ADAU1701_CLK_SRC_OSC:
603 val = 0x0;
604 break;
605 case ADAU1701_CLK_SRC_MCLK:
606 val = ADAU1701_OSCIPOW_OPD;
607 break;
608 default:
609 return -EINVAL;
610 }
611
Daniel Mackee441142013-06-27 22:00:04 +0200612 regmap_update_bits(adau1701->regmap, ADAU1701_OSCIPOW,
613 ADAU1701_OSCIPOW_OPD, val);
Daniel Mack2352d4b2013-06-24 16:31:30 +0200614 adau1701->sysclk = freq;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200615
616 return 0;
617}
618
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100619static int adau1701_startup(struct snd_pcm_substream *substream,
620 struct snd_soc_dai *dai)
621{
622 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(dai->codec);
623
624 return sigmadsp_restrict_params(adau1701->sigmadsp, substream);
625}
626
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200627#define ADAU1701_RATES (SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 | \
628 SNDRV_PCM_RATE_192000)
629
630#define ADAU1701_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
631 SNDRV_PCM_FMTBIT_S24_LE)
632
Lars-Peter Clausen890754a2011-11-23 14:11:21 +0100633static const struct snd_soc_dai_ops adau1701_dai_ops = {
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200634 .set_fmt = adau1701_set_dai_fmt,
635 .hw_params = adau1701_hw_params,
636 .digital_mute = adau1701_digital_mute,
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100637 .startup = adau1701_startup,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200638};
639
640static struct snd_soc_dai_driver adau1701_dai = {
641 .name = "adau1701",
642 .playback = {
643 .stream_name = "Playback",
644 .channels_min = 2,
645 .channels_max = 8,
646 .rates = ADAU1701_RATES,
647 .formats = ADAU1701_FORMATS,
648 },
649 .capture = {
650 .stream_name = "Capture",
651 .channels_min = 2,
652 .channels_max = 8,
653 .rates = ADAU1701_RATES,
654 .formats = ADAU1701_FORMATS,
655 },
656 .ops = &adau1701_dai_ops,
657 .symmetric_rates = 1,
658};
659
Daniel Mack04561ea2013-05-23 15:46:05 +0200660#ifdef CONFIG_OF
661static const struct of_device_id adau1701_dt_ids[] = {
662 { .compatible = "adi,adau1701", },
663 { }
664};
665MODULE_DEVICE_TABLE(of, adau1701_dt_ids);
666#endif
667
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200668static int adau1701_probe(struct snd_soc_codec *codec)
669{
Daniel Mack97d0a862013-06-24 16:31:32 +0200670 int i, ret;
671 unsigned int val;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200672 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200673
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100674 ret = sigmadsp_attach(adau1701->sigmadsp, &codec->component);
675 if (ret)
676 return ret;
677
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200678 ret = regulator_bulk_enable(ARRAY_SIZE(adau1701->supplies),
679 adau1701->supplies);
680 if (ret < 0) {
681 dev_err(codec->dev, "Failed to enable regulators: %d\n", ret);
682 return ret;
683 }
684
Daniel Mack2352d4b2013-06-24 16:31:30 +0200685 /*
686 * Let the pll_clkdiv variable default to something that won't happen
687 * at runtime. That way, we can postpone the firmware download from
688 * adau1701_reset() to a point in time when we know the correct PLL
689 * mode parameters.
690 */
691 adau1701->pll_clkdiv = ADAU1707_CLKDIV_UNSET;
692
693 /* initalize with pre-configured pll mode settings */
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100694 ret = adau1701_reset(codec, adau1701->pll_clkdiv, 0);
Daniel Mack2352d4b2013-06-24 16:31:30 +0200695 if (ret < 0)
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200696 goto exit_regulators_disable;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200697
Daniel Mack97d0a862013-06-24 16:31:32 +0200698 /* set up pin config */
699 val = 0;
700 for (i = 0; i < 6; i++)
701 val |= adau1701->pin_config[i] << (i * 4);
702
703 regmap_write(adau1701->regmap, ADAU1701_PINCONF_0, val);
704
705 val = 0;
706 for (i = 0; i < 6; i++)
707 val |= adau1701->pin_config[i + 6] << (i * 4);
708
709 regmap_write(adau1701->regmap, ADAU1701_PINCONF_1, val);
710
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200711 return 0;
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200712
713exit_regulators_disable:
714
715 regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies), adau1701->supplies);
716 return ret;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200717}
718
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200719static int adau1701_remove(struct snd_soc_codec *codec)
720{
721 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
722
723 if (gpio_is_valid(adau1701->gpio_nreset))
724 gpio_set_value_cansleep(adau1701->gpio_nreset, 0);
725
726 regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies), adau1701->supplies);
727
728 return 0;
729}
730
731#ifdef CONFIG_PM
732static int adau1701_suspend(struct snd_soc_codec *codec)
733{
734 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
735
736 regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies),
737 adau1701->supplies);
738
739 return 0;
740}
741
742static int adau1701_resume(struct snd_soc_codec *codec)
743{
744 struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
745 int ret;
746
747 ret = regulator_bulk_enable(ARRAY_SIZE(adau1701->supplies),
748 adau1701->supplies);
749 if (ret < 0) {
750 dev_err(codec->dev, "Failed to enable regulators: %d\n", ret);
751 return ret;
752 }
753
754 return adau1701_reset(codec, adau1701->pll_clkdiv, 0);
755}
756#else
757#define adau1701_resume NULL
758#define adau1701_suspend NULL
759#endif /* CONFIG_PM */
760
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200761static struct snd_soc_codec_driver adau1701_codec_drv = {
762 .probe = adau1701_probe,
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200763 .remove = adau1701_remove,
764 .resume = adau1701_resume,
765 .suspend = adau1701_suspend,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200766 .set_bias_level = adau1701_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +0800767 .idle_bias_off = true,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200768
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200769 .controls = adau1701_controls,
770 .num_controls = ARRAY_SIZE(adau1701_controls),
771 .dapm_widgets = adau1701_dapm_widgets,
772 .num_dapm_widgets = ARRAY_SIZE(adau1701_dapm_widgets),
773 .dapm_routes = adau1701_dapm_routes,
774 .num_dapm_routes = ARRAY_SIZE(adau1701_dapm_routes),
775
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200776 .set_sysclk = adau1701_set_sysclk,
777};
778
Daniel Mack45405d52013-06-24 16:31:31 +0200779static const struct regmap_config adau1701_regmap = {
780 .reg_bits = 16,
781 .val_bits = 32,
782 .max_register = ADAU1701_MAX_REGISTER,
783 .cache_type = REGCACHE_RBTREE,
784 .volatile_reg = adau1701_volatile_reg,
785 .reg_write = adau1701_reg_write,
786 .reg_read = adau1701_reg_read,
787};
788
Bill Pemberton7a79e942012-12-07 09:26:37 -0500789static int adau1701_i2c_probe(struct i2c_client *client,
790 const struct i2c_device_id *id)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200791{
792 struct adau1701 *adau1701;
Daniel Mack04561ea2013-05-23 15:46:05 +0200793 struct device *dev = &client->dev;
794 int gpio_nreset = -EINVAL;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200795 int gpio_pll_mode[2] = { -EINVAL, -EINVAL };
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200796 int ret, i;
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200797
Daniel Mack04561ea2013-05-23 15:46:05 +0200798 adau1701 = devm_kzalloc(dev, sizeof(*adau1701), GFP_KERNEL);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200799 if (!adau1701)
800 return -ENOMEM;
801
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200802 for (i = 0; i < ARRAY_SIZE(supply_names); i++)
803 adau1701->supplies[i].supply = supply_names[i];
804
805 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(adau1701->supplies),
806 adau1701->supplies);
807 if (ret < 0) {
808 dev_err(dev, "Failed to get regulators: %d\n", ret);
809 return ret;
810 }
811
812 ret = regulator_bulk_enable(ARRAY_SIZE(adau1701->supplies),
813 adau1701->supplies);
814 if (ret < 0) {
815 dev_err(dev, "Failed to enable regulators: %d\n", ret);
816 return ret;
817 }
818
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +0100819 adau1701->client = client;
Daniel Mack45405d52013-06-24 16:31:31 +0200820 adau1701->regmap = devm_regmap_init(dev, NULL, client,
821 &adau1701_regmap);
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200822 if (IS_ERR(adau1701->regmap)) {
823 ret = PTR_ERR(adau1701->regmap);
824 goto exit_regulators_disable;
825 }
826
Daniel Mack45405d52013-06-24 16:31:31 +0200827
Daniel Mack04561ea2013-05-23 15:46:05 +0200828 if (dev->of_node) {
829 gpio_nreset = of_get_named_gpio(dev->of_node, "reset-gpio", 0);
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200830 if (gpio_nreset < 0 && gpio_nreset != -ENOENT) {
831 ret = gpio_nreset;
832 goto exit_regulators_disable;
833 }
Daniel Mack2352d4b2013-06-24 16:31:30 +0200834
835 gpio_pll_mode[0] = of_get_named_gpio(dev->of_node,
836 "adi,pll-mode-gpios", 0);
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200837 if (gpio_pll_mode[0] < 0 && gpio_pll_mode[0] != -ENOENT) {
838 ret = gpio_pll_mode[0];
839 goto exit_regulators_disable;
840 }
Daniel Mack2352d4b2013-06-24 16:31:30 +0200841
842 gpio_pll_mode[1] = of_get_named_gpio(dev->of_node,
843 "adi,pll-mode-gpios", 1);
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200844 if (gpio_pll_mode[1] < 0 && gpio_pll_mode[1] != -ENOENT) {
845 ret = gpio_pll_mode[1];
846 goto exit_regulators_disable;
847 }
Daniel Mack97d0a862013-06-24 16:31:32 +0200848
849 of_property_read_u32(dev->of_node, "adi,pll-clkdiv",
850 &adau1701->pll_clkdiv);
851
852 of_property_read_u8_array(dev->of_node, "adi,pin-config",
853 adau1701->pin_config,
854 ARRAY_SIZE(adau1701->pin_config));
Daniel Mack04561ea2013-05-23 15:46:05 +0200855 }
856
857 if (gpio_is_valid(gpio_nreset)) {
858 ret = devm_gpio_request_one(dev, gpio_nreset, GPIOF_OUT_INIT_LOW,
859 "ADAU1701 Reset");
860 if (ret < 0)
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200861 goto exit_regulators_disable;
Daniel Mack04561ea2013-05-23 15:46:05 +0200862 }
863
Daniel Mack2352d4b2013-06-24 16:31:30 +0200864 if (gpio_is_valid(gpio_pll_mode[0]) &&
865 gpio_is_valid(gpio_pll_mode[1])) {
866 ret = devm_gpio_request_one(dev, gpio_pll_mode[0],
867 GPIOF_OUT_INIT_LOW,
868 "ADAU1701 PLL mode 0");
869 if (ret < 0)
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200870 goto exit_regulators_disable;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200871
872 ret = devm_gpio_request_one(dev, gpio_pll_mode[1],
873 GPIOF_OUT_INIT_LOW,
874 "ADAU1701 PLL mode 1");
875 if (ret < 0)
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200876 goto exit_regulators_disable;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200877 }
878
Daniel Mackf724ba32013-06-07 13:53:04 +0200879 adau1701->gpio_nreset = gpio_nreset;
Daniel Mack2352d4b2013-06-24 16:31:30 +0200880 adau1701->gpio_pll_mode[0] = gpio_pll_mode[0];
881 adau1701->gpio_pll_mode[1] = gpio_pll_mode[1];
Daniel Mackf724ba32013-06-07 13:53:04 +0200882
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200883 i2c_set_clientdata(client, adau1701);
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100884
Lars-Peter Clausena3a1ec62014-11-19 18:29:07 +0100885 adau1701->sigmadsp = devm_sigmadsp_init_i2c(client,
886 &adau1701_sigmadsp_ops, ADAU1701_FIRMWARE);
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200887 if (IS_ERR(adau1701->sigmadsp)) {
888 ret = PTR_ERR(adau1701->sigmadsp);
889 goto exit_regulators_disable;
890 }
Lars-Peter Clausend48b0882014-11-19 18:29:05 +0100891
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200892 ret = snd_soc_register_codec(&client->dev, &adau1701_codec_drv,
893 &adau1701_dai, 1);
Pascal Huerst64fcc1f2015-04-20 11:12:03 +0200894
895exit_regulators_disable:
896
897 regulator_bulk_disable(ARRAY_SIZE(adau1701->supplies), adau1701->supplies);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200898 return ret;
899}
900
Bill Pemberton7a79e942012-12-07 09:26:37 -0500901static int adau1701_i2c_remove(struct i2c_client *client)
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200902{
903 snd_soc_unregister_codec(&client->dev);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200904 return 0;
905}
906
907static const struct i2c_device_id adau1701_i2c_id[] = {
Lars-Peter Clausen96b9bc62013-07-22 18:49:53 +0200908 { "adau1401", 0 },
909 { "adau1401a", 0 },
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200910 { "adau1701", 0 },
Lars-Peter Clausen96b9bc62013-07-22 18:49:53 +0200911 { "adau1702", 0 },
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200912 { }
913};
914MODULE_DEVICE_TABLE(i2c, adau1701_i2c_id);
915
916static struct i2c_driver adau1701_i2c_driver = {
917 .driver = {
918 .name = "adau1701",
919 .owner = THIS_MODULE,
Daniel Mack04561ea2013-05-23 15:46:05 +0200920 .of_match_table = of_match_ptr(adau1701_dt_ids),
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200921 },
922 .probe = adau1701_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -0500923 .remove = adau1701_i2c_remove,
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200924 .id_table = adau1701_i2c_id,
925};
926
Sachin Kamatbeb22de2012-08-06 17:25:45 +0530927module_i2c_driver(adau1701_i2c_driver);
Lars-Peter Clausen631ed8a2011-06-13 15:26:20 +0200928
929MODULE_DESCRIPTION("ASoC ADAU1701 SigmaDSP driver");
930MODULE_AUTHOR("Cliff Cai <cliff.cai@analog.com>");
931MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
932MODULE_LICENSE("GPL");