blob: d333d54203a8c915347267aaf9836f22326f79b0 [file] [log] [blame]
Sascha Haueraecfbdb2012-09-21 10:07:49 +02001/*
2 * Copyright 2005-2009 Freescale Semiconductor, Inc.
3 *
4 * The code contained herein is licensed under the GNU Lesser General
5 * Public License. You may obtain a copy of the GNU Lesser General
6 * Public License Version 2.1 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/lgpl-license.html
9 * http://www.gnu.org/copyleft/lgpl.html
10 */
11
12#ifndef __DRM_IPU_H__
13#define __DRM_IPU_H__
14
15#include <linux/types.h>
16#include <linux/videodev2.h>
17#include <linux/bitmap.h>
18#include <linux/fb.h>
Steve Longerbeam2ffd48f2014-08-19 10:52:40 -070019#include <media/v4l2-mediabus.h>
Jiada Wang6541d712014-12-18 18:00:20 -080020#include <video/videomode.h>
Sascha Haueraecfbdb2012-09-21 10:07:49 +020021
22struct ipu_soc;
23
24enum ipuv3_type {
25 IPUV3EX,
26 IPUV3M,
27 IPUV3H,
28};
29
Philipp Zabel7f4392a2014-02-25 12:43:41 +010030#define IPU_PIX_FMT_GBR24 v4l2_fourcc('G', 'B', 'R', '3')
31
Sascha Haueraecfbdb2012-09-21 10:07:49 +020032/*
33 * Bitfield of Display Interface signal polarities.
34 */
35struct ipu_di_signal_cfg {
36 unsigned datamask_en:1;
37 unsigned interlaced:1;
38 unsigned odd_field_first:1;
39 unsigned clksel_en:1;
40 unsigned clkidle_en:1;
41 unsigned data_pol:1; /* true = inverted */
42 unsigned clk_pol:1; /* true = rising edge */
43 unsigned enable_pol:1;
44 unsigned Hsync_pol:1; /* true = active high */
45 unsigned Vsync_pol:1;
46
47 u16 width;
48 u16 height;
49 u32 pixel_fmt;
50 u16 h_start_width;
51 u16 h_sync_width;
52 u16 h_end_width;
53 u16 v_start_width;
54 u16 v_sync_width;
55 u16 v_end_width;
56 u32 v_to_h_sync;
57 unsigned long pixelclock;
58#define IPU_DI_CLKMODE_SYNC (1 << 0)
59#define IPU_DI_CLKMODE_EXT (1 << 1)
60 unsigned long clkflags;
Philipp Zabel2ea42602013-04-08 18:04:35 +020061
62 u8 hsync_pin;
63 u8 vsync_pin;
Sascha Haueraecfbdb2012-09-21 10:07:49 +020064};
65
Steve Longerbeam2ffd48f2014-08-19 10:52:40 -070066/*
67 * Enumeration of CSI destinations
68 */
69enum ipu_csi_dest {
70 IPU_CSI_DEST_IDMAC, /* to memory via SMFC */
71 IPU_CSI_DEST_IC, /* to Image Converter */
72 IPU_CSI_DEST_VDIC, /* to VDIC */
73};
74
Steve Longerbeam1aa8ea02014-08-11 13:04:50 +020075/*
76 * Enumeration of IPU rotation modes
77 */
78enum ipu_rotate_mode {
79 IPU_ROTATE_NONE = 0,
80 IPU_ROTATE_VERT_FLIP,
81 IPU_ROTATE_HORIZ_FLIP,
82 IPU_ROTATE_180,
83 IPU_ROTATE_90_RIGHT,
84 IPU_ROTATE_90_RIGHT_VFLIP,
85 IPU_ROTATE_90_RIGHT_HFLIP,
86 IPU_ROTATE_90_LEFT,
87};
88
Sascha Haueraecfbdb2012-09-21 10:07:49 +020089enum ipu_color_space {
90 IPUV3_COLORSPACE_RGB,
91 IPUV3_COLORSPACE_YUV,
92 IPUV3_COLORSPACE_UNKNOWN,
93};
94
95struct ipuv3_channel;
96
97enum ipu_channel_irq {
98 IPU_IRQ_EOF = 0,
99 IPU_IRQ_NFACK = 64,
100 IPU_IRQ_NFB4EOF = 128,
101 IPU_IRQ_EOS = 192,
102};
103
Steve Longerbeama4cd8f22014-06-25 18:05:39 -0700104/*
105 * Enumeration of IDMAC channels
106 */
107#define IPUV3_CHANNEL_CSI0 0
108#define IPUV3_CHANNEL_CSI1 1
109#define IPUV3_CHANNEL_CSI2 2
110#define IPUV3_CHANNEL_CSI3 3
111#define IPUV3_CHANNEL_VDI_MEM_IC_VF 5
112#define IPUV3_CHANNEL_MEM_IC_PP 11
113#define IPUV3_CHANNEL_MEM_IC_PRP_VF 12
114#define IPUV3_CHANNEL_G_MEM_IC_PRP_VF 14
115#define IPUV3_CHANNEL_G_MEM_IC_PP 15
116#define IPUV3_CHANNEL_IC_PRP_ENC_MEM 20
117#define IPUV3_CHANNEL_IC_PRP_VF_MEM 21
118#define IPUV3_CHANNEL_IC_PP_MEM 22
119#define IPUV3_CHANNEL_MEM_BG_SYNC 23
120#define IPUV3_CHANNEL_MEM_BG_ASYNC 24
121#define IPUV3_CHANNEL_MEM_FG_SYNC 27
122#define IPUV3_CHANNEL_MEM_DC_SYNC 28
123#define IPUV3_CHANNEL_MEM_FG_ASYNC 29
124#define IPUV3_CHANNEL_MEM_FG_SYNC_ALPHA 31
125#define IPUV3_CHANNEL_MEM_DC_ASYNC 41
126#define IPUV3_CHANNEL_MEM_ROT_ENC 45
127#define IPUV3_CHANNEL_MEM_ROT_VF 46
128#define IPUV3_CHANNEL_MEM_ROT_PP 47
129#define IPUV3_CHANNEL_ROT_ENC_MEM 48
130#define IPUV3_CHANNEL_ROT_VF_MEM 49
131#define IPUV3_CHANNEL_ROT_PP_MEM 50
132#define IPUV3_CHANNEL_MEM_BG_SYNC_ALPHA 51
133
Philipp Zabel861a50c2014-04-14 23:53:16 +0200134int ipu_map_irq(struct ipu_soc *ipu, int irq);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200135int ipu_idmac_channel_irq(struct ipu_soc *ipu, struct ipuv3_channel *channel,
136 enum ipu_channel_irq irq);
137
138#define IPU_IRQ_DP_SF_START (448 + 2)
139#define IPU_IRQ_DP_SF_END (448 + 3)
140#define IPU_IRQ_BG_SF_END IPU_IRQ_DP_SF_END,
141#define IPU_IRQ_DC_FC_0 (448 + 8)
142#define IPU_IRQ_DC_FC_1 (448 + 9)
143#define IPU_IRQ_DC_FC_2 (448 + 10)
144#define IPU_IRQ_DC_FC_3 (448 + 11)
145#define IPU_IRQ_DC_FC_4 (448 + 12)
146#define IPU_IRQ_DC_FC_6 (448 + 13)
147#define IPU_IRQ_VSYNC_PRE_0 (448 + 14)
148#define IPU_IRQ_VSYNC_PRE_1 (448 + 15)
149
150/*
Steve Longerbeamba079752014-06-25 18:05:30 -0700151 * IPU Common functions
152 */
153void ipu_set_csi_src_mux(struct ipu_soc *ipu, int csi_id, bool mipi_csi2);
154void ipu_set_ic_src_mux(struct ipu_soc *ipu, int csi_id, bool vdi);
Steve Longerbeam3feb0492014-06-25 18:05:55 -0700155void ipu_dump(struct ipu_soc *ipu);
Steve Longerbeamba079752014-06-25 18:05:30 -0700156
157/*
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200158 * IPU Image DMA Controller (idmac) functions
159 */
160struct ipuv3_channel *ipu_idmac_get(struct ipu_soc *ipu, unsigned channel);
161void ipu_idmac_put(struct ipuv3_channel *);
162
163int ipu_idmac_enable_channel(struct ipuv3_channel *channel);
164int ipu_idmac_disable_channel(struct ipuv3_channel *channel);
Steve Longerbeam2bcf5772014-06-25 18:05:44 -0700165void ipu_idmac_enable_watermark(struct ipuv3_channel *channel, bool enable);
Steve Longerbeam4fd1a072014-06-25 18:05:45 -0700166int ipu_idmac_lock_enable(struct ipuv3_channel *channel, int num_bursts);
Sascha Hauerfb822a32013-10-10 16:18:41 +0200167int ipu_idmac_wait_busy(struct ipuv3_channel *channel, int ms);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200168
169void ipu_idmac_set_double_buffer(struct ipuv3_channel *channel,
170 bool doublebuffer);
Philipp Zabele9046092012-05-16 17:28:29 +0200171int ipu_idmac_get_current_buffer(struct ipuv3_channel *channel);
Steve Longerbeamaa52f572014-06-25 18:05:40 -0700172bool ipu_idmac_buffer_is_ready(struct ipuv3_channel *channel, u32 buf_num);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200173void ipu_idmac_select_buffer(struct ipuv3_channel *channel, u32 buf_num);
Steve Longerbeambce6f082014-06-25 18:05:41 -0700174void ipu_idmac_clear_buffer(struct ipuv3_channel *channel, u32 buf_num);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200175
176/*
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700177 * IPU Channel Parameter Memory (cpmem) functions
178 */
179struct ipu_rgb {
180 struct fb_bitfield red;
181 struct fb_bitfield green;
182 struct fb_bitfield blue;
183 struct fb_bitfield transp;
184 int bits_per_pixel;
185};
186
187struct ipu_image {
188 struct v4l2_pix_format pix;
189 struct v4l2_rect rect;
Steve Longerbeam2094b602014-06-25 18:05:52 -0700190 dma_addr_t phys0;
191 dma_addr_t phys1;
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700192};
193
194void ipu_cpmem_zero(struct ipuv3_channel *ch);
195void ipu_cpmem_set_resolution(struct ipuv3_channel *ch, int xres, int yres);
196void ipu_cpmem_set_stride(struct ipuv3_channel *ch, int stride);
197void ipu_cpmem_set_high_priority(struct ipuv3_channel *ch);
198void ipu_cpmem_set_buffer(struct ipuv3_channel *ch, int bufnum, dma_addr_t buf);
199void ipu_cpmem_interlaced_scan(struct ipuv3_channel *ch, int stride);
Steve Longerbeam555f0e62014-06-25 18:05:50 -0700200void ipu_cpmem_set_axi_id(struct ipuv3_channel *ch, u32 id);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700201void ipu_cpmem_set_burstsize(struct ipuv3_channel *ch, int burstsize);
Steve Longerbeam9b9da0b2014-06-25 18:05:49 -0700202void ipu_cpmem_set_block_mode(struct ipuv3_channel *ch);
Steve Longerbeamc42d37ca2014-06-25 18:05:51 -0700203void ipu_cpmem_set_rotation(struct ipuv3_channel *ch,
204 enum ipu_rotate_mode rot);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700205int ipu_cpmem_set_format_rgb(struct ipuv3_channel *ch,
206 const struct ipu_rgb *rgb);
207int ipu_cpmem_set_format_passthrough(struct ipuv3_channel *ch, int width);
208void ipu_cpmem_set_yuv_interleaved(struct ipuv3_channel *ch, u32 pixel_format);
209void ipu_cpmem_set_yuv_planar_full(struct ipuv3_channel *ch,
210 u32 pixel_format, int stride,
211 int u_offset, int v_offset);
212void ipu_cpmem_set_yuv_planar(struct ipuv3_channel *ch,
213 u32 pixel_format, int stride, int height);
214int ipu_cpmem_set_fmt(struct ipuv3_channel *ch, u32 drm_fourcc);
215int ipu_cpmem_set_image(struct ipuv3_channel *ch, struct ipu_image *image);
Steve Longerbeam60c04452014-06-25 18:05:54 -0700216void ipu_cpmem_dump(struct ipuv3_channel *ch);
Steve Longerbeam7d2691d2014-06-25 18:05:47 -0700217
218/*
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200219 * IPU Display Controller (dc) functions
220 */
221struct ipu_dc;
222struct ipu_di;
223struct ipu_dc *ipu_dc_get(struct ipu_soc *ipu, int channel);
224void ipu_dc_put(struct ipu_dc *dc);
225int ipu_dc_init_sync(struct ipu_dc *dc, struct ipu_di *di, bool interlaced,
226 u32 pixel_fmt, u32 width);
Philipp Zabel1e6d4862014-04-14 23:53:23 +0200227void ipu_dc_enable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200228void ipu_dc_enable_channel(struct ipu_dc *dc);
229void ipu_dc_disable_channel(struct ipu_dc *dc);
Philipp Zabel1e6d4862014-04-14 23:53:23 +0200230void ipu_dc_disable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200231
232/*
233 * IPU Display Interface (di) functions
234 */
235struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp);
236void ipu_di_put(struct ipu_di *);
237int ipu_di_disable(struct ipu_di *);
238int ipu_di_enable(struct ipu_di *);
239int ipu_di_get_num(struct ipu_di *);
Jiada Wang6541d712014-12-18 18:00:20 -0800240int ipu_di_adjust_videomode(struct ipu_di *di, struct videomode *mode);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200241int ipu_di_init_sync_panel(struct ipu_di *, struct ipu_di_signal_cfg *sig);
242
243/*
244 * IPU Display Multi FIFO Controller (dmfc) functions
245 */
246struct dmfc_channel;
247int ipu_dmfc_enable_channel(struct dmfc_channel *dmfc);
248void ipu_dmfc_disable_channel(struct dmfc_channel *dmfc);
249int ipu_dmfc_alloc_bandwidth(struct dmfc_channel *dmfc,
250 unsigned long bandwidth_mbs, int burstsize);
251void ipu_dmfc_free_bandwidth(struct dmfc_channel *dmfc);
252int ipu_dmfc_init_channel(struct dmfc_channel *dmfc, int width);
253struct dmfc_channel *ipu_dmfc_get(struct ipu_soc *ipu, int ipuv3_channel);
254void ipu_dmfc_put(struct dmfc_channel *dmfc);
255
256/*
257 * IPU Display Processor (dp) functions
258 */
259#define IPU_DP_FLOW_SYNC_BG 0
260#define IPU_DP_FLOW_SYNC_FG 1
261#define IPU_DP_FLOW_ASYNC0_BG 2
262#define IPU_DP_FLOW_ASYNC0_FG 3
263#define IPU_DP_FLOW_ASYNC1_BG 4
264#define IPU_DP_FLOW_ASYNC1_FG 5
265
266struct ipu_dp *ipu_dp_get(struct ipu_soc *ipu, unsigned int flow);
267void ipu_dp_put(struct ipu_dp *);
Philipp Zabel285bbb02014-04-14 23:53:20 +0200268int ipu_dp_enable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200269int ipu_dp_enable_channel(struct ipu_dp *dp);
270void ipu_dp_disable_channel(struct ipu_dp *dp);
Philipp Zabel285bbb02014-04-14 23:53:20 +0200271void ipu_dp_disable(struct ipu_soc *ipu);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200272int ipu_dp_setup_channel(struct ipu_dp *dp,
273 enum ipu_color_space in, enum ipu_color_space out);
274int ipu_dp_set_window_pos(struct ipu_dp *, u16 x_pos, u16 y_pos);
275int ipu_dp_set_global_alpha(struct ipu_dp *dp, bool enable, u8 alpha,
276 bool bg_chan);
277
Philipp Zabel35de9252012-05-09 16:59:01 +0200278/*
Philipp Zabel3f5a8a92012-05-22 17:08:48 +0200279 * IPU CMOS Sensor Interface (csi) functions
280 */
Steve Longerbeam2ffd48f2014-08-19 10:52:40 -0700281struct ipu_csi;
282int ipu_csi_init_interface(struct ipu_csi *csi,
283 struct v4l2_mbus_config *mbus_cfg,
284 struct v4l2_mbus_framefmt *mbus_fmt);
285bool ipu_csi_is_interlaced(struct ipu_csi *csi);
286void ipu_csi_get_window(struct ipu_csi *csi, struct v4l2_rect *w);
287void ipu_csi_set_window(struct ipu_csi *csi, struct v4l2_rect *w);
288void ipu_csi_set_test_generator(struct ipu_csi *csi, bool active,
289 u32 r_value, u32 g_value, u32 b_value,
290 u32 pix_clk);
291int ipu_csi_set_mipi_datatype(struct ipu_csi *csi, u32 vc,
292 struct v4l2_mbus_framefmt *mbus_fmt);
293int ipu_csi_set_skip_smfc(struct ipu_csi *csi, u32 skip,
294 u32 max_ratio, u32 id);
295int ipu_csi_set_dest(struct ipu_csi *csi, enum ipu_csi_dest csi_dest);
296int ipu_csi_enable(struct ipu_csi *csi);
297int ipu_csi_disable(struct ipu_csi *csi);
298struct ipu_csi *ipu_csi_get(struct ipu_soc *ipu, int id);
299void ipu_csi_put(struct ipu_csi *csi);
300void ipu_csi_dump(struct ipu_csi *csi);
Philipp Zabel3f5a8a92012-05-22 17:08:48 +0200301
302/*
Steve Longerbeam1aa8ea02014-08-11 13:04:50 +0200303 * IPU Image Converter (ic) functions
304 */
305enum ipu_ic_task {
306 IC_TASK_ENCODER,
307 IC_TASK_VIEWFINDER,
308 IC_TASK_POST_PROCESSOR,
309 IC_NUM_TASKS,
310};
311
312struct ipu_ic;
313int ipu_ic_task_init(struct ipu_ic *ic,
314 int in_width, int in_height,
315 int out_width, int out_height,
316 enum ipu_color_space in_cs,
317 enum ipu_color_space out_cs);
318int ipu_ic_task_graphics_init(struct ipu_ic *ic,
319 enum ipu_color_space in_g_cs,
320 bool galpha_en, u32 galpha,
321 bool colorkey_en, u32 colorkey);
322void ipu_ic_task_enable(struct ipu_ic *ic);
323void ipu_ic_task_disable(struct ipu_ic *ic);
324int ipu_ic_task_idma_init(struct ipu_ic *ic, struct ipuv3_channel *channel,
325 u32 width, u32 height, int burst_size,
326 enum ipu_rotate_mode rot);
327int ipu_ic_enable(struct ipu_ic *ic);
328int ipu_ic_disable(struct ipu_ic *ic);
329struct ipu_ic *ipu_ic_get(struct ipu_soc *ipu, enum ipu_ic_task task);
330void ipu_ic_put(struct ipu_ic *ic);
331void ipu_ic_dump(struct ipu_ic *ic);
332
333/*
Philipp Zabel35de9252012-05-09 16:59:01 +0200334 * IPU Sensor Multiple FIFO Controller (SMFC) functions
335 */
Steve Longerbeam7fafa8f2014-06-25 18:05:34 -0700336struct ipu_smfc *ipu_smfc_get(struct ipu_soc *ipu, unsigned int chno);
337void ipu_smfc_put(struct ipu_smfc *smfc);
338int ipu_smfc_enable(struct ipu_smfc *smfc);
339int ipu_smfc_disable(struct ipu_smfc *smfc);
340int ipu_smfc_map_channel(struct ipu_smfc *smfc, int csi_id, int mipi_id);
341int ipu_smfc_set_burstsize(struct ipu_smfc *smfc, int burstsize);
Steve Longerbeama2be35e2014-06-25 18:05:35 -0700342int ipu_smfc_set_watermark(struct ipu_smfc *smfc, u32 set_level, u32 clr_level);
Philipp Zabel35de9252012-05-09 16:59:01 +0200343
Philipp Zabel7cb17792013-10-10 16:18:38 +0200344enum ipu_color_space ipu_drm_fourcc_to_colorspace(u32 drm_fourcc);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200345enum ipu_color_space ipu_pixelformat_to_colorspace(u32 pixelformat);
Steve Longerbeamae0e9702014-06-25 18:05:36 -0700346enum ipu_color_space ipu_mbus_code_to_colorspace(u32 mbus_code);
Steve Longerbeam6930afd2014-06-25 18:05:43 -0700347int ipu_stride_to_bytes(u32 pixel_stride, u32 pixelformat);
Steve Longerbeam4cea9402014-06-25 18:05:38 -0700348bool ipu_pixelformat_is_planar(u32 pixelformat);
Steve Longerbeamf835f382014-06-25 18:05:37 -0700349int ipu_degrees_to_rot_mode(enum ipu_rotate_mode *mode, int degrees,
350 bool hflip, bool vflip);
351int ipu_rot_mode_to_degrees(int *degrees, enum ipu_rotate_mode mode,
352 bool hflip, bool vflip);
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200353
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200354struct ipu_client_platformdata {
Philipp Zabeld6ca8ca2012-05-23 17:08:19 +0200355 int csi;
Sascha Haueraecfbdb2012-09-21 10:07:49 +0200356 int di;
357 int dc;
358 int dp;
359 int dmfc;
360 int dma[2];
361};
362
363#endif /* __DRM_IPU_H__ */