blob: fc41b3f0c27e43195ee250816fe34524587f3192 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
26#ifdef CONFIG_OMAP2_DSS_DEBUG_SUPPORT
27#define DEBUG
28#endif
29
30#ifdef DEBUG
31extern unsigned int dss_debug;
32#ifdef DSS_SUBSYS_NAME
33#define DSSDBG(format, ...) \
34 if (dss_debug) \
35 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME ": " format, \
36 ## __VA_ARGS__)
37#else
38#define DSSDBG(format, ...) \
39 if (dss_debug) \
40 printk(KERN_DEBUG "omapdss: " format, ## __VA_ARGS__)
41#endif
42
43#ifdef DSS_SUBSYS_NAME
44#define DSSDBGF(format, ...) \
45 if (dss_debug) \
46 printk(KERN_DEBUG "omapdss " DSS_SUBSYS_NAME \
47 ": %s(" format ")\n", \
48 __func__, \
49 ## __VA_ARGS__)
50#else
51#define DSSDBGF(format, ...) \
52 if (dss_debug) \
53 printk(KERN_DEBUG "omapdss: " \
54 ": %s(" format ")\n", \
55 __func__, \
56 ## __VA_ARGS__)
57#endif
58
59#else /* DEBUG */
60#define DSSDBG(format, ...)
61#define DSSDBGF(format, ...)
62#endif
63
64
65#ifdef DSS_SUBSYS_NAME
66#define DSSERR(format, ...) \
67 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
68 ## __VA_ARGS__)
69#else
70#define DSSERR(format, ...) \
71 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
72#endif
73
74#ifdef DSS_SUBSYS_NAME
75#define DSSINFO(format, ...) \
76 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
77 ## __VA_ARGS__)
78#else
79#define DSSINFO(format, ...) \
80 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
81#endif
82
83#ifdef DSS_SUBSYS_NAME
84#define DSSWARN(format, ...) \
85 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
86 ## __VA_ARGS__)
87#else
88#define DSSWARN(format, ...) \
89 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
90#endif
91
92/* OMAP TRM gives bitfields as start:end, where start is the higher bit
93 number. For example 7:0 */
94#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
95#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
96#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
97#define FLD_MOD(orig, val, start, end) \
98 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
99
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200100enum omap_burst_size {
101 OMAP_DSS_BURST_4x32 = 0,
102 OMAP_DSS_BURST_8x32 = 1,
103 OMAP_DSS_BURST_16x32 = 2,
104};
105
106enum omap_parallel_interface_mode {
107 OMAP_DSS_PARALLELMODE_BYPASS, /* MIPI DPI */
108 OMAP_DSS_PARALLELMODE_RFBI, /* MIPI DBI */
109 OMAP_DSS_PARALLELMODE_DSI,
110};
111
112enum dss_clock {
Archit Taneja6af9cd12011-01-31 16:27:44 +0000113 DSS_CLK_ICK = 1 << 0, /* DSS_L3_ICLK and DSS_L4_ICLK */
114 DSS_CLK_FCK = 1 << 1, /* DSS1_ALWON_FCLK */
115 DSS_CLK_SYSCK = 1 << 2, /* DSS2_ALWON_FCLK */
116 DSS_CLK_TVFCK = 1 << 3, /* DSS_TV_FCLK */
117 DSS_CLK_VIDFCK = 1 << 4, /* DSS_96M_FCLK*/
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118};
119
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200120enum dss_clk_source {
Archit Taneja88134fa2011-01-06 10:44:10 +0530121 DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* DSI1_PLL_FCLK */
122 DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* DSI2_PLL_FCLK */
123 DSS_CLK_SRC_FCK, /* DSS1_ALWON_FCLK */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200124};
125
Archit Taneja067a57e2011-03-02 11:57:25 +0530126/* Correlates clock source name and dss_clk_source member */
127struct dss_clk_source_name {
128 enum dss_clk_source clksrc;
129 const char *clksrc_name;
130};
131
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200132struct dss_clock_info {
133 /* rates that we get with dividers below */
134 unsigned long fck;
135
136 /* dividers */
137 u16 fck_div;
138};
139
140struct dispc_clock_info {
141 /* rates that we get with dividers below */
142 unsigned long lck;
143 unsigned long pck;
144
145 /* dividers */
146 u16 lck_div;
147 u16 pck_div;
148};
149
150struct dsi_clock_info {
151 /* rates that we get with dividers below */
152 unsigned long fint;
153 unsigned long clkin4ddr;
154 unsigned long clkin;
Archit Taneja1bb47832011-02-24 14:17:30 +0530155 unsigned long dsi_pll_hsdiv_dispc_clk; /* DSI1_PLL_CLK */
156 unsigned long dsi_pll_hsdiv_dsi_clk; /* DSI2_PLL_CLK */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200157
158 unsigned long lp_clk;
159
160 /* dividers */
161 u16 regn;
162 u16 regm;
Archit Taneja1bb47832011-02-24 14:17:30 +0530163 u16 regm_dispc; /* REGM3 */
164 u16 regm_dsi; /* REGM4 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165
166 u16 lp_clk_div;
167
168 u8 highfreq;
Archit Taneja1bb47832011-02-24 14:17:30 +0530169 bool use_sys_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200170};
171
172struct seq_file;
173struct platform_device;
174
175/* core */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200176struct bus_type *dss_get_bus(void);
Tomi Valkeinen8a2cfea2010-02-04 17:03:41 +0200177struct regulator *dss_get_vdds_dsi(void);
178struct regulator *dss_get_vdds_sdi(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200179
180/* display */
181int dss_suspend_all_devices(void);
182int dss_resume_all_devices(void);
183void dss_disable_all_devices(void);
184
185void dss_init_device(struct platform_device *pdev,
186 struct omap_dss_device *dssdev);
187void dss_uninit_device(struct platform_device *pdev,
188 struct omap_dss_device *dssdev);
189bool dss_use_replication(struct omap_dss_device *dssdev,
190 enum omap_color_mode mode);
191void default_get_overlay_fifo_thresholds(enum omap_plane plane,
192 u32 fifo_size, enum omap_burst_size *burst_size,
193 u32 *fifo_low, u32 *fifo_high);
194
195/* manager */
196int dss_init_overlay_managers(struct platform_device *pdev);
197void dss_uninit_overlay_managers(struct platform_device *pdev);
198int dss_mgr_wait_for_go_ovl(struct omap_overlay *ovl);
199void dss_setup_partial_planes(struct omap_dss_device *dssdev,
Tomi Valkeinen26a8c252010-06-09 15:31:34 +0300200 u16 *x, u16 *y, u16 *w, u16 *h,
201 bool enlarge_update_area);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200202void dss_start_update(struct omap_dss_device *dssdev);
203
204/* overlay */
205void dss_init_overlays(struct platform_device *pdev);
206void dss_uninit_overlays(struct platform_device *pdev);
207int dss_check_overlay(struct omap_overlay *ovl, struct omap_dss_device *dssdev);
208void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
209#ifdef L4_EXAMPLE
210void dss_overlay_setup_l4_manager(struct omap_overlay_manager *mgr);
211#endif
212void dss_recheck_connections(struct omap_dss_device *dssdev, bool force);
213
214/* DSS */
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000215int dss_init_platform_driver(void);
216void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200217
218void dss_save_context(void);
219void dss_restore_context(void);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000220void dss_clk_enable(enum dss_clock clks);
221void dss_clk_disable(enum dss_clock clks);
222unsigned long dss_clk_get_rate(enum dss_clock clk);
223int dss_need_ctx_restore(void);
Archit Taneja067a57e2011-03-02 11:57:25 +0530224const char *dss_get_generic_clk_source_name(enum dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000225void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200226
227void dss_dump_regs(struct seq_file *s);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000228#if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
229void dss_debug_dump_clocks(struct seq_file *s);
230#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200231
232void dss_sdi_init(u8 datapairs);
233int dss_sdi_enable(void);
234void dss_sdi_disable(void);
235
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200236void dss_select_dispc_clk_source(enum dss_clk_source clk_src);
237void dss_select_dsi_clk_source(enum dss_clk_source clk_src);
238enum dss_clk_source dss_get_dispc_clk_source(void);
239enum dss_clk_source dss_get_dsi_clk_source(void);
240
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200241void dss_set_venc_output(enum omap_dss_venc_type type);
242void dss_set_dac_pwrdn_bgz(bool enable);
243
244unsigned long dss_get_dpll4_rate(void);
245int dss_calc_clock_rates(struct dss_clock_info *cinfo);
246int dss_set_clock_div(struct dss_clock_info *cinfo);
247int dss_get_clock_div(struct dss_clock_info *cinfo);
248int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
249 struct dss_clock_info *dss_cinfo,
250 struct dispc_clock_info *dispc_cinfo);
251
252/* SDI */
Jani Nikula368a1482010-05-07 11:58:41 +0200253#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200254int sdi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255void sdi_exit(void);
256int sdi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200257#else
Tomi Valkeinen42c9dee2011-03-02 12:29:27 +0200258static inline int sdi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200259{
260 return 0;
261}
262static inline void sdi_exit(void)
263{
264}
265#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200266
267/* DSI */
Jani Nikula368a1482010-05-07 11:58:41 +0200268#ifdef CONFIG_OMAP2_DSS_DSI
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000269int dsi_init_platform_driver(void);
270void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271
272void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200273void dsi_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274void dsi_dump_regs(struct seq_file *s);
275
276void dsi_save_context(void);
277void dsi_restore_context(void);
278
279int dsi_init_display(struct omap_dss_device *display);
280void dsi_irq_handler(void);
Archit Taneja1bb47832011-02-24 14:17:30 +0530281unsigned long dsi_get_pll_hsdiv_dispc_rate(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200282int dsi_pll_set_clock_div(struct dsi_clock_info *cinfo);
283int dsi_pll_calc_clock_div_pck(bool is_tft, unsigned long req_pck,
284 struct dsi_clock_info *cinfo,
285 struct dispc_clock_info *dispc_cinfo);
286int dsi_pll_init(struct omap_dss_device *dssdev, bool enable_hsclk,
287 bool enable_hsdiv);
288void dsi_pll_uninit(void);
289void dsi_get_overlay_fifo_thresholds(enum omap_plane plane,
290 u32 fifo_size, enum omap_burst_size *burst_size,
291 u32 *fifo_low, u32 *fifo_high);
Archit Taneja1bb47832011-02-24 14:17:30 +0530292void dsi_wait_pll_hsdiv_dispc_active(void);
293void dsi_wait_pll_hsdiv_dsi_active(void);
Jani Nikula368a1482010-05-07 11:58:41 +0200294#else
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000295static inline int dsi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200296{
297 return 0;
298}
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000299static inline void dsi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200300{
301}
Taneja, Archit66534e82011-03-08 05:50:34 -0600302static inline unsigned long dsi_get_pll_hsdiv_dispc_rate(void)
303{
304 WARN("%s: DSI not compiled in, returning rate as 0\n", __func__);
305 return 0;
306}
Archit Taneja1bb47832011-02-24 14:17:30 +0530307static inline void dsi_wait_pll_hsdiv_dispc_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300308{
309}
Archit Taneja1bb47832011-02-24 14:17:30 +0530310static inline void dsi_wait_pll_hsdiv_dsi_active(void)
Tomi Valkeinene406f902010-06-09 15:28:12 +0300311{
312}
Jani Nikula368a1482010-05-07 11:58:41 +0200313#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200314
315/* DPI */
Jani Nikula368a1482010-05-07 11:58:41 +0200316#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200317int dpi_init(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200318void dpi_exit(void);
319int dpi_init_display(struct omap_dss_device *dssdev);
Jani Nikula368a1482010-05-07 11:58:41 +0200320#else
Tomi Valkeinen277b2882011-03-02 12:32:48 +0200321static inline int dpi_init(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200322{
323 return 0;
324}
325static inline void dpi_exit(void)
326{
327}
328#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200329
330/* DISPC */
Senthilvadivu Guruswamy060b6d92011-01-24 06:22:00 +0000331int dispc_init_platform_driver(void);
332void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200333void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200334void dispc_dump_irqs(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200335void dispc_dump_regs(struct seq_file *s);
336void dispc_irq_handler(void);
337void dispc_fake_vsync_irq(void);
338
339void dispc_save_context(void);
340void dispc_restore_context(void);
341
342void dispc_enable_sidle(void);
343void dispc_disable_sidle(void);
344
345void dispc_lcd_enable_signal_polarity(bool act_high);
346void dispc_lcd_enable_signal(bool enable);
347void dispc_pck_free_enable(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000348void dispc_enable_fifohandcheck(enum omap_channel channel, bool enable);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200349
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000350void dispc_set_lcd_size(enum omap_channel channel, u16 width, u16 height);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200351void dispc_set_digit_size(u16 width, u16 height);
352u32 dispc_get_plane_fifo_size(enum omap_plane plane);
353void dispc_setup_plane_fifo(enum omap_plane plane, u32 low, u32 high);
354void dispc_enable_fifomerge(bool enable);
355void dispc_set_burst_size(enum omap_plane plane,
356 enum omap_burst_size burst_size);
357
358void dispc_set_plane_ba0(enum omap_plane plane, u32 paddr);
359void dispc_set_plane_ba1(enum omap_plane plane, u32 paddr);
360void dispc_set_plane_pos(enum omap_plane plane, u16 x, u16 y);
361void dispc_set_plane_size(enum omap_plane plane, u16 width, u16 height);
362void dispc_set_channel_out(enum omap_plane plane,
363 enum omap_channel channel_out);
364
365int dispc_setup_plane(enum omap_plane plane,
366 u32 paddr, u16 screen_width,
367 u16 pos_x, u16 pos_y,
368 u16 width, u16 height,
369 u16 out_width, u16 out_height,
370 enum omap_color_mode color_mode,
371 bool ilace,
372 enum omap_dss_rotation_type rotation_type,
373 u8 rotation, bool mirror,
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000374 u8 global_alpha, u8 pre_mult_alpha,
375 enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200376
377bool dispc_go_busy(enum omap_channel channel);
378void dispc_go(enum omap_channel channel);
Tomi Valkeinena2faee82010-01-08 17:14:53 +0200379void dispc_enable_channel(enum omap_channel channel, bool enable);
380bool dispc_is_channel_enabled(enum omap_channel channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200381int dispc_enable_plane(enum omap_plane plane, bool enable);
382void dispc_enable_replication(enum omap_plane plane, bool enable);
383
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000384void dispc_set_parallel_interface_mode(enum omap_channel channel,
385 enum omap_parallel_interface_mode mode);
386void dispc_set_tft_data_lines(enum omap_channel channel, u8 data_lines);
387void dispc_set_lcd_display_type(enum omap_channel channel,
388 enum omap_lcd_display_type type);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389void dispc_set_loadmode(enum omap_dss_load_mode mode);
390
391void dispc_set_default_color(enum omap_channel channel, u32 color);
392u32 dispc_get_default_color(enum omap_channel channel);
393void dispc_set_trans_key(enum omap_channel ch,
394 enum omap_dss_trans_key_type type,
395 u32 trans_key);
396void dispc_get_trans_key(enum omap_channel ch,
397 enum omap_dss_trans_key_type *type,
398 u32 *trans_key);
399void dispc_enable_trans_key(enum omap_channel ch, bool enable);
400void dispc_enable_alpha_blending(enum omap_channel ch, bool enable);
401bool dispc_trans_key_enabled(enum omap_channel ch);
402bool dispc_alpha_blending_enabled(enum omap_channel ch);
403
404bool dispc_lcd_timings_ok(struct omap_video_timings *timings);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000405void dispc_set_lcd_timings(enum omap_channel channel,
406 struct omap_video_timings *timings);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200407unsigned long dispc_fclk_rate(void);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000408unsigned long dispc_lclk_rate(enum omap_channel channel);
409unsigned long dispc_pclk_rate(enum omap_channel channel);
410void dispc_set_pol_freq(enum omap_channel channel,
411 enum omap_panel_config config, u8 acbi, u8 acb);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200412void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
413 struct dispc_clock_info *cinfo);
414int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
415 struct dispc_clock_info *cinfo);
Sumit Semwalff1b2cd2010-12-02 11:27:11 +0000416int dispc_set_clock_div(enum omap_channel channel,
417 struct dispc_clock_info *cinfo);
418int dispc_get_clock_div(enum omap_channel channel,
419 struct dispc_clock_info *cinfo);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420
421
422/* VENC */
Jani Nikula368a1482010-05-07 11:58:41 +0200423#ifdef CONFIG_OMAP2_DSS_VENC
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000424int venc_init_platform_driver(void);
425void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200426void venc_dump_regs(struct seq_file *s);
427int venc_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200428#else
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000429static inline int venc_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200430{
431 return 0;
432}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000433static inline void venc_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200434{
435}
436#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200437
438/* RFBI */
Jani Nikula368a1482010-05-07 11:58:41 +0200439#ifdef CONFIG_OMAP2_DSS_RFBI
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000440int rfbi_init_platform_driver(void);
441void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200442void rfbi_dump_regs(struct seq_file *s);
443
444int rfbi_configure(int rfbi_module, int bpp, int lines);
445void rfbi_enable_rfbi(bool enable);
Sumit Semwal64ba4f72010-12-02 11:27:10 +0000446void rfbi_transfer_area(struct omap_dss_device *dssdev, u16 width,
447 u16 height, void (callback)(void *data), void *data);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200448void rfbi_set_timings(int rfbi_module, struct rfbi_timings *t);
449unsigned long rfbi_get_max_tx_rate(void);
450int rfbi_init_display(struct omap_dss_device *display);
Jani Nikula368a1482010-05-07 11:58:41 +0200451#else
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000452static inline int rfbi_init_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200453{
454 return 0;
455}
Senthilvadivu Guruswamy3448d502011-01-24 06:21:59 +0000456static inline void rfbi_uninit_platform_driver(void)
Jani Nikula368a1482010-05-07 11:58:41 +0200457{
458}
459#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200460
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200461
462#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
463static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
464{
465 int b;
466 for (b = 0; b < 32; ++b) {
467 if (irqstatus & (1 << b))
468 irq_arr[b]++;
469 }
470}
471#endif
472
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200473#endif