blob: ac2e4cca5a233d5ea54d3e9263a5dc7de4d47197 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2008 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030018#ifndef __OMAP_OMAPDSS_H
19#define __OMAP_OMAPDSS_H
Tomi Valkeinen559d6702009-11-03 11:23:50 +020020
21#include <linux/list.h>
22#include <linux/kobject.h>
23#include <linux/device.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020024
25#define DISPC_IRQ_FRAMEDONE (1 << 0)
26#define DISPC_IRQ_VSYNC (1 << 1)
27#define DISPC_IRQ_EVSYNC_EVEN (1 << 2)
28#define DISPC_IRQ_EVSYNC_ODD (1 << 3)
29#define DISPC_IRQ_ACBIAS_COUNT_STAT (1 << 4)
30#define DISPC_IRQ_PROG_LINE_NUM (1 << 5)
31#define DISPC_IRQ_GFX_FIFO_UNDERFLOW (1 << 6)
32#define DISPC_IRQ_GFX_END_WIN (1 << 7)
33#define DISPC_IRQ_PAL_GAMMA_MASK (1 << 8)
34#define DISPC_IRQ_OCP_ERR (1 << 9)
35#define DISPC_IRQ_VID1_FIFO_UNDERFLOW (1 << 10)
36#define DISPC_IRQ_VID1_END_WIN (1 << 11)
37#define DISPC_IRQ_VID2_FIFO_UNDERFLOW (1 << 12)
38#define DISPC_IRQ_VID2_END_WIN (1 << 13)
39#define DISPC_IRQ_SYNC_LOST (1 << 14)
40#define DISPC_IRQ_SYNC_LOST_DIGIT (1 << 15)
41#define DISPC_IRQ_WAKEUP (1 << 16)
Sumit Semwal2a205f32010-12-02 11:27:12 +000042#define DISPC_IRQ_SYNC_LOST2 (1 << 17)
43#define DISPC_IRQ_VSYNC2 (1 << 18)
Archit Tanejab8c095b2011-09-13 18:20:33 +053044#define DISPC_IRQ_VID3_END_WIN (1 << 19)
45#define DISPC_IRQ_VID3_FIFO_UNDERFLOW (1 << 20)
Sumit Semwal2a205f32010-12-02 11:27:12 +000046#define DISPC_IRQ_ACBIAS_COUNT_STAT2 (1 << 21)
47#define DISPC_IRQ_FRAMEDONE2 (1 << 22)
Tomi Valkeinen7f6f3c42011-08-31 13:39:03 +030048#define DISPC_IRQ_FRAMEDONEWB (1 << 23)
49#define DISPC_IRQ_FRAMEDONETV (1 << 24)
50#define DISPC_IRQ_WBBUFFEROVERFLOW (1 << 25)
Chandrabhanu Mahapatra14d33d32012-08-27 14:23:19 +053051#define DISPC_IRQ_SYNC_LOST3 (1 << 27)
52#define DISPC_IRQ_VSYNC3 (1 << 28)
53#define DISPC_IRQ_ACBIAS_COUNT_STAT3 (1 << 29)
54#define DISPC_IRQ_FRAMEDONE3 (1 << 30)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020055
56struct omap_dss_device;
57struct omap_overlay_manager;
Ricardo Neri9c0b8422012-03-06 18:20:37 -060058struct snd_aes_iec958;
59struct snd_cea_861_aud_if;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060
61enum omap_display_type {
62 OMAP_DISPLAY_TYPE_NONE = 0,
63 OMAP_DISPLAY_TYPE_DPI = 1 << 0,
64 OMAP_DISPLAY_TYPE_DBI = 1 << 1,
65 OMAP_DISPLAY_TYPE_SDI = 1 << 2,
66 OMAP_DISPLAY_TYPE_DSI = 1 << 3,
67 OMAP_DISPLAY_TYPE_VENC = 1 << 4,
Mythri P Kb1196012011-03-08 17:15:54 +053068 OMAP_DISPLAY_TYPE_HDMI = 1 << 5,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020069};
70
71enum omap_plane {
72 OMAP_DSS_GFX = 0,
73 OMAP_DSS_VIDEO1 = 1,
Archit Tanejab8c095b2011-09-13 18:20:33 +053074 OMAP_DSS_VIDEO2 = 2,
75 OMAP_DSS_VIDEO3 = 3,
Tomi Valkeinen66a0f9e2012-08-22 16:57:02 +030076 OMAP_DSS_WB = 4,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020077};
78
79enum omap_channel {
80 OMAP_DSS_CHANNEL_LCD = 0,
81 OMAP_DSS_CHANNEL_DIGIT = 1,
Sumit Semwal8613b002010-12-02 11:27:09 +000082 OMAP_DSS_CHANNEL_LCD2 = 2,
Chandrabhanu Mahapatraff6331e2012-06-19 15:08:16 +053083 OMAP_DSS_CHANNEL_LCD3 = 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020084};
85
86enum omap_color_mode {
87 OMAP_DSS_COLOR_CLUT1 = 1 << 0, /* BITMAP 1 */
88 OMAP_DSS_COLOR_CLUT2 = 1 << 1, /* BITMAP 2 */
89 OMAP_DSS_COLOR_CLUT4 = 1 << 2, /* BITMAP 4 */
90 OMAP_DSS_COLOR_CLUT8 = 1 << 3, /* BITMAP 8 */
91 OMAP_DSS_COLOR_RGB12U = 1 << 4, /* RGB12, 16-bit container */
92 OMAP_DSS_COLOR_ARGB16 = 1 << 5, /* ARGB16 */
93 OMAP_DSS_COLOR_RGB16 = 1 << 6, /* RGB16 */
94 OMAP_DSS_COLOR_RGB24U = 1 << 7, /* RGB24, 32-bit container */
95 OMAP_DSS_COLOR_RGB24P = 1 << 8, /* RGB24, 24-bit container */
96 OMAP_DSS_COLOR_YUV2 = 1 << 9, /* YUV2 4:2:2 co-sited */
97 OMAP_DSS_COLOR_UYVY = 1 << 10, /* UYVY 4:2:2 co-sited */
98 OMAP_DSS_COLOR_ARGB32 = 1 << 11, /* ARGB32 */
99 OMAP_DSS_COLOR_RGBA32 = 1 << 12, /* RGBA32 */
100 OMAP_DSS_COLOR_RGBX32 = 1 << 13, /* RGBx32 */
Amber Jainf20e4222011-05-19 19:47:50 +0530101 OMAP_DSS_COLOR_NV12 = 1 << 14, /* NV12 format: YUV 4:2:0 */
102 OMAP_DSS_COLOR_RGBA16 = 1 << 15, /* RGBA16 - 4444 */
103 OMAP_DSS_COLOR_RGBX16 = 1 << 16, /* RGBx16 - 4444 */
104 OMAP_DSS_COLOR_ARGB16_1555 = 1 << 17, /* ARGB16 - 1555 */
105 OMAP_DSS_COLOR_XRGB16_1555 = 1 << 18, /* xRGB16 - 1555 */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200106};
107
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200108enum omap_dss_load_mode {
109 OMAP_DSS_LOAD_CLUT_AND_FRAME = 0,
110 OMAP_DSS_LOAD_CLUT_ONLY = 1,
111 OMAP_DSS_LOAD_FRAME_ONLY = 2,
112 OMAP_DSS_LOAD_CLUT_ONCE_FRAME = 3,
113};
114
115enum omap_dss_trans_key_type {
116 OMAP_DSS_COLOR_KEY_GFX_DST = 0,
117 OMAP_DSS_COLOR_KEY_VID_SRC = 1,
118};
119
120enum omap_rfbi_te_mode {
121 OMAP_DSS_RFBI_TE_MODE_1 = 1,
122 OMAP_DSS_RFBI_TE_MODE_2 = 2,
123};
124
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530125enum omap_dss_signal_level {
126 OMAPDSS_SIG_ACTIVE_HIGH = 0,
127 OMAPDSS_SIG_ACTIVE_LOW = 1,
128};
129
130enum omap_dss_signal_edge {
131 OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES,
132 OMAPDSS_DRIVE_SIG_RISING_EDGE,
133 OMAPDSS_DRIVE_SIG_FALLING_EDGE,
134};
135
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200136enum omap_dss_venc_type {
137 OMAP_DSS_VENC_TYPE_COMPOSITE,
138 OMAP_DSS_VENC_TYPE_SVIDEO,
139};
140
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530141enum omap_dss_dsi_pixel_format {
142 OMAP_DSS_DSI_FMT_RGB888,
143 OMAP_DSS_DSI_FMT_RGB666,
144 OMAP_DSS_DSI_FMT_RGB666_PACKED,
145 OMAP_DSS_DSI_FMT_RGB565,
146};
147
Archit Taneja7e951ee2011-07-22 12:45:04 +0530148enum omap_dss_dsi_mode {
149 OMAP_DSS_DSI_CMD_MODE = 0,
150 OMAP_DSS_DSI_VIDEO_MODE,
151};
152
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200153enum omap_display_caps {
154 OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE = 1 << 0,
155 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM = 1 << 1,
156};
157
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200158enum omap_dss_display_state {
159 OMAP_DSS_DISPLAY_DISABLED = 0,
160 OMAP_DSS_DISPLAY_ACTIVE,
161 OMAP_DSS_DISPLAY_SUSPENDED,
162};
163
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600164enum omap_dss_audio_state {
165 OMAP_DSS_AUDIO_DISABLED = 0,
166 OMAP_DSS_AUDIO_ENABLED,
167 OMAP_DSS_AUDIO_CONFIGURED,
168 OMAP_DSS_AUDIO_PLAYING,
169};
170
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200171enum omap_dss_rotation_type {
Chandrabhanu Mahapatra65e006f2012-05-11 19:19:55 +0530172 OMAP_DSS_ROT_DMA = 1 << 0,
173 OMAP_DSS_ROT_VRFB = 1 << 1,
174 OMAP_DSS_ROT_TILER = 1 << 2,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175};
176
177/* clockwise rotation angle */
178enum omap_dss_rotation_angle {
179 OMAP_DSS_ROT_0 = 0,
180 OMAP_DSS_ROT_90 = 1,
181 OMAP_DSS_ROT_180 = 2,
182 OMAP_DSS_ROT_270 = 3,
183};
184
185enum omap_overlay_caps {
186 OMAP_DSS_OVL_CAP_SCALE = 1 << 0,
Tomi Valkeinenf6dc8152011-08-15 15:18:20 +0300187 OMAP_DSS_OVL_CAP_GLOBAL_ALPHA = 1 << 1,
188 OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA = 1 << 2,
Archit Taneja11354dd2011-09-26 11:47:29 +0530189 OMAP_DSS_OVL_CAP_ZORDER = 1 << 3,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200190};
191
192enum omap_overlay_manager_caps {
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300193 OMAP_DSS_DUMMY_VALUE, /* add a dummy value to prevent compiler error */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200194};
195
Archit Taneja89a35e52011-04-12 13:52:23 +0530196enum omap_dss_clk_source {
197 OMAP_DSS_CLK_SRC_FCK = 0, /* OMAP2/3: DSS1_ALWON_FCLK
198 * OMAP4: DSS_FCLK */
199 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC, /* OMAP3: DSI1_PLL_FCLK
200 * OMAP4: PLL1_CLK1 */
201 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI, /* OMAP3: DSI2_PLL_FCLK
202 * OMAP4: PLL1_CLK2 */
Archit Taneja5a8b5722011-05-12 17:26:29 +0530203 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC, /* OMAP4: PLL2_CLK1 */
204 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI, /* OMAP4: PLL2_CLK2 */
Archit Taneja89a35e52011-04-12 13:52:23 +0530205};
206
Mythri P K9a901682012-01-02 14:02:38 +0530207enum omap_hdmi_flags {
208 OMAP_HDMI_SDA_SCL_EXTERNAL_PULLUP = 1 << 0,
209};
210
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200211/* RFBI */
212
213struct rfbi_timings {
214 int cs_on_time;
215 int cs_off_time;
216 int we_on_time;
217 int we_off_time;
218 int re_on_time;
219 int re_off_time;
220 int we_cycle_time;
221 int re_cycle_time;
222 int cs_pulse_width;
223 int access_time;
224
225 int clk_div;
226
227 u32 tim[5]; /* set by rfbi_convert_timings() */
228
229 int converted;
230};
231
232void omap_rfbi_write_command(const void *buf, u32 len);
233void omap_rfbi_read_data(void *buf, u32 len);
234void omap_rfbi_write_data(const void *buf, u32 len);
235void omap_rfbi_write_pixels(const void __iomem *buf, int scr_width,
236 u16 x, u16 y,
237 u16 w, u16 h);
238int omap_rfbi_enable_te(bool enable, unsigned line);
239int omap_rfbi_setup_te(enum omap_rfbi_te_mode mode,
240 unsigned hs_pulse_time, unsigned vs_pulse_time,
241 int hs_pol_inv, int vs_pol_inv, int extif_div);
Tomi Valkeinen773139f2011-04-21 19:50:31 +0300242void rfbi_bus_lock(void);
243void rfbi_bus_unlock(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200244
245/* DSI */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530246
Archit Taneja6b8493752012-08-13 22:12:24 +0530247struct omap_dss_dsi_videomode_timings {
Archit Taneja8af6ff02011-09-05 16:48:27 +0530248 /* DSI video mode blanking data */
249 /* Unit: byte clock cycles */
250 u16 hsa;
251 u16 hfp;
252 u16 hbp;
253 /* Unit: line clocks */
254 u16 vsa;
255 u16 vfp;
256 u16 vbp;
257
258 /* DSI blanking modes */
259 int blanking_mode;
260 int hsa_blanking_mode;
261 int hbp_blanking_mode;
262 int hfp_blanking_mode;
263
264 /* Video port sync events */
Archit Taneja8af6ff02011-09-05 16:48:27 +0530265 bool vp_vsync_end;
266 bool vp_hsync_end;
267
268 bool ddr_clk_always_on;
269 int window_sync;
270};
271
Archit Taneja1ffefe72011-05-12 17:26:24 +0530272void dsi_bus_lock(struct omap_dss_device *dssdev);
273void dsi_bus_unlock(struct omap_dss_device *dssdev);
274int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
275 int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530276int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
277 int len);
278int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd);
279int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530280int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
281 u8 param);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530282int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
283 u8 param);
284int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
285 u8 param1, u8 param2);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530286int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
287 u8 *data, int len);
Archit Taneja6ff8aa32011-08-25 18:35:58 +0530288int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
289 u8 *data, int len);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530290int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
291 u8 *buf, int buflen);
Archit Tanejab3b89c02011-08-30 16:07:39 +0530292int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
293 int buflen);
294int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
295 u8 *buf, int buflen);
296int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
297 u8 param1, u8 param2, u8 *buf, int buflen);
Archit Taneja1ffefe72011-05-12 17:26:24 +0530298int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
299 u16 len);
300int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
301int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen9a147a62011-11-09 15:30:11 +0200302int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel);
303void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200304
305/* Board specific data */
306struct omap_dss_board_info {
Tomi Valkeinenaac927c2011-05-23 15:46:54 +0300307 int (*get_context_loss_count)(struct device *dev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200308 int num_devices;
309 struct omap_dss_device **devices;
310 struct omap_dss_device *default_device;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +0300311 int (*dsi_enable_pads)(int dsi_id, unsigned lane_mask);
312 void (*dsi_disable_pads)(int dsi_id, unsigned lane_mask);
Tomi Valkeinen62c1dcf2012-03-08 12:37:58 +0200313 int (*set_min_bus_tput)(struct device *dev, unsigned long r);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200314};
315
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000316/* Init with the board info */
317extern int omap_display_init(struct omap_dss_board_info *board_data);
Mythri P Kee9dfd82012-01-02 14:02:37 +0530318/* HDMI mux init*/
Mythri P K9a901682012-01-02 14:02:38 +0530319extern int omap_hdmi_init(enum omap_hdmi_flags flags);
Sumit Semwalb7ee79a2011-01-24 06:21:54 +0000320
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200321struct omap_video_timings {
322 /* Unit: pixels */
323 u16 x_res;
324 /* Unit: pixels */
325 u16 y_res;
326 /* Unit: KHz */
327 u32 pixel_clock;
328 /* Unit: pixel clocks */
329 u16 hsw; /* Horizontal synchronization pulse width */
330 /* Unit: pixel clocks */
331 u16 hfp; /* Horizontal front porch */
332 /* Unit: pixel clocks */
333 u16 hbp; /* Horizontal back porch */
334 /* Unit: line clocks */
335 u16 vsw; /* Vertical synchronization pulse width */
336 /* Unit: line clocks */
337 u16 vfp; /* Vertical front porch */
338 /* Unit: line clocks */
339 u16 vbp; /* Vertical back porch */
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530340
341 /* Vsync logic level */
342 enum omap_dss_signal_level vsync_level;
343 /* Hsync logic level */
344 enum omap_dss_signal_level hsync_level;
Archit Taneja23c8f882012-06-28 11:15:51 +0530345 /* Interlaced or Progressive timings */
346 bool interlace;
Archit Tanejaa8d5e412012-06-25 12:26:38 +0530347 /* Pixel clock edge to drive LCD data */
348 enum omap_dss_signal_edge data_pclk_edge;
349 /* Data enable logic level */
350 enum omap_dss_signal_level de_level;
351 /* Pixel clock edges to drive HSYNC and VSYNC signals */
352 enum omap_dss_signal_edge sync_pclk_edge;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200353};
354
355#ifdef CONFIG_OMAP2_DSS_VENC
356/* Hardcoded timings for tv modes. Venc only uses these to
357 * identify the mode, and does not actually use the configs
358 * itself. However, the configs should be something that
359 * a normal monitor can also show */
Tobias Klauser5a1819e2010-05-20 17:12:52 +0200360extern const struct omap_video_timings omap_dss_pal_timings;
361extern const struct omap_video_timings omap_dss_ntsc_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200362#endif
363
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300364struct omap_dss_cpr_coefs {
365 s16 rr, rg, rb;
366 s16 gr, gg, gb;
367 s16 br, bg, bb;
368};
369
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370struct omap_overlay_info {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371 u32 paddr;
Amber Jain0d66cbb2011-05-19 19:47:54 +0530372 u32 p_uv_addr; /* for NV12 format */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200373 u16 screen_width;
374 u16 width;
375 u16 height;
376 enum omap_color_mode color_mode;
377 u8 rotation;
378 enum omap_dss_rotation_type rotation_type;
379 bool mirror;
380
381 u16 pos_x;
382 u16 pos_y;
383 u16 out_width; /* if 0, out_width == width */
384 u16 out_height; /* if 0, out_height == height */
385 u8 global_alpha;
Rajkumar Nfd28a392010-11-04 12:28:42 +0100386 u8 pre_mult_alpha;
Archit Taneja54128702011-09-08 11:29:17 +0530387 u8 zorder;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200388};
389
390struct omap_overlay {
391 struct kobject kobj;
392 struct list_head list;
393
394 /* static fields */
395 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300396 enum omap_plane id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397 enum omap_color_mode supported_modes;
398 enum omap_overlay_caps caps;
399
400 /* dynamic fields */
401 struct omap_overlay_manager *manager;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200402
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200403 /*
404 * The following functions do not block:
405 *
406 * is_enabled
407 * set_overlay_info
408 * get_overlay_info
409 *
410 * The rest of the functions may block and cannot be called from
411 * interrupt context
412 */
413
Tomi Valkeinenaaa874a2011-11-15 16:37:53 +0200414 int (*enable)(struct omap_overlay *ovl);
415 int (*disable)(struct omap_overlay *ovl);
416 bool (*is_enabled)(struct omap_overlay *ovl);
417
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200418 int (*set_manager)(struct omap_overlay *ovl,
419 struct omap_overlay_manager *mgr);
420 int (*unset_manager)(struct omap_overlay *ovl);
421
422 int (*set_overlay_info)(struct omap_overlay *ovl,
423 struct omap_overlay_info *info);
424 void (*get_overlay_info)(struct omap_overlay *ovl,
425 struct omap_overlay_info *info);
426
427 int (*wait_for_go)(struct omap_overlay *ovl);
428};
429
430struct omap_overlay_manager_info {
431 u32 default_color;
432
433 enum omap_dss_trans_key_type trans_key_type;
434 u32 trans_key;
435 bool trans_enabled;
436
Archit Taneja11354dd2011-09-26 11:47:29 +0530437 bool partial_alpha_enabled;
Tomi Valkeinen3c07cae2011-06-21 09:34:30 +0300438
439 bool cpr_enable;
440 struct omap_dss_cpr_coefs cpr_coefs;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200441};
442
443struct omap_overlay_manager {
444 struct kobject kobj;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200445
446 /* static fields */
447 const char *name;
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +0300448 enum omap_channel id;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200449 enum omap_overlay_manager_caps caps;
Tomi Valkeinen07e327c2011-11-05 10:59:59 +0200450 struct list_head overlays;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200451 enum omap_display_type supported_displays;
452
453 /* dynamic fields */
454 struct omap_dss_device *device;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200455
Tomi Valkeinen9d11c322011-11-18 12:38:38 +0200456 /*
457 * The following functions do not block:
458 *
459 * set_manager_info
460 * get_manager_info
461 * apply
462 *
463 * The rest of the functions may block and cannot be called from
464 * interrupt context
465 */
466
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200467 int (*set_device)(struct omap_overlay_manager *mgr,
468 struct omap_dss_device *dssdev);
469 int (*unset_device)(struct omap_overlay_manager *mgr);
470
471 int (*set_manager_info)(struct omap_overlay_manager *mgr,
472 struct omap_overlay_manager_info *info);
473 void (*get_manager_info)(struct omap_overlay_manager *mgr,
474 struct omap_overlay_manager_info *info);
475
476 int (*apply)(struct omap_overlay_manager *mgr);
477 int (*wait_for_go)(struct omap_overlay_manager *mgr);
Tomi Valkeinen3f71cbe2010-01-08 17:06:04 +0200478 int (*wait_for_vsync)(struct omap_overlay_manager *mgr);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200479};
480
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300481/* 22 pins means 1 clk lane and 10 data lanes */
482#define OMAP_DSS_MAX_DSI_PINS 22
483
484struct omap_dsi_pin_config {
485 int num_pins;
486 /*
487 * pin numbers in the following order:
488 * clk+, clk-
489 * data1+, data1-
490 * data2+, data2-
491 * ...
492 */
493 int pins[OMAP_DSS_MAX_DSI_PINS];
494};
495
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200496struct omap_dss_device {
497 struct device dev;
498
499 enum omap_display_type type;
500
Sumit Semwal18faa1b2010-12-02 11:27:14 +0000501 enum omap_channel channel;
502
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200503 union {
504 struct {
505 u8 data_lines;
506 } dpi;
507
508 struct {
509 u8 channel;
510 u8 data_lines;
511 } rfbi;
512
513 struct {
514 u8 datapairs;
515 } sdi;
516
517 struct {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530518 int module;
519
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200520 bool ext_te;
521 u8 ext_te_gpio;
522 } dsi;
523
524 struct {
525 enum omap_dss_venc_type type;
526 bool invert_polarity;
527 } venc;
528 } phy;
529
530 struct {
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200531 struct {
Archit Tanejae8881662011-04-12 13:52:24 +0530532 struct {
533 u16 lck_div;
534 u16 pck_div;
535 enum omap_dss_clk_source lcd_clk_src;
536 } channel;
537
538 enum omap_dss_clk_source dispc_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200539 } dispc;
540
541 struct {
Tomi Valkeinenc90a78e2011-08-31 15:32:23 +0300542 /* regn is one greater than TRM's REGN value */
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200543 u16 regn;
544 u16 regm;
545 u16 regm_dispc;
546 u16 regm_dsi;
547
548 u16 lp_clk_div;
Archit Tanejae8881662011-04-12 13:52:24 +0530549 enum omap_dss_clk_source dsi_fclk_src;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200550 } dsi;
Archit Taneja6cb07b22011-04-12 13:52:25 +0530551
552 struct {
Tomi Valkeinenb44e4582011-08-22 13:16:24 +0300553 /* regn is one greater than TRM's REGN value */
Archit Taneja6cb07b22011-04-12 13:52:25 +0530554 u16 regn;
555 u16 regm2;
556 } hdmi;
Tomi Valkeinenc6940a32011-02-22 13:36:10 +0200557 } clocks;
558
559 struct {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200560 struct omap_video_timings timings;
561
562 int acbi; /* ac-bias pin transitions per interrupt */
563 /* Unit: line clocks */
564 int acb; /* ac-bias pin frequency */
565
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530566 enum omap_dss_dsi_pixel_format dsi_pix_fmt;
Archit Taneja7e951ee2011-07-22 12:45:04 +0530567 enum omap_dss_dsi_mode dsi_mode;
Archit Taneja6b8493752012-08-13 22:12:24 +0530568 struct omap_dss_dsi_videomode_timings dsi_vm_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200569 } panel;
570
571 struct {
572 u8 pixel_size;
573 struct rfbi_timings rfbi_timings;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200574 } ctrl;
575
576 int reset_gpio;
577
578 int max_backlight_level;
579
580 const char *name;
581
582 /* used to match device to driver */
583 const char *driver_name;
584
585 void *data;
586
587 struct omap_dss_driver *driver;
588
589 /* helper variable for driver suspend/resume */
590 bool activate_after_resume;
591
592 enum omap_display_caps caps;
593
594 struct omap_overlay_manager *manager;
595
596 enum omap_dss_display_state state;
597
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600598 enum omap_dss_audio_state audio_state;
599
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200600 /* platform specific */
601 int (*platform_enable)(struct omap_dss_device *dssdev);
602 void (*platform_disable)(struct omap_dss_device *dssdev);
603 int (*set_backlight)(struct omap_dss_device *dssdev, int level);
604 int (*get_backlight)(struct omap_dss_device *dssdev);
605};
606
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200607struct omap_dss_hdmi_data
608{
Tomi Valkeinencca35012012-04-26 14:48:32 +0300609 int ct_cp_hpd_gpio;
610 int ls_oe_gpio;
Tomi Valkeinenc49d0052012-01-17 11:09:57 +0200611 int hpd_gpio;
612};
613
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600614struct omap_dss_audio {
615 struct snd_aes_iec958 *iec;
616 struct snd_cea_861_aud_if *cea;
617};
618
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200619struct omap_dss_driver {
620 struct device_driver driver;
621
622 int (*probe)(struct omap_dss_device *);
623 void (*remove)(struct omap_dss_device *);
624
625 int (*enable)(struct omap_dss_device *display);
626 void (*disable)(struct omap_dss_device *display);
627 int (*suspend)(struct omap_dss_device *display);
628 int (*resume)(struct omap_dss_device *display);
629 int (*run_test)(struct omap_dss_device *display, int test);
630
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200631 int (*update)(struct omap_dss_device *dssdev,
632 u16 x, u16 y, u16 w, u16 h);
633 int (*sync)(struct omap_dss_device *dssdev);
634
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200635 int (*enable_te)(struct omap_dss_device *dssdev, bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200636 int (*get_te)(struct omap_dss_device *dssdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200637
638 u8 (*get_rotate)(struct omap_dss_device *dssdev);
639 int (*set_rotate)(struct omap_dss_device *dssdev, u8 rotate);
640
641 bool (*get_mirror)(struct omap_dss_device *dssdev);
642 int (*set_mirror)(struct omap_dss_device *dssdev, bool enable);
643
644 int (*memory_read)(struct omap_dss_device *dssdev,
645 void *buf, size_t size,
646 u16 x, u16 y, u16 w, u16 h);
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200647
648 void (*get_resolution)(struct omap_dss_device *dssdev,
649 u16 *xres, u16 *yres);
Jani Nikula7a0987b2010-06-16 15:26:36 +0300650 void (*get_dimensions)(struct omap_dss_device *dssdev,
651 u32 *width, u32 *height);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200652 int (*get_recommended_bpp)(struct omap_dss_device *dssdev);
Tomi Valkeinen36511312010-01-19 15:53:16 +0200653
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200654 int (*check_timings)(struct omap_dss_device *dssdev,
655 struct omap_video_timings *timings);
656 void (*set_timings)(struct omap_dss_device *dssdev,
657 struct omap_video_timings *timings);
658 void (*get_timings)(struct omap_dss_device *dssdev,
659 struct omap_video_timings *timings);
660
Tomi Valkeinen36511312010-01-19 15:53:16 +0200661 int (*set_wss)(struct omap_dss_device *dssdev, u32 wss);
662 u32 (*get_wss)(struct omap_dss_device *dssdev);
Tomi Valkeinen3d5e0ef2011-08-25 17:10:41 +0300663
664 int (*read_edid)(struct omap_dss_device *dssdev, u8 *buf, int len);
Tomi Valkeinendf4769c2011-08-29 17:26:01 +0300665 bool (*detect)(struct omap_dss_device *dssdev);
Ricardo Neri9c0b8422012-03-06 18:20:37 -0600666
667 /*
668 * For display drivers that support audio. This encompasses
669 * HDMI and DisplayPort at the moment.
670 */
671 /*
672 * Note: These functions might sleep. Do not call while
673 * holding a spinlock/readlock.
674 */
675 int (*audio_enable)(struct omap_dss_device *dssdev);
676 void (*audio_disable)(struct omap_dss_device *dssdev);
677 bool (*audio_supported)(struct omap_dss_device *dssdev);
678 int (*audio_config)(struct omap_dss_device *dssdev,
679 struct omap_dss_audio *audio);
680 /* Note: These functions may not sleep */
681 int (*audio_start)(struct omap_dss_device *dssdev);
682 void (*audio_stop)(struct omap_dss_device *dssdev);
683
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200684};
685
686int omap_dss_register_driver(struct omap_dss_driver *);
687void omap_dss_unregister_driver(struct omap_dss_driver *);
688
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200689void omap_dss_get_device(struct omap_dss_device *dssdev);
690void omap_dss_put_device(struct omap_dss_device *dssdev);
691#define for_each_dss_dev(d) while ((d = omap_dss_get_next_device(d)) != NULL)
692struct omap_dss_device *omap_dss_get_next_device(struct omap_dss_device *from);
693struct omap_dss_device *omap_dss_find_device(void *data,
694 int (*match)(struct omap_dss_device *dssdev, void *data));
695
696int omap_dss_start_device(struct omap_dss_device *dssdev);
697void omap_dss_stop_device(struct omap_dss_device *dssdev);
698
699int omap_dss_get_num_overlay_managers(void);
700struct omap_overlay_manager *omap_dss_get_overlay_manager(int num);
701
702int omap_dss_get_num_overlays(void);
703struct omap_overlay *omap_dss_get_overlay(int num);
704
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200705void omapdss_default_get_resolution(struct omap_dss_device *dssdev,
706 u16 *xres, u16 *yres);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200707int omapdss_default_get_recommended_bpp(struct omap_dss_device *dssdev);
Grazvydas Ignotas4b6430f2012-03-15 20:00:23 +0200708void omapdss_default_get_timings(struct omap_dss_device *dssdev,
709 struct omap_video_timings *timings);
Tomi Valkeinena2699502010-01-11 14:33:40 +0200710
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200711typedef void (*omap_dispc_isr_t) (void *arg, u32 mask);
712int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
713int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask);
714
715int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout);
716int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
717 unsigned long timeout);
718
719#define to_dss_driver(x) container_of((x), struct omap_dss_driver, driver)
720#define to_dss_device(x) container_of((x), struct omap_dss_device, dev)
721
Archit Taneja1ffefe72011-05-12 17:26:24 +0530722void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
723 bool enable);
Tomi Valkeinen225b6502010-01-11 15:11:01 +0200724int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable);
Archit Tanejae67458a2012-08-13 14:17:30 +0530725void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
726 struct omap_video_timings *timings);
Archit Tanejae3525742012-08-09 15:23:43 +0530727void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
Archit Taneja02c39602012-08-10 15:01:33 +0530728void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
729 enum omap_dss_dsi_pixel_format fmt);
Archit Tanejadca2b152012-08-16 18:02:00 +0530730void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
731 enum omap_dss_dsi_mode mode);
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530732void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
733 struct omap_dss_dsi_videomode_timings *timings);
Tomi Valkeinen61140c92010-01-12 16:00:30 +0200734
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200735int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200736 void (*callback)(int, void *), void *data);
Archit Taneja5ee3c142011-03-02 12:35:53 +0530737int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel);
738int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id);
739void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel);
Tomi Valkeinene4a9e942012-03-28 15:58:56 +0300740int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
741 const struct omap_dsi_pin_config *pin_cfg);
Tomi Valkeinenee144e62012-08-10 16:50:51 +0300742int omapdss_dsi_set_clocks(struct omap_dss_device *dssdev,
743 unsigned long ddr_clk, unsigned long lp_clk);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200744
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200745int omapdss_dsi_display_enable(struct omap_dss_device *dssdev);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300746void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +0300747 bool disconnect_lanes, bool enter_ulps);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200748
749int omapdss_dpi_display_enable(struct omap_dss_device *dssdev);
750void omapdss_dpi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac4991442012-08-08 14:28:54 +0530751void omapdss_dpi_set_timings(struct omap_dss_device *dssdev,
752 struct omap_video_timings *timings);
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200753int dpi_check_timings(struct omap_dss_device *dssdev,
754 struct omap_video_timings *timings);
Archit Tanejac6b393d2012-07-06 15:30:52 +0530755void omapdss_dpi_set_data_lines(struct omap_dss_device *dssdev, int data_lines);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200756
757int omapdss_sdi_display_enable(struct omap_dss_device *dssdev);
758void omapdss_sdi_display_disable(struct omap_dss_device *dssdev);
Archit Tanejac7833f72012-07-05 17:11:12 +0530759void omapdss_sdi_set_timings(struct omap_dss_device *dssdev,
760 struct omap_video_timings *timings);
Archit Taneja889b4fd2012-07-20 17:18:49 +0530761void omapdss_sdi_set_datapairs(struct omap_dss_device *dssdev, int datapairs);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200762
763int omapdss_rfbi_display_enable(struct omap_dss_device *dssdev);
764void omapdss_rfbi_display_disable(struct omap_dss_device *dssdev);
Archit Taneja43eab862012-08-13 12:24:53 +0530765int omap_rfbi_update(struct omap_dss_device *dssdev, void (*callback)(void *),
766 void *data);
Archit Taneja475989b2012-08-13 15:28:15 +0530767int omap_rfbi_configure(struct omap_dss_device *dssdev);
Archit Taneja6ff9dd52012-08-13 15:12:10 +0530768void omapdss_rfbi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h);
Archit Tanejab02875b2012-08-13 15:26:49 +0530769void omapdss_rfbi_set_pixel_size(struct omap_dss_device *dssdev,
770 int pixel_size);
Archit Taneja475989b2012-08-13 15:28:15 +0530771void omapdss_rfbi_set_data_lines(struct omap_dss_device *dssdev,
772 int data_lines);
Archit Taneja6e883322012-08-13 22:23:29 +0530773void omapdss_rfbi_set_interface_timings(struct omap_dss_device *dssdev,
774 struct rfbi_timings *timings);
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200775
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200776#endif