blob: 076acb13ba6d45c6a8266c18134d5878fb6ef19d [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070040#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070041#include "iwl-core.h"
42#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080043#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070044#include "iwl-helpers.h"
45#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080046#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070047
Reinette Chatrea0987a82008-12-02 12:14:06 -080048/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070049#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080050#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070051
Reinette Chatrea0987a82008-12-02 12:14:06 -080052/* Lowest firmware API version supported */
53#define IWL5000_UCODE_API_MIN 1
54#define IWL5150_UCODE_API_MIN 1
55
56#define IWL5000_FW_PRE "iwlwifi-5000-"
57#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
58#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
59
60#define IWL5150_FW_PRE "iwlwifi-5150-"
61#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
62#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070063
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080064static const u16 iwl5000_default_queue_to_tx_fifo[] = {
65 IWL_TX_FIFO_AC3,
66 IWL_TX_FIFO_AC2,
67 IWL_TX_FIFO_AC1,
68 IWL_TX_FIFO_AC0,
69 IWL50_CMD_FIFO_NUM,
70 IWL_TX_FIFO_HCCA_1,
71 IWL_TX_FIFO_HCCA_2
72};
73
Tomas Winkler46315e02008-05-29 16:34:59 +080074/* FIXME: same implementation as 4965 */
75static int iwl5000_apm_stop_master(struct iwl_priv *priv)
76{
Tomas Winkler46315e02008-05-29 16:34:59 +080077 unsigned long flags;
78
79 spin_lock_irqsave(&priv->lock, flags);
80
81 /* set stop master bit */
82 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
83
Wu Fengguangfebf3372008-12-17 16:52:31 +080084 iwl_poll_direct_bit(priv, CSR_RESET,
Tomas Winkler46315e02008-05-29 16:34:59 +080085 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Tomas Winkler46315e02008-05-29 16:34:59 +080086
Tomas Winkler46315e02008-05-29 16:34:59 +080087 spin_unlock_irqrestore(&priv->lock, flags);
Tomas Winklere1623442009-01-27 14:27:56 -080088 IWL_DEBUG_INFO(priv, "stop master\n");
Tomas Winkler46315e02008-05-29 16:34:59 +080089
Wu Fengguangfebf3372008-12-17 16:52:31 +080090 return 0;
Tomas Winkler46315e02008-05-29 16:34:59 +080091}
92
93
Wey-Yi Guy672639d2009-07-24 11:13:01 -070094int iwl5000_apm_init(struct iwl_priv *priv)
Tomas Winkler30d59262008-04-24 11:55:25 -070095{
96 int ret = 0;
97
98 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
99 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
100
Tomas Winkler8f061892008-05-29 16:34:56 +0800101 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
102 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
103 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
104
Tomas Winklera96a27f2008-10-23 23:48:56 -0700105 /* Set FH wait threshold to maximum (HW error during stress W/A) */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800106 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
107
108 /* enable HAP INTA to move device L1a -> L0s */
109 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
110 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
111
Jay Sternberg050681b2009-01-29 11:09:13 -0800112 if (priv->cfg->need_pll_cfg)
113 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler30d59262008-04-24 11:55:25 -0700114
115 /* set "initialization complete" bit to move adapter
116 * D0U* --> D0A* state */
117 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
118
119 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800120 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
121 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler30d59262008-04-24 11:55:25 -0700122 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800123 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler30d59262008-04-24 11:55:25 -0700124 return ret;
125 }
126
Tomas Winkler30d59262008-04-24 11:55:25 -0700127 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800128 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Tomas Winkler30d59262008-04-24 11:55:25 -0700129
130 udelay(20);
131
Tomas Winkler8f061892008-05-29 16:34:56 +0800132 /* disable L1-Active */
Tomas Winkler30d59262008-04-24 11:55:25 -0700133 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler8f061892008-05-29 16:34:56 +0800134 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler30d59262008-04-24 11:55:25 -0700135
Tomas Winkler30d59262008-04-24 11:55:25 -0700136 return ret;
137}
138
Tomas Winklera96a27f2008-10-23 23:48:56 -0700139/* FIXME: this is identical to 4965 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700140void iwl5000_apm_stop(struct iwl_priv *priv)
Tomas Winklerf118a912008-05-29 16:34:58 +0800141{
142 unsigned long flags;
143
Tomas Winkler46315e02008-05-29 16:34:59 +0800144 iwl5000_apm_stop_master(priv);
Tomas Winklerf118a912008-05-29 16:34:58 +0800145
146 spin_lock_irqsave(&priv->lock, flags);
147
148 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
149
150 udelay(10);
151
Mohamed Abbas1d3e6c62008-08-28 17:25:05 +0800152 /* clear "init complete" move adapter D0A* --> D0U state */
153 iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
Tomas Winklerf118a912008-05-29 16:34:58 +0800154
155 spin_unlock_irqrestore(&priv->lock, flags);
156}
157
158
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700159int iwl5000_apm_reset(struct iwl_priv *priv)
Tomas Winkler7f066102008-05-29 16:34:57 +0800160{
161 int ret = 0;
Tomas Winkler7f066102008-05-29 16:34:57 +0800162
Tomas Winkler46315e02008-05-29 16:34:59 +0800163 iwl5000_apm_stop_master(priv);
Tomas Winkler7f066102008-05-29 16:34:57 +0800164
Tomas Winkler7f066102008-05-29 16:34:57 +0800165 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
166
167 udelay(10);
168
169
170 /* FIXME: put here L1A -L0S w/a */
171
Jay Sternberg050681b2009-01-29 11:09:13 -0800172 if (priv->cfg->need_pll_cfg)
173 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler7f066102008-05-29 16:34:57 +0800174
175 /* set "initialization complete" bit to move adapter
176 * D0U* --> D0A* state */
177 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
178
179 /* wait for clock stabilization */
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800180 ret = iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
181 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler7f066102008-05-29 16:34:57 +0800182 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800183 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler7f066102008-05-29 16:34:57 +0800184 goto out;
185 }
186
Tomas Winkler7f066102008-05-29 16:34:57 +0800187 /* enable DMA */
188 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
189
190 udelay(20);
191
192 /* disable L1-Active */
193 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
194 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler7f066102008-05-29 16:34:57 +0800195out:
Tomas Winkler7f066102008-05-29 16:34:57 +0800196
197 return ret;
198}
199
200
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700201void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700202{
203 unsigned long flags;
204 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800205 u16 lctl;
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700206
207 spin_lock_irqsave(&priv->lock, flags);
208
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800209 lctl = iwl_pcie_link_ctl(priv);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700210
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800211 /* HW bug W/A */
212 /* L1-ASPM is enabled by BIOS */
213 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
214 /* L1-APSM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800215 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
216 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800217 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800218 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700219
220 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
221
222 /* write radio config values to register */
223 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_5000_RF_CFG_TYPE_MAX)
224 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
225 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
226 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
227 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
228
229 /* set CSR_HW_CONFIG_REG for uCode use */
230 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
231 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
232 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
233
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800234 /* W/A : NIC is stuck in a reset state after Early PCIe power off
235 * (PCIe power is lost before PERST# is asserted),
236 * causing ME FW to lose ownership and not being able to obtain it back.
237 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800238 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800239 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
240 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
241
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700242 if ((priv->hw_rev & CSR_HW_REV_TYPE_MSK) == CSR_HW_REV_TYPE_1000) {
243 /* Setting digital SVR for 1000 card to 1.32V */
244 iwl_set_bits_mask_prph(priv, APMG_DIGITAL_SVR_REG,
245 APMG_SVR_DIGITAL_VOLTAGE_1_32,
246 ~APMG_SVR_VOLTAGE_CONFIG_BIT_MSK);
247 }
248
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700249 spin_unlock_irqrestore(&priv->lock, flags);
250}
251
252
253
Tomas Winkler25ae3982008-04-24 11:55:27 -0700254/*
255 * EEPROM
256 */
257static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
258{
259 u16 offset = 0;
260
261 if ((address & INDIRECT_ADDRESS) == 0)
262 return address;
263
264 switch (address & INDIRECT_TYPE_MSK) {
265 case INDIRECT_HOST:
266 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
267 break;
268 case INDIRECT_GENERAL:
269 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
270 break;
271 case INDIRECT_REGULATORY:
272 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
273 break;
274 case INDIRECT_CALIBRATION:
275 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
276 break;
277 case INDIRECT_PROCESS_ADJST:
278 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
279 break;
280 case INDIRECT_OTHERS:
281 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
282 break;
283 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800284 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700285 address & INDIRECT_TYPE_MSK);
286 break;
287 }
288
289 /* translate the offset from words to byte */
290 return (address & ADDRESS_MSK) + (offset << 1);
291}
292
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700293u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700294{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700295 struct iwl_eeprom_calib_hdr {
296 u8 version;
297 u8 pa_type;
298 u16 voltage;
299 } *hdr;
300
Tomas Winklerf1f69412008-04-24 11:55:35 -0700301 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
302 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700303 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700304
305}
306
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700307static void iwl5000_gain_computation(struct iwl_priv *priv,
308 u32 average_noise[NUM_RX_CHAINS],
309 u16 min_average_noise_antenna_i,
310 u32 min_average_noise)
311{
312 int i;
313 s32 delta_g;
314 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
315
316 /* Find Gain Code for the antennas B and C */
317 for (i = 1; i < NUM_RX_CHAINS; i++) {
318 if ((data->disconn_array[i])) {
319 data->delta_gain_code[i] = 0;
320 continue;
321 }
322 delta_g = (1000 * ((s32)average_noise[0] -
323 (s32)average_noise[i])) / 1500;
324 /* bound gain by 2 bits value max, 3rd bit is sign */
325 data->delta_gain_code[i] =
326 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
327
328 if (delta_g < 0)
329 /* set negative sign */
330 data->delta_gain_code[i] |= (1 << 2);
331 }
332
Tomas Winklere1623442009-01-27 14:27:56 -0800333 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700334 data->delta_gain_code[1], data->delta_gain_code[2]);
335
336 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700337 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800338
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700339 memset(&cmd, 0, sizeof(cmd));
340
Tomas Winkler0d950d82008-11-25 13:36:01 -0800341 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
342 cmd.hdr.first_group = 0;
343 cmd.hdr.groups_num = 1;
344 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700345 cmd.delta_gain_1 = data->delta_gain_code[1];
346 cmd.delta_gain_2 = data->delta_gain_code[2];
347 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
348 sizeof(cmd), &cmd, NULL);
349
350 data->radio_write = 1;
351 data->state = IWL_CHAIN_NOISE_CALIBRATED;
352 }
353
354 data->chain_noise_a = 0;
355 data->chain_noise_b = 0;
356 data->chain_noise_c = 0;
357 data->chain_signal_a = 0;
358 data->chain_signal_b = 0;
359 data->chain_signal_c = 0;
360 data->beacon_count = 0;
361}
362
363static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
364{
365 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800366 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700367
368 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700369 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700370 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800371
372 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
373 cmd.hdr.first_group = 0;
374 cmd.hdr.groups_num = 1;
375 cmd.hdr.data_valid = 1;
376 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
377 sizeof(cmd), &cmd);
378 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800379 IWL_ERR(priv,
380 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700381 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800382 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700383 }
384}
385
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800386void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800387 __le32 *tx_flags)
388{
Johannes Berge6a98542008-10-21 12:40:02 +0200389 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
390 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800391 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
392 else
393 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
394}
395
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700396static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
397 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700398 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700399 .auto_corr_min_ofdm = 90,
400 .auto_corr_min_ofdm_mrc = 170,
401 .auto_corr_min_ofdm_x1 = 120,
402 .auto_corr_min_ofdm_mrc_x1 = 240,
403
404 .auto_corr_max_ofdm = 120,
405 .auto_corr_max_ofdm_mrc = 210,
406 .auto_corr_max_ofdm_x1 = 155,
407 .auto_corr_max_ofdm_mrc_x1 = 290,
408
409 .auto_corr_min_cck = 125,
410 .auto_corr_max_cck = 200,
411 .auto_corr_min_cck_mrc = 170,
412 .auto_corr_max_cck_mrc = 400,
413 .nrg_th_cck = 95,
414 .nrg_th_ofdm = 95,
415};
416
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700417static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
418 .min_nrg_cck = 95,
419 .max_nrg_cck = 0, /* not used, set to 0 */
420 .auto_corr_min_ofdm = 90,
421 .auto_corr_min_ofdm_mrc = 170,
422 .auto_corr_min_ofdm_x1 = 105,
423 .auto_corr_min_ofdm_mrc_x1 = 220,
424
425 .auto_corr_max_ofdm = 120,
426 .auto_corr_max_ofdm_mrc = 210,
427 /* max = min for performance bug in 5150 DSP */
428 .auto_corr_max_ofdm_x1 = 105,
429 .auto_corr_max_ofdm_mrc_x1 = 220,
430
431 .auto_corr_min_cck = 125,
432 .auto_corr_max_cck = 200,
433 .auto_corr_min_cck_mrc = 170,
434 .auto_corr_max_cck_mrc = 400,
435 .nrg_th_cck = 95,
436 .nrg_th_ofdm = 95,
437};
438
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700439const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700440 size_t offset)
441{
442 u32 address = eeprom_indirect_address(priv, offset);
443 BUG_ON(address >= priv->cfg->eeprom_size);
444 return &priv->eeprom[address];
445}
446
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700447static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc892008-12-01 16:32:20 -0800448{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700449 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700450 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700451 iwl_temp_calib_to_offset(priv);
452
453 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
454}
455
456static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
457{
458 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700459 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc892008-12-01 16:32:20 -0800460}
461
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800462/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800463 * Calibration
464 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800465static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800466{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800467 struct iwl_calib_xtal_freq_cmd cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800468 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
469
Tomas Winkler0d950d82008-11-25 13:36:01 -0800470 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
471 cmd.hdr.first_group = 0;
472 cmd.hdr.groups_num = 1;
473 cmd.hdr.data_valid = 1;
474 cmd.cap_pin1 = (u8)xtal_calib[0];
475 cmd.cap_pin2 = (u8)xtal_calib[1];
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700476 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800477 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800478}
479
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800480static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
481{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700482 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800483 struct iwl_host_cmd cmd = {
484 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700485 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800486 .data = &calib_cfg_cmd,
487 };
488
489 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
490 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
491 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
492 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
493 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
494
495 return iwl_send_cmd(priv, &cmd);
496}
497
498static void iwl5000_rx_calib_result(struct iwl_priv *priv,
499 struct iwl_rx_mem_buffer *rxb)
500{
501 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700502 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800503 int len = le32_to_cpu(pkt->len) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800504 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800505
506 /* reduce the size of the length field itself */
507 len -= 4;
508
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800509 /* Define the order in which the results will be sent to the runtime
510 * uCode. iwl_send_calib_results sends them in a row according to their
511 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800512 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800513 case IWL_PHY_CALIBRATE_DC_CMD:
514 index = IWL_CALIB_DC;
515 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700516 case IWL_PHY_CALIBRATE_LO_CMD:
517 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800518 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700519 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
520 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800521 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700522 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
523 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800524 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800525 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
526 index = IWL_CALIB_BASE_BAND;
527 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800528 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800529 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800530 hdr->op_code);
531 return;
532 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800533 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800534}
535
536static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
537 struct iwl_rx_mem_buffer *rxb)
538{
Tomas Winklere1623442009-01-27 14:27:56 -0800539 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800540 queue_work(priv->workqueue, &priv->restart);
541}
542
543/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800544 * ucode
545 */
546static int iwl5000_load_section(struct iwl_priv *priv,
547 struct fw_desc *image,
548 u32 dst_addr)
549{
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800550 dma_addr_t phy_addr = image->p_addr;
551 u32 byte_cnt = image->len;
552
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800553 iwl_write_direct32(priv,
554 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
555 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
556
557 iwl_write_direct32(priv,
558 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
559
560 iwl_write_direct32(priv,
561 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
562 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
563
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800564 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800565 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700566 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800567 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
568
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800569 iwl_write_direct32(priv,
570 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
571 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
572 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
573 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
574
575 iwl_write_direct32(priv,
576 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
577 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700578 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800579 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
580
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800581 return 0;
582}
583
584static int iwl5000_load_given_ucode(struct iwl_priv *priv,
585 struct fw_desc *inst_image,
586 struct fw_desc *data_image)
587{
588 int ret = 0;
589
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800590 ret = iwl5000_load_section(priv, inst_image,
591 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800592 if (ret)
593 return ret;
594
Tomas Winklere1623442009-01-27 14:27:56 -0800595 IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800596 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700597 priv->ucode_write_complete, 5 * HZ);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800598 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800599 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800600 "to interrupt\n");
601 return ret;
602 }
603 if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800604 IWL_ERR(priv, "Could not load the INST uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800605 return -ETIMEDOUT;
606 }
607
608 priv->ucode_write_complete = 0;
609
610 ret = iwl5000_load_section(
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800611 priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800612 if (ret)
613 return ret;
614
Tomas Winklere1623442009-01-27 14:27:56 -0800615 IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800616
617 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
618 priv->ucode_write_complete, 5 * HZ);
619 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800620 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800621 "to interrupt\n");
622 return ret;
623 } else if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800624 IWL_ERR(priv, "Could not load the DATA uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800625 return -ETIMEDOUT;
626 } else
627 ret = 0;
628
629 priv->ucode_write_complete = 0;
630
631 return ret;
632}
633
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700634int iwl5000_load_ucode(struct iwl_priv *priv)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800635{
636 int ret = 0;
637
638 /* check whether init ucode should be loaded, or rather runtime ucode */
639 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800640 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800641 ret = iwl5000_load_given_ucode(priv,
642 &priv->ucode_init, &priv->ucode_init_data);
643 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800644 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800645 priv->ucode_type = UCODE_INIT;
646 }
647 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800648 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800649 "Loading runtime ucode...\n");
650 ret = iwl5000_load_given_ucode(priv,
651 &priv->ucode_code, &priv->ucode_data);
652 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800653 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800654 priv->ucode_type = UCODE_RT;
655 }
656 }
657
658 return ret;
659}
660
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700661void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800662{
663 int ret = 0;
664
665 /* Check alive response for "valid" sign from uCode */
666 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
667 /* We had an error bringing up the hardware, so take it
668 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800669 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800670 goto restart;
671 }
672
673 /* initialize uCode was loaded... verify inst image.
674 * This is a paranoid check, because we would not have gotten the
675 * "initialize" alive if code weren't properly loaded. */
676 if (iwl_verify_ucode(priv)) {
677 /* Runtime instruction load was bad;
678 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800679 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800680 goto restart;
681 }
682
Tomas Winklerc587de02009-06-03 11:44:07 -0700683 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800684 ret = priv->cfg->ops->lib->alive_notify(priv);
685 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800686 IWL_WARN(priv,
687 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800688 goto restart;
689 }
690
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800691 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800692 return;
693
694restart:
695 /* real restart (first load init_ucode) */
696 queue_work(priv->workqueue, &priv->restart);
697}
698
699static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
700 int txq_id, u32 index)
701{
702 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
703 (index & 0xff) | (txq_id << 8));
704 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
705}
706
707static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
708 struct iwl_tx_queue *txq,
709 int tx_fifo_id, int scd_retry)
710{
711 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700712 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800713
714 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
715 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
716 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
717 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
718 IWL50_SCD_QUEUE_STTS_REG_MSK);
719
720 txq->sched_retry = scd_retry;
721
Tomas Winklere1623442009-01-27 14:27:56 -0800722 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800723 active ? "Activate" : "Deactivate",
724 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
725}
726
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800727static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
728{
729 struct iwl_wimax_coex_cmd coex_cmd;
730
731 memset(&coex_cmd, 0, sizeof(coex_cmd));
732
733 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
734 sizeof(coex_cmd), &coex_cmd);
735}
736
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700737int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800738{
739 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800740 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800741 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800742 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800743
744 spin_lock_irqsave(&priv->lock, flags);
745
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800746 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
747 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
748 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
749 a += 4)
750 iwl_write_targ_mem(priv, a, 0);
751 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
752 a += 4)
753 iwl_write_targ_mem(priv, a, 0);
754 for (; a < sizeof(u16) * priv->hw_params.max_txq_num; a += 4)
755 iwl_write_targ_mem(priv, a, 0);
756
757 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800758 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800759
760 /* Enable DMA channel */
761 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
762 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
763 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
764 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
765
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800766 /* Update FH chicken bits */
767 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
768 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
769 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
770
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800771 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800772 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800773 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
774
775 /* initiate the queues */
776 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
777 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
778 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
779 iwl_write_targ_mem(priv, priv->scd_base_addr +
780 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
781 iwl_write_targ_mem(priv, priv->scd_base_addr +
782 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
783 sizeof(u32),
784 ((SCD_WIN_SIZE <<
785 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
786 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
787 ((SCD_FRAME_LIMIT <<
788 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
789 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
790 }
791
792 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800793 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800794
Tomas Winklerda1bc452008-05-29 16:35:00 +0800795 /* Activate all Tx DMA/FIFO channels */
796 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800797
798 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700799
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800800 /* map qos queues to fifos one-to-one */
801 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
802 int ac = iwl5000_default_queue_to_tx_fifo[i];
803 iwl_txq_ctx_activate(priv, i);
804 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
805 }
806 /* TODO - need to initialize those FIFOs inside the loop above,
807 * not only mark them as active */
808 iwl_txq_ctx_activate(priv, 4);
809 iwl_txq_ctx_activate(priv, 7);
810 iwl_txq_ctx_activate(priv, 8);
811 iwl_txq_ctx_activate(priv, 9);
812
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800813 spin_unlock_irqrestore(&priv->lock, flags);
814
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800815
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800816 iwl5000_send_wimax_coex(priv);
817
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800818 iwl5000_set_Xtal_calib(priv);
819 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800820
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800821 return 0;
822}
823
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700824int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700825{
826 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
827 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800828 IWL_ERR(priv,
829 "invalid queues_num, should be between %d and %d\n",
830 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700831 return -EINVAL;
832 }
Tomas Winkler25ae3982008-04-24 11:55:27 -0700833
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700834 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800835 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800836 priv->hw_params.scd_bc_tbls_size =
837 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e272009-01-23 13:45:14 -0800838 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700839 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
840 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800841
842 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
843 case CSR_HW_REV_TYPE_6x00:
844 case CSR_HW_REV_TYPE_6x50:
845 priv->hw_params.max_data_size = IWL60_RTC_DATA_SIZE;
846 priv->hw_params.max_inst_size = IWL60_RTC_INST_SIZE;
847 break;
848 default:
849 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
850 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
851 }
852
Ron Rindjunskyda154e302008-06-30 17:23:20 +0800853 priv->hw_params.max_bsm_size = 0;
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700854 priv->hw_params.fat_channel = BIT(IEEE80211_BAND_2GHZ) |
855 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800856 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
857
Jay Sternbergc0bac762009-02-02 16:21:14 -0800858 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
859 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
860 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
861 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700862
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700863 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
864 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700865
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700866 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800867 /* Set initial calibration set */
868 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800869 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700870 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800871 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800872 BIT(IWL_CALIB_DC) |
873 BIT(IWL_CALIB_LO) |
874 BIT(IWL_CALIB_TX_IQ) |
875 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800876
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800877 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800878 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700879 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800880 priv->hw_params.calib_init_cfg =
881 BIT(IWL_CALIB_XTAL) |
882 BIT(IWL_CALIB_LO) |
883 BIT(IWL_CALIB_TX_IQ) |
884 BIT(IWL_CALIB_TX_IQ_PERD) |
885 BIT(IWL_CALIB_BASE_BAND);
886 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800887 }
888
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700889 return 0;
890}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700891
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700892/**
893 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
894 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700895void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800896 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700897 u16 byte_cnt)
898{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800899 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700900 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700901 int txq_id = txq->q.id;
902 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700903 u8 sta_id = 0;
904 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
905 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700906
Tomas Winkler127901a2008-10-23 23:48:55 -0700907 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700908
909 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700910 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800911 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700912
913 switch (sec_ctl & TX_CMD_SEC_MSK) {
914 case TX_CMD_SEC_CCM:
915 len += CCMP_MIC_LEN;
916 break;
917 case TX_CMD_SEC_TKIP:
918 len += TKIP_ICV_LEN;
919 break;
920 case TX_CMD_SEC_WEP:
921 len += WEP_IV_LEN + WEP_ICV_LEN;
922 break;
923 }
924 }
925
Tomas Winkler127901a2008-10-23 23:48:55 -0700926 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700927
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800928 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700929
Tomas Winkler127901a2008-10-23 23:48:55 -0700930 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800931 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700932 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700933}
934
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700935void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800936 struct iwl_tx_queue *txq)
937{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800938 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700939 int txq_id = txq->q.id;
940 int read_ptr = txq->q.read_ptr;
941 u8 sta_id = 0;
942 __le16 bc_ent;
943
944 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800945
946 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700947 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800948
Tomas Winkler127901a2008-10-23 23:48:55 -0700949 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800950 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800951
Tomas Winkler127901a2008-10-23 23:48:55 -0700952 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800953 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700954 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800955}
956
Tomas Winklere26e47d2008-06-12 09:46:56 +0800957static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
958 u16 txq_id)
959{
960 u32 tbl_dw_addr;
961 u32 tbl_dw;
962 u16 scd_q2ratid;
963
964 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
965
966 tbl_dw_addr = priv->scd_base_addr +
967 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
968
969 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
970
971 if (txq_id & 0x1)
972 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
973 else
974 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
975
976 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
977
978 return 0;
979}
980static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
981{
982 /* Simply stop the queue, but don't change any configuration;
983 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
984 iwl_write_prph(priv,
985 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
986 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
987 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
988}
989
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700990int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800991 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
992{
993 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800994 u16 ra_tid;
995
Tomas Winkler9f17b312008-07-11 11:53:35 +0800996 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
997 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800998 IWL_WARN(priv,
999 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001000 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1001 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
1002 return -EINVAL;
1003 }
Tomas Winklere26e47d2008-06-12 09:46:56 +08001004
1005 ra_tid = BUILD_RAxTID(sta_id, tid);
1006
1007 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -08001008 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001009
1010 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001011
1012 /* Stop this Tx queue before configuring it */
1013 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1014
1015 /* Map receiver-address / traffic-ID to this queue */
1016 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
1017
1018 /* Set this queue as a chain-building queue */
1019 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
1020
1021 /* enable aggregations for the queue */
1022 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
1023
1024 /* Place first TFD at index corresponding to start sequence number.
1025 * Assumes that ssn_idx is valid (!= 0xFFF) */
1026 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1027 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1028 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1029
1030 /* Set up Tx window size and frame limit for this queue */
1031 iwl_write_targ_mem(priv, priv->scd_base_addr +
1032 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
1033 sizeof(u32),
1034 ((SCD_WIN_SIZE <<
1035 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
1036 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
1037 ((SCD_FRAME_LIMIT <<
1038 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
1039 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
1040
1041 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1042
1043 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
1044 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
1045
Tomas Winklere26e47d2008-06-12 09:46:56 +08001046 spin_unlock_irqrestore(&priv->lock, flags);
1047
1048 return 0;
1049}
1050
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001051int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001052 u16 ssn_idx, u8 tx_fifo)
1053{
Tomas Winkler9f17b312008-07-11 11:53:35 +08001054 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1055 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001056 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001057 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001058 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1059 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001060 return -EINVAL;
1061 }
1062
Tomas Winklere26e47d2008-06-12 09:46:56 +08001063 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1064
1065 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1066
1067 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1068 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1069 /* supposes that ssn_idx is valid (!= 0xFFF) */
1070 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1071
1072 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1073 iwl_txq_ctx_deactivate(priv, txq_id);
1074 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1075
Tomas Winklere26e47d2008-06-12 09:46:56 +08001076 return 0;
1077}
1078
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001079u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
Tomas Winkler2469bf22008-05-05 10:22:35 +08001080{
1081 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
Tomas Winklerc587de02009-06-03 11:44:07 -07001082 struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
1083 memcpy(addsta, cmd, size);
1084 /* resrved in 5000 */
1085 addsta->rate_n_flags = cpu_to_le16(0);
Tomas Winkler2469bf22008-05-05 10:22:35 +08001086 return size;
1087}
1088
1089
Tomas Winklerda1bc452008-05-29 16:35:00 +08001090/*
Tomas Winklera96a27f2008-10-23 23:48:56 -07001091 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +08001092 * must be called under priv->lock and mac access
1093 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001094void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001095{
Tomas Winklerda1bc452008-05-29 16:35:00 +08001096 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001097}
1098
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001099
1100static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1101{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001102 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +08001103 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001104}
1105
1106static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1107 struct iwl_ht_agg *agg,
1108 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +08001109 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001110{
1111 u16 status;
1112 struct agg_tx_status *frame_status = &tx_resp->status;
1113 struct ieee80211_tx_info *info = NULL;
1114 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001115 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001116 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001117 u16 seq;
1118
1119 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001120 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001121
1122 agg->frame_count = tx_resp->frame_count;
1123 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001124 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001125 agg->bitmap = 0;
1126
1127 /* # frames attempted by Tx command */
1128 if (agg->frame_count == 1) {
1129 /* Only one frame was attempted; no block-ack will arrive */
1130 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001131 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001132
1133 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08001134 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001135 agg->frame_count, agg->start_idx, idx);
1136
1137 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001138 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001139 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001140 info->flags |= iwl_is_tx_success(status) ?
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001141 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001142 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1143
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001144 /* FIXME: code repetition end */
1145
Tomas Winklere1623442009-01-27 14:27:56 -08001146 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001147 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001148 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001149
1150 agg->wait_for_ba = 0;
1151 } else {
1152 /* Two or more frames were attempted; expect block-ack */
1153 u64 bitmap = 0;
1154 int start = agg->start_idx;
1155
1156 /* Construct bit-map of pending frames within Tx window */
1157 for (i = 0; i < agg->frame_count; i++) {
1158 u16 sc;
1159 status = le16_to_cpu(frame_status[i].status);
1160 seq = le16_to_cpu(frame_status[i].sequence);
1161 idx = SEQ_TO_INDEX(seq);
1162 txq_id = SEQ_TO_QUEUE(seq);
1163
1164 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1165 AGG_TX_STATE_ABORT_MSK))
1166 continue;
1167
Tomas Winklere1623442009-01-27 14:27:56 -08001168 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001169 agg->frame_count, txq_id, idx);
1170
1171 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
1172
1173 sc = le16_to_cpu(hdr->seq_ctrl);
1174 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001175 IWL_ERR(priv,
1176 "BUG_ON idx doesn't match seq control"
1177 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001178 idx, SEQ_TO_SN(sc),
1179 hdr->seq_ctrl);
1180 return -1;
1181 }
1182
Tomas Winklere1623442009-01-27 14:27:56 -08001183 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001184 i, idx, SEQ_TO_SN(sc));
1185
1186 sh = idx - start;
1187 if (sh > 64) {
1188 sh = (start - idx) + 0xff;
1189 bitmap = bitmap << sh;
1190 sh = 0;
1191 start = idx;
1192 } else if (sh < -64)
1193 sh = 0xff - (start - idx);
1194 else if (sh < 0) {
1195 sh = start - idx;
1196 start = idx;
1197 bitmap = bitmap << sh;
1198 sh = 0;
1199 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001200 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001201 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001202 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001203 }
1204
1205 agg->bitmap = bitmap;
1206 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001207 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001208 agg->frame_count, agg->start_idx,
1209 (unsigned long long)agg->bitmap);
1210
1211 if (bitmap)
1212 agg->wait_for_ba = 1;
1213 }
1214 return 0;
1215}
1216
1217static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1218 struct iwl_rx_mem_buffer *rxb)
1219{
1220 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1221 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1222 int txq_id = SEQ_TO_QUEUE(sequence);
1223 int index = SEQ_TO_INDEX(sequence);
1224 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1225 struct ieee80211_tx_info *info;
1226 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1227 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001228 int tid;
1229 int sta_id;
1230 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001231
1232 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001233 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001234 "is out of range [0-%d] %d %d\n", txq_id,
1235 index, txq->q.n_bd, txq->q.write_ptr,
1236 txq->q.read_ptr);
1237 return;
1238 }
1239
1240 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1241 memset(&info->status, 0, sizeof(info->status));
1242
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001243 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1244 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001245
1246 if (txq->sched_retry) {
1247 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1248 struct iwl_ht_agg *agg = NULL;
1249
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001250 agg = &priv->stations[sta_id].tid[tid].agg;
1251
Tomas Winkler25a65722008-06-12 09:47:07 +08001252 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001253
Ron Rindjunsky32354272008-07-01 10:44:51 +03001254 /* check if BAR is needed */
1255 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1256 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001257
1258 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001259 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001260 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001261 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1262 scd_ssn , index, txq_id, txq->swq_id);
1263
Tomas Winkler17b88922008-05-29 16:35:12 +08001264 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001265 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1266
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001267 if (priv->mac80211_registered &&
1268 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1269 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001270 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01001271 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001272 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01001273 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001274 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001275 }
1276 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001277 BUG_ON(txq_id != txq->swq_id);
1278
Johannes Berge6a98542008-10-21 12:40:02 +02001279 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001280 info->flags |= iwl_is_tx_success(status) ?
1281 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001282 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001283 le32_to_cpu(tx_resp->rate_n_flags),
1284 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001285
Tomas Winklere1623442009-01-27 14:27:56 -08001286 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001287 "0x%x retries %d\n",
1288 txq_id,
1289 iwl_get_tx_fail_reason(status), status,
1290 le32_to_cpu(tx_resp->rate_n_flags),
1291 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001292
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001293 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1294 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001295 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001296
1297 if (priv->mac80211_registered &&
1298 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001299 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001300 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001301
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001302 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1303 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1304
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001305 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001306 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001307}
1308
Tomas Winklera96a27f2008-10-23 23:48:56 -07001309/* Currently 5000 is the superset of everything */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001310u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001311{
1312 return len;
1313}
1314
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001315void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001316{
1317 /* in 5000 the tx power calibration is done in uCode */
1318 priv->disable_tx_power_cal = 1;
1319}
1320
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001321void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001322{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001323 /* init calibration handlers */
1324 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1325 iwl5000_rx_calib_result;
1326 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1327 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001328 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001329}
1330
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001331
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001332int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001333{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001334 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001335 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1336}
1337
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001338static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1339{
1340 int ret = 0;
1341 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1342 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1343 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1344
1345 if ((rxon1->flags == rxon2->flags) &&
1346 (rxon1->filter_flags == rxon2->filter_flags) &&
1347 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1348 (rxon1->ofdm_ht_single_stream_basic_rates ==
1349 rxon2->ofdm_ht_single_stream_basic_rates) &&
1350 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1351 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1352 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1353 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1354 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1355 (rxon1->rx_chain == rxon2->rx_chain) &&
1356 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001357 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001358 return 0;
1359 }
1360
1361 rxon_assoc.flags = priv->staging_rxon.flags;
1362 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1363 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1364 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1365 rxon_assoc.reserved1 = 0;
1366 rxon_assoc.reserved2 = 0;
1367 rxon_assoc.reserved3 = 0;
1368 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1369 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1370 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1371 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1372 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1373 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1374 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1375 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1376
1377 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1378 sizeof(rxon_assoc), &rxon_assoc, NULL);
1379 if (ret)
1380 return ret;
1381
1382 return ret;
1383}
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001384int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001385{
1386 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -08001387 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001388
1389 /* half dBm need to multiply */
1390 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Gregory Greenman853554a2008-06-30 17:23:01 +08001391 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001392 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001393
1394 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1395 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1396 else
1397 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1398
1399 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001400 sizeof(tx_power_cmd), &tx_power_cmd,
1401 NULL);
1402}
1403
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001404void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001405{
1406 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001407 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001408}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001409
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001410static void iwl5150_temperature(struct iwl_priv *priv)
1411{
1412 u32 vt = 0;
1413 s32 offset = iwl_temp_calib_to_offset(priv);
1414
1415 vt = le32_to_cpu(priv->statistics.general.temperature);
1416 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1417 /* now vt hold the temperature in Kelvin */
1418 priv->temperature = KELVIN_TO_CELSIUS(vt);
1419}
1420
Tomas Winklercaab8f12008-08-04 16:00:42 +08001421/* Calc max signal level (dBm) among 3 possible receivers */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001422int iwl5000_calc_rssi(struct iwl_priv *priv,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001423 struct iwl_rx_phy_res *rx_resp)
1424{
1425 /* data from PHY/DSP regarding signal strength, etc.,
1426 * contents are always there, not configurable by host
1427 */
1428 struct iwl5000_non_cfg_phy *ncphy =
1429 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1430 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1431 u8 agc;
1432
1433 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1434 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1435
1436 /* Find max rssi among 3 possible receivers.
1437 * These values are measured by the digital signal processor (DSP).
1438 * They should stay fairly constant even as the signal strength varies,
1439 * if the radio's automatic gain control (AGC) is working right.
1440 * AGC value (see below) will provide the "interesting" info.
1441 */
1442 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1443 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1444 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1445 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1446 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1447
1448 max_rssi = max_t(u32, rssi_a, rssi_b);
1449 max_rssi = max_t(u32, max_rssi, rssi_c);
1450
Tomas Winklere1623442009-01-27 14:27:56 -08001451 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001452 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1453
1454 /* dBm = max_rssi dB - agc dB - constant.
1455 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001456 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001457}
1458
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001459#define IWL5000_UCODE_GET(item) \
1460static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1461 u32 api_ver) \
1462{ \
1463 if (api_ver <= 2) \
1464 return le32_to_cpu(ucode->u.v1.item); \
1465 return le32_to_cpu(ucode->u.v2.item); \
1466}
1467
1468static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1469{
1470 if (api_ver <= 2)
1471 return UCODE_HEADER_SIZE(1);
1472 return UCODE_HEADER_SIZE(2);
1473}
1474
1475static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1476 u32 api_ver)
1477{
1478 if (api_ver <= 2)
1479 return 0;
1480 return le32_to_cpu(ucode->u.v2.build);
1481}
1482
1483static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1484 u32 api_ver)
1485{
1486 if (api_ver <= 2)
1487 return (u8 *) ucode->u.v1.data;
1488 return (u8 *) ucode->u.v2.data;
1489}
1490
1491IWL5000_UCODE_GET(inst_size);
1492IWL5000_UCODE_GET(data_size);
1493IWL5000_UCODE_GET(init_size);
1494IWL5000_UCODE_GET(init_data_size);
1495IWL5000_UCODE_GET(boot_size);
1496
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001497struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001498 .rxon_assoc = iwl5000_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001499 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07001500 .set_rxon_chain = iwl_set_rxon_chain,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001501};
1502
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001503struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001504 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001505 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001506 .gain_computation = iwl5000_gain_computation,
1507 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001508 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001509 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001510};
1511
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001512struct iwl_ucode_ops iwl5000_ucode = {
1513 .get_header_size = iwl5000_ucode_get_header_size,
1514 .get_build = iwl5000_ucode_get_build,
1515 .get_inst_size = iwl5000_ucode_get_inst_size,
1516 .get_data_size = iwl5000_ucode_get_data_size,
1517 .get_init_size = iwl5000_ucode_get_init_size,
1518 .get_init_data_size = iwl5000_ucode_get_init_data_size,
1519 .get_boot_size = iwl5000_ucode_get_boot_size,
1520 .get_data = iwl5000_ucode_get_data,
1521};
1522
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001523struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001524 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001525 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001526 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001527 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001528 .txq_agg_enable = iwl5000_txq_agg_enable,
1529 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001530 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1531 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e272009-01-23 13:45:14 -08001532 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001533 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001534 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001535 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001536 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001537 .init_alive_start = iwl5000_init_alive_start,
1538 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001539 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001540 .update_chain_flags = iwl_update_chain_flags,
Tomas Winkler30d59262008-04-24 11:55:25 -07001541 .apm_ops = {
1542 .init = iwl5000_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08001543 .reset = iwl5000_apm_reset,
Tomas Winklerf118a912008-05-29 16:34:58 +08001544 .stop = iwl5000_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001545 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001546 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001547 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001548 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001549 .regulatory_bands = {
1550 EEPROM_5000_REG_BAND_1_CHANNELS,
1551 EEPROM_5000_REG_BAND_2_CHANNELS,
1552 EEPROM_5000_REG_BAND_3_CHANNELS,
1553 EEPROM_5000_REG_BAND_4_CHANNELS,
1554 EEPROM_5000_REG_BAND_5_CHANNELS,
1555 EEPROM_5000_REG_BAND_24_FAT_CHANNELS,
1556 EEPROM_5000_REG_BAND_52_FAT_CHANNELS
1557 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001558 .verify_signature = iwlcore_eeprom_verify_signature,
1559 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1560 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001561 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001562 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001563 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001564 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001565 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001566 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001567 .temp_ops = {
1568 .temperature = iwl5000_temperature,
1569 .set_ct_kill = iwl5000_set_ct_threshold,
1570 },
1571};
1572
1573static struct iwl_lib_ops iwl5150_lib = {
1574 .set_hw_params = iwl5000_hw_set_hw_params,
1575 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1576 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1577 .txq_set_sched = iwl5000_txq_set_sched,
1578 .txq_agg_enable = iwl5000_txq_agg_enable,
1579 .txq_agg_disable = iwl5000_txq_agg_disable,
1580 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1581 .txq_free_tfd = iwl_hw_txq_free_tfd,
1582 .txq_init = iwl_hw_tx_queue_init,
1583 .rx_handler_setup = iwl5000_rx_handler_setup,
1584 .setup_deferred_work = iwl5000_setup_deferred_work,
1585 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
1586 .load_ucode = iwl5000_load_ucode,
1587 .init_alive_start = iwl5000_init_alive_start,
1588 .alive_notify = iwl5000_alive_notify,
1589 .send_tx_power = iwl5000_send_tx_power,
1590 .update_chain_flags = iwl_update_chain_flags,
1591 .apm_ops = {
1592 .init = iwl5000_apm_init,
1593 .reset = iwl5000_apm_reset,
1594 .stop = iwl5000_apm_stop,
1595 .config = iwl5000_nic_config,
1596 .set_pwr_src = iwl_set_pwr_src,
1597 },
1598 .eeprom_ops = {
1599 .regulatory_bands = {
1600 EEPROM_5000_REG_BAND_1_CHANNELS,
1601 EEPROM_5000_REG_BAND_2_CHANNELS,
1602 EEPROM_5000_REG_BAND_3_CHANNELS,
1603 EEPROM_5000_REG_BAND_4_CHANNELS,
1604 EEPROM_5000_REG_BAND_5_CHANNELS,
1605 EEPROM_5000_REG_BAND_24_FAT_CHANNELS,
1606 EEPROM_5000_REG_BAND_52_FAT_CHANNELS
1607 },
1608 .verify_signature = iwlcore_eeprom_verify_signature,
1609 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1610 .release_semaphore = iwlcore_eeprom_release_semaphore,
1611 .calib_version = iwl5000_eeprom_calib_version,
1612 .query_addr = iwl5000_eeprom_query_addr,
1613 },
1614 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001615 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001616 .config_ap = iwl_config_ap,
1617 .temp_ops = {
1618 .temperature = iwl5150_temperature,
1619 .set_ct_kill = iwl5150_set_ct_threshold,
1620 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001621};
1622
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001623struct iwl_ops iwl5000_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001624 .ucode = &iwl5000_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001625 .lib = &iwl5000_lib,
1626 .hcmd = &iwl5000_hcmd,
1627 .utils = &iwl5000_hcmd_utils,
1628};
1629
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001630static struct iwl_ops iwl5150_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001631 .ucode = &iwl5000_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001632 .lib = &iwl5150_lib,
1633 .hcmd = &iwl5000_hcmd,
1634 .utils = &iwl5000_hcmd_utils,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001635};
1636
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001637struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001638 .num_of_queues = IWL50_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +08001639 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001640 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001641 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001642 /* the rest are 0 by default */
1643};
1644
1645
1646struct iwl_cfg iwl5300_agn_cfg = {
1647 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001648 .fw_name_pre = IWL5000_FW_PRE,
1649 .ucode_api_max = IWL5000_UCODE_API_MAX,
1650 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001651 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001652 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001653 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001654 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1655 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001656 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001657 .valid_tx_ant = ANT_ABC,
1658 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001659 .need_pll_cfg = true,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001660};
1661
Esti Kummer47408632008-07-11 11:53:30 +08001662struct iwl_cfg iwl5100_bg_cfg = {
1663 .name = "5100BG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001664 .fw_name_pre = IWL5000_FW_PRE,
1665 .ucode_api_max = IWL5000_UCODE_API_MAX,
1666 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001667 .sku = IWL_SKU_G,
1668 .ops = &iwl5000_ops,
1669 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001670 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1671 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001672 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001673 .valid_tx_ant = ANT_B,
1674 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001675 .need_pll_cfg = true,
Esti Kummer47408632008-07-11 11:53:30 +08001676};
1677
1678struct iwl_cfg iwl5100_abg_cfg = {
1679 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001680 .fw_name_pre = IWL5000_FW_PRE,
1681 .ucode_api_max = IWL5000_UCODE_API_MAX,
1682 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001683 .sku = IWL_SKU_A|IWL_SKU_G,
1684 .ops = &iwl5000_ops,
1685 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001686 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1687 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001688 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001689 .valid_tx_ant = ANT_B,
1690 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001691 .need_pll_cfg = true,
Esti Kummer47408632008-07-11 11:53:30 +08001692};
1693
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001694struct iwl_cfg iwl5100_agn_cfg = {
1695 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001696 .fw_name_pre = IWL5000_FW_PRE,
1697 .ucode_api_max = IWL5000_UCODE_API_MAX,
1698 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001699 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001700 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001701 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001702 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1703 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001704 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001705 .valid_tx_ant = ANT_B,
1706 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001707 .need_pll_cfg = true,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001708};
1709
1710struct iwl_cfg iwl5350_agn_cfg = {
1711 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001712 .fw_name_pre = IWL5000_FW_PRE,
1713 .ucode_api_max = IWL5000_UCODE_API_MAX,
1714 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001715 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001716 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001717 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001718 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1719 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001720 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001721 .valid_tx_ant = ANT_ABC,
1722 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001723 .need_pll_cfg = true,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001724};
1725
Tomas Winkler7100e922008-12-01 16:32:18 -08001726struct iwl_cfg iwl5150_agn_cfg = {
1727 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001728 .fw_name_pre = IWL5150_FW_PRE,
1729 .ucode_api_max = IWL5150_UCODE_API_MAX,
1730 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001731 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001732 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001733 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001734 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1735 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler7100e922008-12-01 16:32:18 -08001736 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001737 .valid_tx_ant = ANT_A,
1738 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001739 .need_pll_cfg = true,
Tomas Winkler7100e922008-12-01 16:32:18 -08001740};
1741
Reinette Chatrea0987a82008-12-02 12:14:06 -08001742MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1743MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001744
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001745module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, 0444);
1746MODULE_PARM_DESC(swcrypto50,
1747 "using software crypto engine (default 0 [hardware])\n");
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001748module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, 0444);
1749MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Ron Rindjunsky49779292008-06-30 17:23:21 +08001750module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, 0444);
1751MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001752module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K, int, 0444);
1753MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Ester Kummer3a1081e2008-05-06 11:05:14 +08001754module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, 0444);
1755MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");