blob: d8683836ee1ecf732e9c0d6323f2539b9c6960d0 [file] [log] [blame]
Rob Herringa900e5d2013-02-12 16:04:52 -06001/*
2 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Combiner irqchip for EXYNOS
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/err.h>
12#include <linux/export.h>
13#include <linux/init.h>
14#include <linux/io.h>
15#include <linux/irqdomain.h>
16#include <linux/of_address.h>
17#include <linux/of_irq.h>
18#include <asm/mach/irq.h>
19
20#include <plat/cpu.h>
21
22#include "irqchip.h"
23
24#define COMBINER_ENABLE_SET 0x0
25#define COMBINER_ENABLE_CLEAR 0x4
26#define COMBINER_INT_STATUS 0xC
27
Arnd Bergmann6761dcf2013-04-10 15:17:47 +020028#define IRQ_IN_COMBINER 8
29
Rob Herringa900e5d2013-02-12 16:04:52 -060030static DEFINE_SPINLOCK(irq_controller_lock);
31
32struct combiner_chip_data {
33 unsigned int irq_offset;
34 unsigned int irq_mask;
35 void __iomem *base;
Chanho Parkdf7ef462012-12-12 14:02:45 +090036 unsigned int parent_irq;
Rob Herringa900e5d2013-02-12 16:04:52 -060037};
38
39static struct irq_domain *combiner_irq_domain;
40static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
41
42static inline void __iomem *combiner_base(struct irq_data *data)
43{
44 struct combiner_chip_data *combiner_data =
45 irq_data_get_irq_chip_data(data);
46
47 return combiner_data->base;
48}
49
50static void combiner_mask_irq(struct irq_data *data)
51{
52 u32 mask = 1 << (data->hwirq % 32);
53
54 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
55}
56
57static void combiner_unmask_irq(struct irq_data *data)
58{
59 u32 mask = 1 << (data->hwirq % 32);
60
61 __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
62}
63
64static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
65{
66 struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
67 struct irq_chip *chip = irq_get_chip(irq);
68 unsigned int cascade_irq, combiner_irq;
69 unsigned long status;
70
71 chained_irq_enter(chip, desc);
72
73 spin_lock(&irq_controller_lock);
74 status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
75 spin_unlock(&irq_controller_lock);
76 status &= chip_data->irq_mask;
77
78 if (status == 0)
79 goto out;
80
81 combiner_irq = __ffs(status);
82
83 cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
84 if (unlikely(cascade_irq >= NR_IRQS))
85 do_bad_IRQ(cascade_irq, desc);
86 else
87 generic_handle_irq(cascade_irq);
88
89 out:
90 chained_irq_exit(chip, desc);
91}
92
Chanho Parkdf7ef462012-12-12 14:02:45 +090093#ifdef CONFIG_SMP
94static int combiner_set_affinity(struct irq_data *d,
95 const struct cpumask *mask_val, bool force)
96{
97 struct combiner_chip_data *chip_data = irq_data_get_irq_chip_data(d);
98 struct irq_chip *chip = irq_get_chip(chip_data->parent_irq);
99 struct irq_data *data = irq_get_irq_data(chip_data->parent_irq);
100
101 if (chip && chip->irq_set_affinity)
102 return chip->irq_set_affinity(data, mask_val, force);
103 else
104 return -EINVAL;
105}
106#endif
107
Rob Herringa900e5d2013-02-12 16:04:52 -0600108static struct irq_chip combiner_chip = {
Chanho Parkdf7ef462012-12-12 14:02:45 +0900109 .name = "COMBINER",
110 .irq_mask = combiner_mask_irq,
111 .irq_unmask = combiner_unmask_irq,
112#ifdef CONFIG_SMP
113 .irq_set_affinity = combiner_set_affinity,
114#endif
Rob Herringa900e5d2013-02-12 16:04:52 -0600115};
116
Chanho Park4e164dc2012-12-12 14:02:49 +0900117static void __init combiner_cascade_irq(unsigned int combiner_nr,
118 unsigned int irq)
119{
Rob Herringa900e5d2013-02-12 16:04:52 -0600120 if (irq_set_handler_data(irq, &combiner_data[combiner_nr]) != 0)
121 BUG();
122 irq_set_chained_handler(irq, combiner_handle_cascade_irq);
123}
124
125static void __init combiner_init_one(unsigned int combiner_nr,
Chanho Parkdf7ef462012-12-12 14:02:45 +0900126 void __iomem *base, unsigned int irq)
Rob Herringa900e5d2013-02-12 16:04:52 -0600127{
128 combiner_data[combiner_nr].base = base;
129 combiner_data[combiner_nr].irq_offset = irq_find_mapping(
Arnd Bergmann6761dcf2013-04-10 15:17:47 +0200130 combiner_irq_domain, combiner_nr * IRQ_IN_COMBINER);
Rob Herringa900e5d2013-02-12 16:04:52 -0600131 combiner_data[combiner_nr].irq_mask = 0xff << ((combiner_nr % 4) << 3);
Chanho Parkdf7ef462012-12-12 14:02:45 +0900132 combiner_data[combiner_nr].parent_irq = irq;
Rob Herringa900e5d2013-02-12 16:04:52 -0600133
134 /* Disable all interrupts */
135 __raw_writel(combiner_data[combiner_nr].irq_mask,
136 base + COMBINER_ENABLE_CLEAR);
137}
138
139#ifdef CONFIG_OF
140static int combiner_irq_domain_xlate(struct irq_domain *d,
141 struct device_node *controller,
142 const u32 *intspec, unsigned int intsize,
143 unsigned long *out_hwirq,
144 unsigned int *out_type)
145{
146 if (d->of_node != controller)
147 return -EINVAL;
148
149 if (intsize < 2)
150 return -EINVAL;
151
Arnd Bergmann6761dcf2013-04-10 15:17:47 +0200152 *out_hwirq = intspec[0] * IRQ_IN_COMBINER + intspec[1];
Rob Herringa900e5d2013-02-12 16:04:52 -0600153 *out_type = 0;
154
155 return 0;
156}
157#else
158static int combiner_irq_domain_xlate(struct irq_domain *d,
159 struct device_node *controller,
160 const u32 *intspec, unsigned int intsize,
161 unsigned long *out_hwirq,
162 unsigned int *out_type)
163{
164 return -EINVAL;
165}
166#endif
167
168static int combiner_irq_domain_map(struct irq_domain *d, unsigned int irq,
169 irq_hw_number_t hw)
170{
171 irq_set_chip_and_handler(irq, &combiner_chip, handle_level_irq);
172 irq_set_chip_data(irq, &combiner_data[hw >> 3]);
173 set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
174
175 return 0;
176}
177
178static struct irq_domain_ops combiner_irq_domain_ops = {
179 .xlate = combiner_irq_domain_xlate,
180 .map = combiner_irq_domain_map,
181};
182
Chanho Park4e164dc2012-12-12 14:02:49 +0900183static unsigned int exynos4x12_combiner_extra_irq(int group)
184{
185 switch (group) {
186 case 16:
187 return IRQ_SPI(107);
188 case 17:
189 return IRQ_SPI(108);
190 case 18:
191 return IRQ_SPI(48);
192 case 19:
193 return IRQ_SPI(42);
194 default:
195 return 0;
196 }
197}
198
Rob Herringa900e5d2013-02-12 16:04:52 -0600199void __init combiner_init(void __iomem *combiner_base,
Arnd Bergmann6761dcf2013-04-10 15:17:47 +0200200 struct device_node *np,
201 unsigned int max_nr)
Rob Herringa900e5d2013-02-12 16:04:52 -0600202{
203 int i, irq, irq_base;
Arnd Bergmann6761dcf2013-04-10 15:17:47 +0200204 unsigned int nr_irq;
Rob Herringa900e5d2013-02-12 16:04:52 -0600205
Arnd Bergmann6761dcf2013-04-10 15:17:47 +0200206 nr_irq = max_nr * IRQ_IN_COMBINER;
Rob Herringa900e5d2013-02-12 16:04:52 -0600207
208 irq_base = irq_alloc_descs(COMBINER_IRQ(0, 0), 1, nr_irq, 0);
209 if (IS_ERR_VALUE(irq_base)) {
210 irq_base = COMBINER_IRQ(0, 0);
211 pr_warning("%s: irq desc alloc failed. Continuing with %d as linux irq base\n", __func__, irq_base);
212 }
213
214 combiner_irq_domain = irq_domain_add_legacy(np, nr_irq, irq_base, 0,
215 &combiner_irq_domain_ops, &combiner_data);
216 if (WARN_ON(!combiner_irq_domain)) {
217 pr_warning("%s: irq domain init failed\n", __func__);
218 return;
219 }
220
221 for (i = 0; i < max_nr; i++) {
Chanho Park4e164dc2012-12-12 14:02:49 +0900222 if (i < EXYNOS4210_MAX_COMBINER_NR || soc_is_exynos5250())
223 irq = IRQ_SPI(i);
224 else
225 irq = exynos4x12_combiner_extra_irq(i);
Rob Herringa900e5d2013-02-12 16:04:52 -0600226#ifdef CONFIG_OF
227 if (np)
228 irq = irq_of_parse_and_map(np, i);
229#endif
Chanho Parkdf7ef462012-12-12 14:02:45 +0900230 combiner_init_one(i, combiner_base + (i >> 2) * 0x10, irq);
Rob Herringa900e5d2013-02-12 16:04:52 -0600231 combiner_cascade_irq(i, irq);
232 }
233}
234
235#ifdef CONFIG_OF
236static int __init combiner_of_init(struct device_node *np,
237 struct device_node *parent)
238{
239 void __iomem *combiner_base;
Arnd Bergmann6761dcf2013-04-10 15:17:47 +0200240 unsigned int max_nr = 20;
Rob Herringa900e5d2013-02-12 16:04:52 -0600241
242 combiner_base = of_iomap(np, 0);
243 if (!combiner_base) {
244 pr_err("%s: failed to map combiner registers\n", __func__);
245 return -ENXIO;
246 }
247
Arnd Bergmann6761dcf2013-04-10 15:17:47 +0200248 if (of_property_read_u32(np, "samsung,combiner-nr", &max_nr)) {
249 pr_info("%s: number of combiners not specified, "
250 "setting default as %d.\n",
251 __func__, max_nr);
252 }
253
254 combiner_init(combiner_base, np, max_nr);
Rob Herringa900e5d2013-02-12 16:04:52 -0600255
256 return 0;
257}
258IRQCHIP_DECLARE(exynos4210_combiner, "samsung,exynos4210-combiner",
259 combiner_of_init);
260#endif