blob: ca700a402e640329f62ed056f9dcf0f943cd7adf [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01003 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01004
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01005 Based on the original rt2800pci.c and rt2800usb.c.
6 Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
7 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
8 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
9 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
10 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
11 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
12 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010013 <http://rt2x00.serialmonkey.com>
14
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the
27 Free Software Foundation, Inc.,
28 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31/*
32 Module: rt2800lib
33 Abstract: rt2800 generic device routines.
34 */
35
36#include <linux/kernel.h>
37#include <linux/module.h>
38
39#include "rt2x00.h"
Gertjan van Wingerdeac394912009-12-23 00:03:23 +010040#if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010041#include "rt2x00usb.h"
42#endif
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010043#include "rt2800lib.h"
44#include "rt2800.h"
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010045#include "rt2800usb.h"
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046
47MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
48MODULE_DESCRIPTION("rt2800 library");
49MODULE_LICENSE("GPL");
50
51/*
52 * Register access.
53 * All access to the CSR registers will go through the methods
54 * rt2800_register_read and rt2800_register_write.
55 * BBP and RF register require indirect register access,
56 * and use the CSR registers BBPCSR and RFCSR to achieve this.
57 * These indirect registers work with busy bits,
58 * and we will try maximal REGISTER_BUSY_COUNT times to access
59 * the register while taking a REGISTER_BUSY_DELAY us delay
60 * between each attampt. When the busy bit is still set at that time,
61 * the access attempt is considered to have failed,
62 * and we will print an error.
63 * The _lock versions must be used if you already hold the csr_mutex
64 */
65#define WAIT_FOR_BBP(__dev, __reg) \
66 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
67#define WAIT_FOR_RFCSR(__dev, __reg) \
68 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
69#define WAIT_FOR_RF(__dev, __reg) \
70 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
71#define WAIT_FOR_MCU(__dev, __reg) \
72 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
73 H2M_MAILBOX_CSR_OWNER, (__reg))
74
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010075static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
76 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010077{
78 u32 reg;
79
80 mutex_lock(&rt2x00dev->csr_mutex);
81
82 /*
83 * Wait until the BBP becomes available, afterwards we
84 * can safely write the new data into the register.
85 */
86 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
87 reg = 0;
88 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
89 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
90 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
91 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
92 if (rt2x00_intf_is_pci(rt2x00dev))
93 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
94
95 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
96 }
97
98 mutex_unlock(&rt2x00dev->csr_mutex);
99}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100100
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100101static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
102 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100103{
104 u32 reg;
105
106 mutex_lock(&rt2x00dev->csr_mutex);
107
108 /*
109 * Wait until the BBP becomes available, afterwards we
110 * can safely write the read request into the register.
111 * After the data has been written, we wait until hardware
112 * returns the correct value, if at any time the register
113 * doesn't become available in time, reg will be 0xffffffff
114 * which means we return 0xff to the caller.
115 */
116 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
117 reg = 0;
118 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
119 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
120 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
121 if (rt2x00_intf_is_pci(rt2x00dev))
122 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
123
124 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
125
126 WAIT_FOR_BBP(rt2x00dev, &reg);
127 }
128
129 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
130
131 mutex_unlock(&rt2x00dev->csr_mutex);
132}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100133
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100134static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
135 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100136{
137 u32 reg;
138
139 mutex_lock(&rt2x00dev->csr_mutex);
140
141 /*
142 * Wait until the RFCSR becomes available, afterwards we
143 * can safely write the new data into the register.
144 */
145 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
146 reg = 0;
147 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
148 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
149 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
150 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
151
152 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
153 }
154
155 mutex_unlock(&rt2x00dev->csr_mutex);
156}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100157
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100158static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
159 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100160{
161 u32 reg;
162
163 mutex_lock(&rt2x00dev->csr_mutex);
164
165 /*
166 * Wait until the RFCSR becomes available, afterwards we
167 * can safely write the read request into the register.
168 * After the data has been written, we wait until hardware
169 * returns the correct value, if at any time the register
170 * doesn't become available in time, reg will be 0xffffffff
171 * which means we return 0xff to the caller.
172 */
173 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
174 reg = 0;
175 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
176 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
177 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
178
179 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
180
181 WAIT_FOR_RFCSR(rt2x00dev, &reg);
182 }
183
184 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
185
186 mutex_unlock(&rt2x00dev->csr_mutex);
187}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100188
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100189static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
190 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100191{
192 u32 reg;
193
194 mutex_lock(&rt2x00dev->csr_mutex);
195
196 /*
197 * Wait until the RF becomes available, afterwards we
198 * can safely write the new data into the register.
199 */
200 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
201 reg = 0;
202 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
203 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
204 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
205 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
206
207 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
208 rt2x00_rf_write(rt2x00dev, word, value);
209 }
210
211 mutex_unlock(&rt2x00dev->csr_mutex);
212}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100213
214void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
215 const u8 command, const u8 token,
216 const u8 arg0, const u8 arg1)
217{
218 u32 reg;
219
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100220 /*
221 * RT2880 and RT3052 don't support MCU requests.
222 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100223 if (rt2x00_rt(rt2x00dev, RT2880) || rt2x00_rt(rt2x00dev, RT3052))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100224 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100225
226 mutex_lock(&rt2x00dev->csr_mutex);
227
228 /*
229 * Wait until the MCU becomes available, afterwards we
230 * can safely write the new data into the register.
231 */
232 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
233 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
234 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
235 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
236 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
237 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
238
239 reg = 0;
240 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
241 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
242 }
243
244 mutex_unlock(&rt2x00dev->csr_mutex);
245}
246EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100247
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100248int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
249{
250 unsigned int i;
251 u32 reg;
252
253 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
254 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
255 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
256 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
257 return 0;
258
259 msleep(1);
260 }
261
262 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
263 return -EACCES;
264}
265EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
266
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100267#ifdef CONFIG_RT2X00_LIB_DEBUGFS
268const struct rt2x00debug rt2800_rt2x00debug = {
269 .owner = THIS_MODULE,
270 .csr = {
271 .read = rt2800_register_read,
272 .write = rt2800_register_write,
273 .flags = RT2X00DEBUGFS_OFFSET,
274 .word_base = CSR_REG_BASE,
275 .word_size = sizeof(u32),
276 .word_count = CSR_REG_SIZE / sizeof(u32),
277 },
278 .eeprom = {
279 .read = rt2x00_eeprom_read,
280 .write = rt2x00_eeprom_write,
281 .word_base = EEPROM_BASE,
282 .word_size = sizeof(u16),
283 .word_count = EEPROM_SIZE / sizeof(u16),
284 },
285 .bbp = {
286 .read = rt2800_bbp_read,
287 .write = rt2800_bbp_write,
288 .word_base = BBP_BASE,
289 .word_size = sizeof(u8),
290 .word_count = BBP_SIZE / sizeof(u8),
291 },
292 .rf = {
293 .read = rt2x00_rf_read,
294 .write = rt2800_rf_write,
295 .word_base = RF_BASE,
296 .word_size = sizeof(u32),
297 .word_count = RF_SIZE / sizeof(u32),
298 },
299};
300EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
301#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
302
303int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
304{
305 u32 reg;
306
307 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
308 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
309}
310EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
311
312#ifdef CONFIG_RT2X00_LIB_LEDS
313static void rt2800_brightness_set(struct led_classdev *led_cdev,
314 enum led_brightness brightness)
315{
316 struct rt2x00_led *led =
317 container_of(led_cdev, struct rt2x00_led, led_dev);
318 unsigned int enabled = brightness != LED_OFF;
319 unsigned int bg_mode =
320 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
321 unsigned int polarity =
322 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
323 EEPROM_FREQ_LED_POLARITY);
324 unsigned int ledmode =
325 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
326 EEPROM_FREQ_LED_MODE);
327
328 if (led->type == LED_TYPE_RADIO) {
329 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
330 enabled ? 0x20 : 0);
331 } else if (led->type == LED_TYPE_ASSOC) {
332 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
333 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
334 } else if (led->type == LED_TYPE_QUALITY) {
335 /*
336 * The brightness is divided into 6 levels (0 - 5),
337 * The specs tell us the following levels:
338 * 0, 1 ,3, 7, 15, 31
339 * to determine the level in a simple way we can simply
340 * work with bitshifting:
341 * (1 << level) - 1
342 */
343 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
344 (1 << brightness / (LED_FULL / 6)) - 1,
345 polarity);
346 }
347}
348
349static int rt2800_blink_set(struct led_classdev *led_cdev,
350 unsigned long *delay_on, unsigned long *delay_off)
351{
352 struct rt2x00_led *led =
353 container_of(led_cdev, struct rt2x00_led, led_dev);
354 u32 reg;
355
356 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
357 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
358 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
359 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
360 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
Gertjan van Wingerde301a8232009-12-30 11:36:33 +0100361 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100362 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
363 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
364 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
365
366 return 0;
367}
368
369void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
370 struct rt2x00_led *led, enum led_type type)
371{
372 led->rt2x00dev = rt2x00dev;
373 led->type = type;
374 led->led_dev.brightness_set = rt2800_brightness_set;
375 led->led_dev.blink_set = rt2800_blink_set;
376 led->flags = LED_INITIALIZED;
377}
378EXPORT_SYMBOL_GPL(rt2800_init_led);
379#endif /* CONFIG_RT2X00_LIB_LEDS */
380
381/*
382 * Configuration handlers.
383 */
384static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
385 struct rt2x00lib_crypto *crypto,
386 struct ieee80211_key_conf *key)
387{
388 struct mac_wcid_entry wcid_entry;
389 struct mac_iveiv_entry iveiv_entry;
390 u32 offset;
391 u32 reg;
392
393 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
394
395 rt2800_register_read(rt2x00dev, offset, &reg);
396 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
397 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
398 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
399 (crypto->cmd == SET_KEY) * crypto->cipher);
400 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
401 (crypto->cmd == SET_KEY) * crypto->bssidx);
402 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
403 rt2800_register_write(rt2x00dev, offset, reg);
404
405 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
406
407 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
408 if ((crypto->cipher == CIPHER_TKIP) ||
409 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
410 (crypto->cipher == CIPHER_AES))
411 iveiv_entry.iv[3] |= 0x20;
412 iveiv_entry.iv[3] |= key->keyidx << 6;
413 rt2800_register_multiwrite(rt2x00dev, offset,
414 &iveiv_entry, sizeof(iveiv_entry));
415
416 offset = MAC_WCID_ENTRY(key->hw_key_idx);
417
418 memset(&wcid_entry, 0, sizeof(wcid_entry));
419 if (crypto->cmd == SET_KEY)
420 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
421 rt2800_register_multiwrite(rt2x00dev, offset,
422 &wcid_entry, sizeof(wcid_entry));
423}
424
425int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
426 struct rt2x00lib_crypto *crypto,
427 struct ieee80211_key_conf *key)
428{
429 struct hw_key_entry key_entry;
430 struct rt2x00_field32 field;
431 u32 offset;
432 u32 reg;
433
434 if (crypto->cmd == SET_KEY) {
435 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
436
437 memcpy(key_entry.key, crypto->key,
438 sizeof(key_entry.key));
439 memcpy(key_entry.tx_mic, crypto->tx_mic,
440 sizeof(key_entry.tx_mic));
441 memcpy(key_entry.rx_mic, crypto->rx_mic,
442 sizeof(key_entry.rx_mic));
443
444 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
445 rt2800_register_multiwrite(rt2x00dev, offset,
446 &key_entry, sizeof(key_entry));
447 }
448
449 /*
450 * The cipher types are stored over multiple registers
451 * starting with SHARED_KEY_MODE_BASE each word will have
452 * 32 bits and contains the cipher types for 2 bssidx each.
453 * Using the correct defines correctly will cause overhead,
454 * so just calculate the correct offset.
455 */
456 field.bit_offset = 4 * (key->hw_key_idx % 8);
457 field.bit_mask = 0x7 << field.bit_offset;
458
459 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
460
461 rt2800_register_read(rt2x00dev, offset, &reg);
462 rt2x00_set_field32(&reg, field,
463 (crypto->cmd == SET_KEY) * crypto->cipher);
464 rt2800_register_write(rt2x00dev, offset, reg);
465
466 /*
467 * Update WCID information
468 */
469 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
470
471 return 0;
472}
473EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
474
475int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
476 struct rt2x00lib_crypto *crypto,
477 struct ieee80211_key_conf *key)
478{
479 struct hw_key_entry key_entry;
480 u32 offset;
481
482 if (crypto->cmd == SET_KEY) {
483 /*
484 * 1 pairwise key is possible per AID, this means that the AID
485 * equals our hw_key_idx. Make sure the WCID starts _after_ the
486 * last possible shared key entry.
487 */
488 if (crypto->aid > (256 - 32))
489 return -ENOSPC;
490
491 key->hw_key_idx = 32 + crypto->aid;
492
493 memcpy(key_entry.key, crypto->key,
494 sizeof(key_entry.key));
495 memcpy(key_entry.tx_mic, crypto->tx_mic,
496 sizeof(key_entry.tx_mic));
497 memcpy(key_entry.rx_mic, crypto->rx_mic,
498 sizeof(key_entry.rx_mic));
499
500 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
501 rt2800_register_multiwrite(rt2x00dev, offset,
502 &key_entry, sizeof(key_entry));
503 }
504
505 /*
506 * Update WCID information
507 */
508 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
509
510 return 0;
511}
512EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
513
514void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
515 const unsigned int filter_flags)
516{
517 u32 reg;
518
519 /*
520 * Start configuration steps.
521 * Note that the version error will always be dropped
522 * and broadcast frames will always be accepted since
523 * there is no filter for it at this time.
524 */
525 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
526 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
527 !(filter_flags & FIF_FCSFAIL));
528 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
529 !(filter_flags & FIF_PLCPFAIL));
530 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
531 !(filter_flags & FIF_PROMISC_IN_BSS));
532 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
533 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
534 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
535 !(filter_flags & FIF_ALLMULTI));
536 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
537 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
538 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
539 !(filter_flags & FIF_CONTROL));
540 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
541 !(filter_flags & FIF_CONTROL));
542 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
543 !(filter_flags & FIF_CONTROL));
544 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
545 !(filter_flags & FIF_CONTROL));
546 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
547 !(filter_flags & FIF_CONTROL));
548 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
549 !(filter_flags & FIF_PSPOLL));
550 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
551 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
552 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
553 !(filter_flags & FIF_CONTROL));
554 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
555}
556EXPORT_SYMBOL_GPL(rt2800_config_filter);
557
558void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
559 struct rt2x00intf_conf *conf, const unsigned int flags)
560{
561 unsigned int beacon_base;
562 u32 reg;
563
564 if (flags & CONFIG_UPDATE_TYPE) {
565 /*
566 * Clear current synchronisation setup.
567 * For the Beacon base registers we only need to clear
568 * the first byte since that byte contains the VALID and OWNER
569 * bits which (when set to 0) will invalidate the entire beacon.
570 */
571 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
572 rt2800_register_write(rt2x00dev, beacon_base, 0);
573
574 /*
575 * Enable synchronisation.
576 */
577 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
578 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
579 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -0500580 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
581 (conf->sync == TSF_SYNC_BEACON));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100582 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
583 }
584
585 if (flags & CONFIG_UPDATE_MAC) {
586 reg = le32_to_cpu(conf->mac[1]);
587 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
588 conf->mac[1] = cpu_to_le32(reg);
589
590 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
591 conf->mac, sizeof(conf->mac));
592 }
593
594 if (flags & CONFIG_UPDATE_BSSID) {
595 reg = le32_to_cpu(conf->bssid[1]);
596 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
597 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
598 conf->bssid[1] = cpu_to_le32(reg);
599
600 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
601 conf->bssid, sizeof(conf->bssid));
602 }
603}
604EXPORT_SYMBOL_GPL(rt2800_config_intf);
605
606void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
607{
608 u32 reg;
609
610 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
611 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
612 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
613
614 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
615 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
616 !!erp->short_preamble);
617 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
618 !!erp->short_preamble);
619 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
620
621 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
622 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
623 erp->cts_protection ? 2 : 0);
624 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
625
626 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
627 erp->basic_rates);
628 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
629
630 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
631 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
632 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
633 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
634
635 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
636 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
637 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
638 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
639 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
640 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
641 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
642
643 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
644 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
645 erp->beacon_int * 16);
646 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
647}
648EXPORT_SYMBOL_GPL(rt2800_config_erp);
649
650void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
651{
652 u8 r1;
653 u8 r3;
654
655 rt2800_bbp_read(rt2x00dev, 1, &r1);
656 rt2800_bbp_read(rt2x00dev, 3, &r3);
657
658 /*
659 * Configure the TX antenna.
660 */
661 switch ((int)ant->tx) {
662 case 1:
663 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
664 if (rt2x00_intf_is_pci(rt2x00dev))
665 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
666 break;
667 case 2:
668 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
669 break;
670 case 3:
671 /* Do nothing */
672 break;
673 }
674
675 /*
676 * Configure the RX antenna.
677 */
678 switch ((int)ant->rx) {
679 case 1:
680 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
681 break;
682 case 2:
683 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
684 break;
685 case 3:
686 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
687 break;
688 }
689
690 rt2800_bbp_write(rt2x00dev, 3, r3);
691 rt2800_bbp_write(rt2x00dev, 1, r1);
692}
693EXPORT_SYMBOL_GPL(rt2800_config_ant);
694
695static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
696 struct rt2x00lib_conf *libconf)
697{
698 u16 eeprom;
699 short lna_gain;
700
701 if (libconf->rf.channel <= 14) {
702 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
703 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
704 } else if (libconf->rf.channel <= 64) {
705 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
706 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
707 } else if (libconf->rf.channel <= 128) {
708 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
709 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
710 } else {
711 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
712 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
713 }
714
715 rt2x00dev->lna_gain = lna_gain;
716}
717
718static void rt2800_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
719 struct ieee80211_conf *conf,
720 struct rf_channel *rf,
721 struct channel_info *info)
722{
723 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
724
725 if (rt2x00dev->default_ant.tx == 1)
726 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
727
728 if (rt2x00dev->default_ant.rx == 1) {
729 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
730 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
731 } else if (rt2x00dev->default_ant.rx == 2)
732 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
733
734 if (rf->channel > 14) {
735 /*
736 * When TX power is below 0, we should increase it by 7 to
737 * make it a positive value (Minumum value is -7).
738 * However this means that values between 0 and 7 have
739 * double meaning, and we should set a 7DBm boost flag.
740 */
741 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
742 (info->tx_power1 >= 0));
743
744 if (info->tx_power1 < 0)
745 info->tx_power1 += 7;
746
747 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
748 TXPOWER_A_TO_DEV(info->tx_power1));
749
750 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
751 (info->tx_power2 >= 0));
752
753 if (info->tx_power2 < 0)
754 info->tx_power2 += 7;
755
756 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
757 TXPOWER_A_TO_DEV(info->tx_power2));
758 } else {
759 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
760 TXPOWER_G_TO_DEV(info->tx_power1));
761 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
762 TXPOWER_G_TO_DEV(info->tx_power2));
763 }
764
765 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
766
767 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
768 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
769 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
770 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
771
772 udelay(200);
773
774 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
775 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
776 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
777 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
778
779 udelay(200);
780
781 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
782 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
783 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
784 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
785}
786
787static void rt2800_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
788 struct ieee80211_conf *conf,
789 struct rf_channel *rf,
790 struct channel_info *info)
791{
792 u8 rfcsr;
793
794 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +0100795 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100796
797 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
798 rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
799 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
800
801 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
802 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
803 TXPOWER_G_TO_DEV(info->tx_power1));
804 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
805
806 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
807 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
808 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
809
810 rt2800_rfcsr_write(rt2x00dev, 24,
811 rt2x00dev->calibration[conf_is_ht40(conf)]);
812
813 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
814 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
815 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
816}
817
818static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
819 struct ieee80211_conf *conf,
820 struct rf_channel *rf,
821 struct channel_info *info)
822{
823 u32 reg;
824 unsigned int tx_pin;
825 u8 bbp;
826
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100827 if ((rt2x00_rt(rt2x00dev, RT3070) ||
828 rt2x00_rt(rt2x00dev, RT3090)) &&
829 (rt2x00_rf(rt2x00dev, RF2020) ||
830 rt2x00_rf(rt2x00dev, RF3020) ||
831 rt2x00_rf(rt2x00dev, RF3021) ||
832 rt2x00_rf(rt2x00dev, RF3022)))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100833 rt2800_config_channel_rt3x(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +0100834 else
835 rt2800_config_channel_rt2x(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100836
837 /*
838 * Change BBP settings
839 */
840 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
841 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
842 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
843 rt2800_bbp_write(rt2x00dev, 86, 0);
844
845 if (rf->channel <= 14) {
846 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
847 rt2800_bbp_write(rt2x00dev, 82, 0x62);
848 rt2800_bbp_write(rt2x00dev, 75, 0x46);
849 } else {
850 rt2800_bbp_write(rt2x00dev, 82, 0x84);
851 rt2800_bbp_write(rt2x00dev, 75, 0x50);
852 }
853 } else {
854 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
855
856 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
857 rt2800_bbp_write(rt2x00dev, 75, 0x46);
858 else
859 rt2800_bbp_write(rt2x00dev, 75, 0x50);
860 }
861
862 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
863 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
864 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
865 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
866 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
867
868 tx_pin = 0;
869
870 /* Turn on unused PA or LNA when not using 1T or 1R */
871 if (rt2x00dev->default_ant.tx != 1) {
872 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
873 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
874 }
875
876 /* Turn on unused PA or LNA when not using 1T or 1R */
877 if (rt2x00dev->default_ant.rx != 1) {
878 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
879 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
880 }
881
882 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
883 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
884 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
885 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
886 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
887 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
888
889 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
890
891 rt2800_bbp_read(rt2x00dev, 4, &bbp);
892 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
893 rt2800_bbp_write(rt2x00dev, 4, bbp);
894
895 rt2800_bbp_read(rt2x00dev, 3, &bbp);
896 rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
897 rt2800_bbp_write(rt2x00dev, 3, bbp);
898
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100899 if (rt2x00_rev(rt2x00dev) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100900 if (conf_is_ht40(conf)) {
901 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
902 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
903 rt2800_bbp_write(rt2x00dev, 73, 0x16);
904 } else {
905 rt2800_bbp_write(rt2x00dev, 69, 0x16);
906 rt2800_bbp_write(rt2x00dev, 70, 0x08);
907 rt2800_bbp_write(rt2x00dev, 73, 0x11);
908 }
909 }
910
911 msleep(1);
912}
913
914static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
915 const int txpower)
916{
917 u32 reg;
918 u32 value = TXPOWER_G_TO_DEV(txpower);
919 u8 r1;
920
921 rt2800_bbp_read(rt2x00dev, 1, &r1);
922 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
923 rt2800_bbp_write(rt2x00dev, 1, r1);
924
925 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
926 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
927 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
928 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
929 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
930 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
931 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
932 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
933 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
934 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
935
936 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
937 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
938 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
939 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
940 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
941 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
942 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
943 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
944 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
945 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
946
947 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
948 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
949 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
950 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
951 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
952 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
953 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
954 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
955 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
956 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
957
958 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
959 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
960 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
961 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
962 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
963 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
964 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
965 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
966 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
967 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
968
969 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
970 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
971 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
972 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
973 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
974 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
975}
976
977static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
978 struct rt2x00lib_conf *libconf)
979{
980 u32 reg;
981
982 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
983 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
984 libconf->conf->short_frame_max_tx_count);
985 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
986 libconf->conf->long_frame_max_tx_count);
987 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
988 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
989 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
990 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
991 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
992}
993
994static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
995 struct rt2x00lib_conf *libconf)
996{
997 enum dev_state state =
998 (libconf->conf->flags & IEEE80211_CONF_PS) ?
999 STATE_SLEEP : STATE_AWAKE;
1000 u32 reg;
1001
1002 if (state == STATE_SLEEP) {
1003 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1004
1005 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1006 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1007 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1008 libconf->conf->listen_interval - 1);
1009 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1010 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1011
1012 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1013 } else {
1014 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1015
1016 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1017 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1018 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1019 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1020 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1021 }
1022}
1023
1024void rt2800_config(struct rt2x00_dev *rt2x00dev,
1025 struct rt2x00lib_conf *libconf,
1026 const unsigned int flags)
1027{
1028 /* Always recalculate LNA gain before changing configuration */
1029 rt2800_config_lna_gain(rt2x00dev, libconf);
1030
1031 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1032 rt2800_config_channel(rt2x00dev, libconf->conf,
1033 &libconf->rf, &libconf->channel);
1034 if (flags & IEEE80211_CONF_CHANGE_POWER)
1035 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1036 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1037 rt2800_config_retry_limit(rt2x00dev, libconf);
1038 if (flags & IEEE80211_CONF_CHANGE_PS)
1039 rt2800_config_ps(rt2x00dev, libconf);
1040}
1041EXPORT_SYMBOL_GPL(rt2800_config);
1042
1043/*
1044 * Link tuning
1045 */
1046void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1047{
1048 u32 reg;
1049
1050 /*
1051 * Update FCS error count from register.
1052 */
1053 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1054 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1055}
1056EXPORT_SYMBOL_GPL(rt2800_link_stats);
1057
1058static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1059{
1060 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
1061 if (rt2x00_intf_is_usb(rt2x00dev) &&
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001062 rt2x00_rev(rt2x00dev) == RT3070_VERSION)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001063 return 0x1c + (2 * rt2x00dev->lna_gain);
1064 else
1065 return 0x2e + rt2x00dev->lna_gain;
1066 }
1067
1068 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1069 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1070 else
1071 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1072}
1073
1074static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1075 struct link_qual *qual, u8 vgc_level)
1076{
1077 if (qual->vgc_level != vgc_level) {
1078 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1079 qual->vgc_level = vgc_level;
1080 qual->vgc_level_reg = vgc_level;
1081 }
1082}
1083
1084void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1085{
1086 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1087}
1088EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1089
1090void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1091 const u32 count)
1092{
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001093 if (rt2x00_rev(rt2x00dev) == RT2860C_VERSION)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001094 return;
1095
1096 /*
1097 * When RSSI is better then -80 increase VGC level with 0x10
1098 */
1099 rt2800_set_vgc(rt2x00dev, qual,
1100 rt2800_get_default_vgc(rt2x00dev) +
1101 ((qual->rssi > -80) * 0x10));
1102}
1103EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001104
1105/*
1106 * Initialization functions.
1107 */
1108int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1109{
1110 u32 reg;
1111 unsigned int i;
1112
1113 if (rt2x00_intf_is_usb(rt2x00dev)) {
1114 /*
Thadeu Lima de Souza Cascardo235faf92009-11-12 20:04:52 +01001115 * Wait until BBP and RF are ready.
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001116 */
1117 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1118 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
1119 if (reg && reg != ~0)
1120 break;
1121 msleep(1);
1122 }
1123
1124 if (i == REGISTER_BUSY_COUNT) {
1125 ERROR(rt2x00dev, "Unstable hardware.\n");
1126 return -EBUSY;
1127 }
1128
1129 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
1130 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
1131 reg & ~0x00002000);
1132 } else if (rt2x00_intf_is_pci(rt2x00dev))
1133 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1134
1135 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
1136 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1137 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
1138 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
1139
1140 if (rt2x00_intf_is_usb(rt2x00dev)) {
1141 rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
Gertjan van Wingerdeac394912009-12-23 00:03:23 +01001142#if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001143 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
1144 USB_MODE_RESET, REGISTER_TIMEOUT);
1145#endif
1146 }
1147
1148 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1149
1150 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1151 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1152 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1153 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1154 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1155 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1156
1157 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1158 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1159 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1160 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1161 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1162 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1163
1164 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1165 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1166
1167 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1168
1169 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1170 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1171 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1172 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1173 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1174 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1175 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1176 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1177
1178 if (rt2x00_intf_is_usb(rt2x00dev) &&
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001179 rt2x00_rev(rt2x00dev) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001180 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1181 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1182 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1183 } else {
1184 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1185 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1186 }
1187
1188 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1189 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1190 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1191 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1192 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1193 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1194 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1195 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1196 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1197 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1198
1199 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1200 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
1201 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1202 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1203
1204 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1205 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001206 if (rt2x00_rev(rt2x00dev) >= RT2880E_VERSION &&
1207 rt2x00_rev(rt2x00dev) < RT3070_VERSION)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001208 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1209 else
1210 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1211 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1212 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1213 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1214
1215 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1216
1217 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1218 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
1219 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1220 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
1221 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1222 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1223 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1224
1225 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
1226 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
1227 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1228 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1229 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1230 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1231 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1232 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1233 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1234 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
1235 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1236
1237 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
1238 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
1239 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1240 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1241 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1242 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1243 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1244 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1245 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1246 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
1247 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1248
1249 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1250 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1251 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1252 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1253 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1254 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1255 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1256 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1257 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1258 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1259 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1260
1261 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1262 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
1263 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
1264 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1265 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1266 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1267 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1268 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1269 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1270 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
1271 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1272
1273 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1274 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1275 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1276 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1277 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1278 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1279 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1280 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1281 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1282 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1283 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1284
1285 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1286 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1287 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1288 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1289 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1290 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1291 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1292 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1293 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1294 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
1295 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1296
1297 if (rt2x00_intf_is_usb(rt2x00dev)) {
1298 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1299
1300 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1301 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1302 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1303 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1304 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1305 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1306 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1307 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1308 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1309 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1310 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1311 }
1312
1313 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1314 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1315
1316 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1317 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1318 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1319 IEEE80211_MAX_RTS_THRESHOLD);
1320 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1321 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1322
1323 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
1324 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1325
1326 /*
1327 * ASIC will keep garbage value after boot, clear encryption keys.
1328 */
1329 for (i = 0; i < 4; i++)
1330 rt2800_register_write(rt2x00dev,
1331 SHARED_KEY_MODE_ENTRY(i), 0);
1332
1333 for (i = 0; i < 256; i++) {
1334 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1335 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1336 wcid, sizeof(wcid));
1337
1338 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1339 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1340 }
1341
1342 /*
1343 * Clear all beacons
1344 * For the Beacon base registers we only need to clear
1345 * the first byte since that byte contains the VALID and OWNER
1346 * bits which (when set to 0) will invalidate the entire beacon.
1347 */
1348 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1349 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1350 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1351 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1352 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1353 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1354 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1355 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
1356
1357 if (rt2x00_intf_is_usb(rt2x00dev)) {
1358 rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
1359 rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
1360 rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
1361 }
1362
1363 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1364 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1365 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1366 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1367 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1368 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1369 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1370 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1371 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1372 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1373
1374 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1375 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1376 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1377 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1378 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1379 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1380 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1381 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1382 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1383 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1384
1385 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1386 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1387 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1388 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1389 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1390 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1391 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1392 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1393 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1394 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
1395
1396 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
1397 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1398 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1399 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1400 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
1401 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
1402
1403 /*
1404 * We must clear the error counters.
1405 * These registers are cleared on read,
1406 * so we may pass a useless variable to store the value.
1407 */
1408 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1409 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1410 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1411 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1412 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1413 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
1414
1415 return 0;
1416}
1417EXPORT_SYMBOL_GPL(rt2800_init_registers);
1418
1419static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1420{
1421 unsigned int i;
1422 u32 reg;
1423
1424 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1425 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
1426 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1427 return 0;
1428
1429 udelay(REGISTER_BUSY_DELAY);
1430 }
1431
1432 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1433 return -EACCES;
1434}
1435
1436static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1437{
1438 unsigned int i;
1439 u8 value;
1440
1441 /*
1442 * BBP was enabled after firmware was loaded,
1443 * but we need to reactivate it now.
1444 */
1445 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1446 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1447 msleep(1);
1448
1449 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1450 rt2800_bbp_read(rt2x00dev, 0, &value);
1451 if ((value != 0xff) && (value != 0x00))
1452 return 0;
1453 udelay(REGISTER_BUSY_DELAY);
1454 }
1455
1456 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1457 return -EACCES;
1458}
1459
1460int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
1461{
1462 unsigned int i;
1463 u16 eeprom;
1464 u8 reg_id;
1465 u8 value;
1466
1467 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
1468 rt2800_wait_bbp_ready(rt2x00dev)))
1469 return -EACCES;
1470
1471 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1472 rt2800_bbp_write(rt2x00dev, 66, 0x38);
1473 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1474 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1475 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1476 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1477 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1478 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
1479 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1480 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1481 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1482 rt2800_bbp_write(rt2x00dev, 92, 0x00);
1483 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1484 rt2800_bbp_write(rt2x00dev, 105, 0x05);
1485
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001486 if (rt2x00_rev(rt2x00dev) == RT2860C_VERSION) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001487 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1488 rt2800_bbp_write(rt2x00dev, 73, 0x12);
1489 }
1490
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001491 if (rt2x00_rev(rt2x00dev) > RT2860D_VERSION)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001492 rt2800_bbp_write(rt2x00dev, 84, 0x19);
1493
1494 if (rt2x00_intf_is_usb(rt2x00dev) &&
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001495 rt2x00_rev(rt2x00dev) == RT3070_VERSION) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001496 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1497 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1498 rt2800_bbp_write(rt2x00dev, 105, 0x05);
1499 }
1500
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001501 if (rt2x00_rt(rt2x00dev, RT3052)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001502 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1503 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1504 rt2800_bbp_write(rt2x00dev, 80, 0x08);
1505 }
1506
1507 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1508 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1509
1510 if (eeprom != 0xffff && eeprom != 0x0000) {
1511 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1512 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1513 rt2800_bbp_write(rt2x00dev, reg_id, value);
1514 }
1515 }
1516
1517 return 0;
1518}
1519EXPORT_SYMBOL_GPL(rt2800_init_bbp);
1520
1521static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1522 bool bw40, u8 rfcsr24, u8 filter_target)
1523{
1524 unsigned int i;
1525 u8 bbp;
1526 u8 rfcsr;
1527 u8 passband;
1528 u8 stopband;
1529 u8 overtuned = 0;
1530
1531 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1532
1533 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1534 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
1535 rt2800_bbp_write(rt2x00dev, 4, bbp);
1536
1537 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1538 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
1539 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1540
1541 /*
1542 * Set power & frequency of passband test tone
1543 */
1544 rt2800_bbp_write(rt2x00dev, 24, 0);
1545
1546 for (i = 0; i < 100; i++) {
1547 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1548 msleep(1);
1549
1550 rt2800_bbp_read(rt2x00dev, 55, &passband);
1551 if (passband)
1552 break;
1553 }
1554
1555 /*
1556 * Set power & frequency of stopband test tone
1557 */
1558 rt2800_bbp_write(rt2x00dev, 24, 0x06);
1559
1560 for (i = 0; i < 100; i++) {
1561 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1562 msleep(1);
1563
1564 rt2800_bbp_read(rt2x00dev, 55, &stopband);
1565
1566 if ((passband - stopband) <= filter_target) {
1567 rfcsr24++;
1568 overtuned += ((passband - stopband) == filter_target);
1569 } else
1570 break;
1571
1572 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1573 }
1574
1575 rfcsr24 -= !!overtuned;
1576
1577 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1578 return rfcsr24;
1579}
1580
1581int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1582{
1583 u8 rfcsr;
1584 u8 bbp;
1585
1586 if (rt2x00_intf_is_usb(rt2x00dev) &&
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001587 rt2x00_rev(rt2x00dev) != RT3070_VERSION)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001588 return 0;
1589
1590 if (rt2x00_intf_is_pci(rt2x00dev)) {
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001591 if (!rt2x00_rf(rt2x00dev, RF3020) &&
1592 !rt2x00_rf(rt2x00dev, RF3021) &&
1593 !rt2x00_rf(rt2x00dev, RF3022))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001594 return 0;
1595 }
1596
1597 /*
1598 * Init RF calibration.
1599 */
1600 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1601 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1602 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1603 msleep(1);
1604 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1605 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1606
1607 if (rt2x00_intf_is_usb(rt2x00dev)) {
1608 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1609 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1610 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1611 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1612 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1613 rt2800_rfcsr_write(rt2x00dev, 10, 0x71);
1614 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1615 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1616 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1617 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1618 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1619 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1620 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1621 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1622 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1623 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1624 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1625 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1626 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
1627 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
1628 } else if (rt2x00_intf_is_pci(rt2x00dev)) {
1629 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1630 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1631 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1632 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1633 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1634 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1635 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1636 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1637 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1638 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1639 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1640 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1641 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1642 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1643 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1644 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1645 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1646 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1647 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1648 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1649 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1650 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1651 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1652 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1653 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1654 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1655 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1656 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1657 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1658 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
1659 }
1660
1661 /*
1662 * Set RX Filter calibration for 20MHz and 40MHz
1663 */
1664 rt2x00dev->calibration[0] =
1665 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1666 rt2x00dev->calibration[1] =
1667 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
1668
1669 /*
1670 * Set back to initial state
1671 */
1672 rt2800_bbp_write(rt2x00dev, 24, 0);
1673
1674 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1675 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
1676 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1677
1678 /*
1679 * set BBP back to BW20
1680 */
1681 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1682 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
1683 rt2800_bbp_write(rt2x00dev, 4, bbp);
1684
1685 return 0;
1686}
1687EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01001688
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01001689int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
1690{
1691 u32 reg;
1692
1693 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
1694
1695 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
1696}
1697EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
1698
1699static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
1700{
1701 u32 reg;
1702
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01001703 mutex_lock(&rt2x00dev->csr_mutex);
1704
1705 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01001706 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
1707 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
1708 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01001709 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01001710
1711 /* Wait until the EEPROM has been loaded */
1712 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
1713
1714 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01001715 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
1716 (u32 *)&rt2x00dev->eeprom[i]);
1717 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
1718 (u32 *)&rt2x00dev->eeprom[i + 2]);
1719 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
1720 (u32 *)&rt2x00dev->eeprom[i + 4]);
1721 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
1722 (u32 *)&rt2x00dev->eeprom[i + 6]);
1723
1724 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01001725}
1726
1727void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
1728{
1729 unsigned int i;
1730
1731 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
1732 rt2800_efuse_read(rt2x00dev, i);
1733}
1734EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
1735
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001736int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1737{
1738 u16 word;
1739 u8 *mac;
1740 u8 default_lna_gain;
1741
1742 /*
1743 * Start validation of the data that has been read.
1744 */
1745 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1746 if (!is_valid_ether_addr(mac)) {
1747 random_ether_addr(mac);
1748 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
1749 }
1750
1751 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1752 if (word == 0xffff) {
1753 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
1754 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
1755 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
1756 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1757 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001758 } else if (rt2x00_rev(rt2x00dev) < RT2883_VERSION) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001759 /*
1760 * There is a max of 2 RX streams for RT28x0 series
1761 */
1762 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
1763 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
1764 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
1765 }
1766
1767 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1768 if (word == 0xffff) {
1769 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
1770 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
1771 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
1772 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
1773 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
1774 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
1775 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
1776 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
1777 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
1778 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
1779 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
1780 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
1781 }
1782
1783 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
1784 if ((word & 0x00ff) == 0x00ff) {
1785 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
1786 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
1787 LED_MODE_TXRX_ACTIVITY);
1788 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
1789 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
1790 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
1791 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
1792 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
1793 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
1794 }
1795
1796 /*
1797 * During the LNA validation we are going to use
1798 * lna0 as correct value. Note that EEPROM_LNA
1799 * is never validated.
1800 */
1801 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
1802 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
1803
1804 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
1805 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
1806 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
1807 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
1808 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
1809 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
1810
1811 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
1812 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
1813 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
1814 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
1815 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
1816 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
1817 default_lna_gain);
1818 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
1819
1820 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
1821 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
1822 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
1823 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
1824 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
1825 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
1826
1827 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
1828 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
1829 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
1830 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
1831 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
1832 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
1833 default_lna_gain);
1834 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
1835
1836 return 0;
1837}
1838EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
1839
1840int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
1841{
1842 u32 reg;
1843 u16 value;
1844 u16 eeprom;
1845
1846 /*
1847 * Read EEPROM word for configuration.
1848 */
1849 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1850
1851 /*
1852 * Identify RF chipset.
1853 */
1854 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
1855 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
1856
Gertjan van Wingerdef273fe52009-11-10 22:41:51 +01001857 rt2x00_set_chip_rf(rt2x00dev, value, reg);
1858
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001859 if (rt2x00_intf_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001860 /*
1861 * The check for rt2860 is not a typo, some rt2870 hardware
1862 * identifies itself as rt2860 in the CSR register.
1863 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001864 if (rt2x00_check_rev(rt2x00dev, 0xfff00000, 0x28600000) ||
1865 rt2x00_check_rev(rt2x00dev, 0xfff00000, 0x28700000) ||
1866 rt2x00_check_rev(rt2x00dev, 0xfff00000, 0x28800000)) {
Gertjan van Wingerdef273fe52009-11-10 22:41:51 +01001867 rt2x00_set_chip_rt(rt2x00dev, RT2870);
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001868 } else if (rt2x00_check_rev(rt2x00dev, 0xffff0000, 0x30700000)) {
Gertjan van Wingerdef273fe52009-11-10 22:41:51 +01001869 rt2x00_set_chip_rt(rt2x00dev, RT3070);
1870 } else {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001871 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
1872 return -ENODEV;
1873 }
Gertjan van Wingerdef273fe52009-11-10 22:41:51 +01001874 }
Gertjan van Wingerde16475b02009-11-14 20:20:35 +01001875 rt2x00_print_chip(rt2x00dev);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001876
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001877 if (!rt2x00_rf(rt2x00dev, RF2820) &&
1878 !rt2x00_rf(rt2x00dev, RF2850) &&
1879 !rt2x00_rf(rt2x00dev, RF2720) &&
1880 !rt2x00_rf(rt2x00dev, RF2750) &&
1881 !rt2x00_rf(rt2x00dev, RF3020) &&
1882 !rt2x00_rf(rt2x00dev, RF2020) &&
1883 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01001884 !rt2x00_rf(rt2x00dev, RF3022) &&
1885 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01001886 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
1887 return -ENODEV;
1888 }
1889
1890 /*
1891 * Identify default antenna configuration.
1892 */
1893 rt2x00dev->default_ant.tx =
1894 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
1895 rt2x00dev->default_ant.rx =
1896 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
1897
1898 /*
1899 * Read frequency offset and RF programming sequence.
1900 */
1901 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
1902 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
1903
1904 /*
1905 * Read external LNA informations.
1906 */
1907 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1908
1909 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
1910 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
1911 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
1912 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
1913
1914 /*
1915 * Detect if this device has an hardware controlled radio.
1916 */
1917 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
1918 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
1919
1920 /*
1921 * Store led settings, for correct led behaviour.
1922 */
1923#ifdef CONFIG_RT2X00_LIB_LEDS
1924 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
1925 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
1926 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
1927
1928 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
1929#endif /* CONFIG_RT2X00_LIB_LEDS */
1930
1931 return 0;
1932}
1933EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
1934
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01001935/*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01001936 * RF value list for rt28x0
1937 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
1938 */
1939static const struct rf_channel rf_vals[] = {
1940 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
1941 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
1942 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
1943 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
1944 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
1945 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
1946 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
1947 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
1948 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
1949 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
1950 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
1951 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
1952 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
1953 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
1954
1955 /* 802.11 UNI / HyperLan 2 */
1956 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
1957 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
1958 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
1959 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
1960 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
1961 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
1962 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
1963 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
1964 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
1965 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
1966 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
1967 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
1968
1969 /* 802.11 HyperLan 2 */
1970 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
1971 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
1972 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
1973 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
1974 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
1975 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
1976 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
1977 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
1978 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
1979 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
1980 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
1981 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
1982 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
1983 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
1984 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
1985 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
1986
1987 /* 802.11 UNII */
1988 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
1989 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
1990 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
1991 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
1992 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
1993 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
1994 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
1995 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
1996 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
1997 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
1998 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
1999
2000 /* 802.11 Japan */
2001 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2002 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2003 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2004 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2005 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2006 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2007 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2008};
2009
2010/*
2011 * RF value list for rt3070
2012 * Supports: 2.4 GHz
2013 */
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01002014static const struct rf_channel rf_vals_302x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002015 {1, 241, 2, 2 },
2016 {2, 241, 2, 7 },
2017 {3, 242, 2, 2 },
2018 {4, 242, 2, 7 },
2019 {5, 243, 2, 2 },
2020 {6, 243, 2, 7 },
2021 {7, 244, 2, 2 },
2022 {8, 244, 2, 7 },
2023 {9, 245, 2, 2 },
2024 {10, 245, 2, 7 },
2025 {11, 246, 2, 2 },
2026 {12, 246, 2, 7 },
2027 {13, 247, 2, 2 },
2028 {14, 248, 2, 4 },
2029};
2030
2031int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2032{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002033 struct hw_mode_spec *spec = &rt2x00dev->spec;
2034 struct channel_info *info;
2035 char *tx_power1;
2036 char *tx_power2;
2037 unsigned int i;
2038 u16 eeprom;
2039
2040 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002041 * Disable powersaving as default on PCI devices.
2042 */
2043 if (rt2x00_intf_is_pci(rt2x00dev))
2044 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2045
2046 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002047 * Initialize all hw fields.
2048 */
2049 rt2x00dev->hw->flags =
2050 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2051 IEEE80211_HW_SIGNAL_DBM |
2052 IEEE80211_HW_SUPPORTS_PS |
2053 IEEE80211_HW_PS_NULLFUNC_STACK;
2054
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002055 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2056 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2057 rt2x00_eeprom_addr(rt2x00dev,
2058 EEPROM_MAC_ADDR_0));
2059
2060 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2061
2062 /*
2063 * Initialize hw_mode information.
2064 */
2065 spec->supported_bands = SUPPORT_BAND_2GHZ;
2066 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2067
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002068 if (rt2x00_rf(rt2x00dev, RF2820) ||
2069 rt2x00_rf(rt2x00dev, RF2720) ||
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002070 rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002071 spec->num_channels = 14;
2072 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002073 } else if (rt2x00_rf(rt2x00dev, RF2850) || rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002074 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2075 spec->num_channels = ARRAY_SIZE(rf_vals);
2076 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002077 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2078 rt2x00_rf(rt2x00dev, RF2020) ||
2079 rt2x00_rf(rt2x00dev, RF3021) ||
2080 rt2x00_rf(rt2x00dev, RF3022)) {
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01002081 spec->num_channels = ARRAY_SIZE(rf_vals_302x);
2082 spec->channels = rf_vals_302x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002083 }
2084
2085 /*
2086 * Initialize HT information.
2087 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002088 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002089 spec->ht.ht_supported = true;
2090 else
2091 spec->ht.ht_supported = false;
2092
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002093 spec->ht.cap =
2094 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
2095 IEEE80211_HT_CAP_GRN_FLD |
2096 IEEE80211_HT_CAP_SGI_20 |
2097 IEEE80211_HT_CAP_SGI_40 |
2098 IEEE80211_HT_CAP_TX_STBC |
Johannes Berg9a418af2009-12-17 13:55:48 +01002099 IEEE80211_HT_CAP_RX_STBC;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002100 spec->ht.ampdu_factor = 3;
2101 spec->ht.ampdu_density = 4;
2102 spec->ht.mcs.tx_params =
2103 IEEE80211_HT_MCS_TX_DEFINED |
2104 IEEE80211_HT_MCS_TX_RX_DIFF |
2105 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2106 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2107
2108 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2109 case 3:
2110 spec->ht.mcs.rx_mask[2] = 0xff;
2111 case 2:
2112 spec->ht.mcs.rx_mask[1] = 0xff;
2113 case 1:
2114 spec->ht.mcs.rx_mask[0] = 0xff;
2115 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2116 break;
2117 }
2118
2119 /*
2120 * Create channel information array
2121 */
2122 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2123 if (!info)
2124 return -ENOMEM;
2125
2126 spec->channels_info = info;
2127
2128 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2129 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2130
2131 for (i = 0; i < 14; i++) {
2132 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2133 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2134 }
2135
2136 if (spec->num_channels > 14) {
2137 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2138 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2139
2140 for (i = 14; i < spec->num_channels; i++) {
2141 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2142 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2143 }
2144 }
2145
2146 return 0;
2147}
2148EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
2149
2150/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002151 * IEEE80211 stack callback functions.
2152 */
2153static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2154 u32 *iv32, u16 *iv16)
2155{
2156 struct rt2x00_dev *rt2x00dev = hw->priv;
2157 struct mac_iveiv_entry iveiv_entry;
2158 u32 offset;
2159
2160 offset = MAC_IVEIV_ENTRY(hw_key_idx);
2161 rt2800_register_multiread(rt2x00dev, offset,
2162 &iveiv_entry, sizeof(iveiv_entry));
2163
Julia Lawall855da5e2009-12-13 17:07:45 +01002164 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
2165 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002166}
2167
2168static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2169{
2170 struct rt2x00_dev *rt2x00dev = hw->priv;
2171 u32 reg;
2172 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2173
2174 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2175 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
2176 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2177
2178 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
2179 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
2180 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2181
2182 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
2183 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
2184 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2185
2186 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2187 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
2188 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2189
2190 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2191 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
2192 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2193
2194 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2195 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
2196 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2197
2198 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2199 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
2200 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2201
2202 return 0;
2203}
2204
2205static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2206 const struct ieee80211_tx_queue_params *params)
2207{
2208 struct rt2x00_dev *rt2x00dev = hw->priv;
2209 struct data_queue *queue;
2210 struct rt2x00_field32 field;
2211 int retval;
2212 u32 reg;
2213 u32 offset;
2214
2215 /*
2216 * First pass the configuration through rt2x00lib, that will
2217 * update the queue settings and validate the input. After that
2218 * we are free to update the registers based on the value
2219 * in the queue parameter.
2220 */
2221 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2222 if (retval)
2223 return retval;
2224
2225 /*
2226 * We only need to perform additional register initialization
2227 * for WMM queues/
2228 */
2229 if (queue_idx >= 4)
2230 return 0;
2231
2232 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2233
2234 /* Update WMM TXOP register */
2235 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2236 field.bit_offset = (queue_idx & 1) * 16;
2237 field.bit_mask = 0xffff << field.bit_offset;
2238
2239 rt2800_register_read(rt2x00dev, offset, &reg);
2240 rt2x00_set_field32(&reg, field, queue->txop);
2241 rt2800_register_write(rt2x00dev, offset, reg);
2242
2243 /* Update WMM registers */
2244 field.bit_offset = queue_idx * 4;
2245 field.bit_mask = 0xf << field.bit_offset;
2246
2247 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
2248 rt2x00_set_field32(&reg, field, queue->aifs);
2249 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
2250
2251 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
2252 rt2x00_set_field32(&reg, field, queue->cw_min);
2253 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
2254
2255 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
2256 rt2x00_set_field32(&reg, field, queue->cw_max);
2257 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
2258
2259 /* Update EDCA registers */
2260 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2261
2262 rt2800_register_read(rt2x00dev, offset, &reg);
2263 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2264 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2265 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2266 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
2267 rt2800_register_write(rt2x00dev, offset, reg);
2268
2269 return 0;
2270}
2271
2272static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
2273{
2274 struct rt2x00_dev *rt2x00dev = hw->priv;
2275 u64 tsf;
2276 u32 reg;
2277
2278 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
2279 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
2280 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
2281 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2282
2283 return tsf;
2284}
2285
2286const struct ieee80211_ops rt2800_mac80211_ops = {
2287 .tx = rt2x00mac_tx,
2288 .start = rt2x00mac_start,
2289 .stop = rt2x00mac_stop,
2290 .add_interface = rt2x00mac_add_interface,
2291 .remove_interface = rt2x00mac_remove_interface,
2292 .config = rt2x00mac_config,
2293 .configure_filter = rt2x00mac_configure_filter,
2294 .set_tim = rt2x00mac_set_tim,
2295 .set_key = rt2x00mac_set_key,
2296 .get_stats = rt2x00mac_get_stats,
2297 .get_tkip_seq = rt2800_get_tkip_seq,
2298 .set_rts_threshold = rt2800_set_rts_threshold,
2299 .bss_info_changed = rt2x00mac_bss_info_changed,
2300 .conf_tx = rt2800_conf_tx,
2301 .get_tx_stats = rt2x00mac_get_tx_stats,
2302 .get_tsf = rt2800_get_tsf,
2303 .rfkill_poll = rt2x00mac_rfkill_poll,
2304};
2305EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);