blob: 50f5e9d0920382ce74e5a5678adc6c422fdd62d3 [file] [log] [blame]
Arnd Bergmann5d0769f2012-03-02 23:07:21 +00001/*
2 * Copyright 2012 Linaro Ltd
3 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
Linus Walleij90c40252013-05-29 19:15:39 +020012#include <dt-bindings/interrupt-controller/irq.h>
Lee Jones841cd0c2013-09-18 09:53:10 +010013#include <dt-bindings/mfd/dbx500-prcmu.h>
Ulf Hansson067adde2014-10-14 11:12:59 +020014#include <dt-bindings/arm/ux500_pm_domains.h>
Gabriel Fernandez807e8832013-05-27 15:30:53 +020015#include "skeleton.dtsi"
Arnd Bergmann5d0769f2012-03-02 23:07:21 +000016
17/ {
Linus Walleijbf64dd22015-08-03 09:26:41 +020018 cpus {
19 #address-cells = <1>;
20 #size-cells = <0>;
21 enable-method = "ste,dbx500-smp";
22
23 cpu-map {
24 cluster0 {
25 core0 {
26 cpu = <&CPU0>;
27 };
28 core1 {
29 cpu = <&CPU1>;
30 };
31 };
32 };
33 CPU0: cpu@300 {
34 device_type = "cpu";
35 compatible = "arm,cortex-a9";
36 reg = <0x300>;
37 };
38 CPU1: cpu@301 {
39 device_type = "cpu";
40 compatible = "arm,cortex-a9";
41 reg = <0x301>;
42 };
43 };
44
Gabriel Fernandezb1ba1432013-03-01 14:38:07 +010045 soc {
Arnd Bergmann5d0769f2012-03-02 23:07:21 +000046 #address-cells = <1>;
47 #size-cells = <1>;
Lee Jones7e0ce272012-03-15 16:46:17 +000048 compatible = "stericsson,db8500";
Lee Jonesdab64872012-03-07 17:22:30 +000049 interrupt-parent = <&intc>;
Arnd Bergmann5d0769f2012-03-02 23:07:21 +000050 ranges;
Lee Jones7e0ce272012-03-15 16:46:17 +000051
Linus Walleijb5574572015-04-16 09:08:15 +020052 ptm@801ae000 {
53 compatible = "arm,coresight-etm3x", "arm,primecell";
54 reg = <0x801ae000 0x1000>;
55
56 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
57 clock-names = "apb_pclk", "atclk";
58 cpu = <&CPU0>;
59 port {
60 ptm0_out_port: endpoint {
61 remote-endpoint = <&funnel_in_port0>;
62 };
63 };
64 };
65
66 ptm@801af000 {
67 compatible = "arm,coresight-etm3x", "arm,primecell";
68 reg = <0x801af000 0x1000>;
69
70 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
71 clock-names = "apb_pclk", "atclk";
72 cpu = <&CPU1>;
73 port {
74 ptm1_out_port: endpoint {
75 remote-endpoint = <&funnel_in_port1>;
76 };
77 };
78 };
79
80 funnel@801a6000 {
81 compatible = "arm,coresight-funnel", "arm,primecell";
82 reg = <0x801a6000 0x1000>;
83
84 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
85 clock-names = "apb_pclk", "atclk";
86 ports {
87 #address-cells = <1>;
88 #size-cells = <0>;
89
90 /* funnel output ports */
91 port@0 {
92 reg = <0>;
93 funnel_out_port: endpoint {
94 remote-endpoint =
95 <&replicator_in_port0>;
96 };
97 };
98
99 /* funnel input ports */
100 port@1 {
101 reg = <0>;
102 funnel_in_port0: endpoint {
103 slave-mode;
104 remote-endpoint = <&ptm0_out_port>;
105 };
106 };
107
108 port@2 {
109 reg = <1>;
110 funnel_in_port1: endpoint {
111 slave-mode;
112 remote-endpoint = <&ptm1_out_port>;
113 };
114 };
115 };
116 };
117
118 replicator {
119 compatible = "arm,coresight-replicator";
120 clocks = <&prcmu_clk PRCMU_APEATCLK>;
121 clock-names = "atclk";
122
123 ports {
124 #address-cells = <1>;
125 #size-cells = <0>;
126
127 /* replicator output ports */
128 port@0 {
129 reg = <0>;
130 replicator_out_port0: endpoint {
131 remote-endpoint = <&tpiu_in_port>;
132 };
133 };
134 port@1 {
135 reg = <1>;
136 replicator_out_port1: endpoint {
137 remote-endpoint = <&etb_in_port>;
138 };
139 };
140
141 /* replicator input port */
142 port@2 {
143 reg = <0>;
144 replicator_in_port0: endpoint {
145 slave-mode;
146 remote-endpoint = <&funnel_out_port>;
147 };
148 };
149 };
150 };
151
152 tpiu@80190000 {
153 compatible = "arm,coresight-tpiu", "arm,primecell";
154 reg = <0x80190000 0x1000>;
155
156 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
157 clock-names = "apb_pclk", "atclk";
158 port {
159 tpiu_in_port: endpoint {
160 slave-mode;
161 remote-endpoint = <&replicator_out_port0>;
162 };
163 };
164 };
165
166 etb@801a4000 {
167 compatible = "arm,coresight-etb10", "arm,primecell";
168 reg = <0x801a4000 0x1000>;
169
170 clocks = <&prcmu_clk PRCMU_APETRACECLK>, <&prcmu_clk PRCMU_APEATCLK>;
171 clock-names = "apb_pclk", "atclk";
172 port {
173 etb_in_port: endpoint {
174 slave-mode;
175 remote-endpoint = <&replicator_out_port1>;
176 };
177 };
178 };
179
Lee Jonesdab64872012-03-07 17:22:30 +0000180 intc: interrupt-controller@a0411000 {
181 compatible = "arm,cortex-a9-gic";
182 #interrupt-cells = <3>;
183 #address-cells = <1>;
184 interrupt-controller;
Lee Jonesdab64872012-03-07 17:22:30 +0000185 reg = <0xa0411000 0x1000>,
186 <0xa0410100 0x100>;
187 };
188
Linus Walleij48793412015-05-14 11:22:34 +0200189 scu@a04100000 {
190 compatible = "arm,cortex-a9-scu";
191 reg = <0xa0410000 0x100>;
192 };
193
Linus Walleij724814b2015-05-14 18:02:05 +0200194 /*
195 * The backup RAM is used for retention during sleep
196 * and various things like spin tables
197 */
198 backupram@80150000 {
199 compatible = "ste,dbx500-backupram";
200 reg = <0x80150000 0x2000>;
201 };
202
Lee Jonesf1949ea2012-03-08 09:02:02 +0000203 L2: l2-cache {
204 compatible = "arm,pl310-cache";
205 reg = <0xa0412000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200206 interrupts = <0 13 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesf1949ea2012-03-08 09:02:02 +0000207 cache-unified;
208 cache-level = <2>;
209 };
210
Lee Jones7e0ce272012-03-15 16:46:17 +0000211 pmu {
212 compatible = "arm,cortex-a9-pmu";
Linus Walleij90c40252013-05-29 19:15:39 +0200213 interrupts = <0 7 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000214 };
215
Ulf Hansson6c669352014-10-14 11:12:58 +0200216 pm_domains: pm_domains0 {
217 compatible = "stericsson,ux500-pm-domains";
218 #power-domain-cells = <1>;
219 };
Lee Jones8132ed12013-09-18 09:54:07 +0100220
Lee Jones841cd0c2013-09-18 09:53:10 +0100221 clocks {
222 compatible = "stericsson,u8500-clks";
Linus Walleij5dc0fe12015-07-30 15:19:25 +0200223 /*
224 * Registers for the CLKRST block on peripheral
225 * groups 1, 2, 3, 5, 6,
226 */
227 reg = <0x8012f000 0x1000>, <0x8011f000 0x1000>,
228 <0x8000f000 0x1000>, <0xa03ff000 0x1000>,
229 <0xa03cf000 0x1000>;
Lee Jones841cd0c2013-09-18 09:53:10 +0100230
231 prcmu_clk: prcmu-clock {
232 #clock-cells = <1>;
233 };
Lee Jonesfcbe5e92013-06-06 10:51:04 +0100234
235 prcc_pclk: prcc-periph-clock {
236 #clock-cells = <2>;
237 };
Lee Jones2588fea2013-06-06 10:52:50 +0100238
239 prcc_kclk: prcc-kernel-clock {
240 #clock-cells = <2>;
241 };
Lee Jones589d9832013-06-06 10:54:27 +0100242
243 rtc_clk: rtc32k-clock {
244 #clock-cells = <0>;
245 };
Lee Jones309012d2013-06-06 10:54:48 +0100246
247 smp_twd_clk: smp-twd-clock {
248 #clock-cells = <0>;
249 };
Lee Jones841cd0c2013-09-18 09:53:10 +0100250 };
251
Lee Jones8132ed12013-09-18 09:54:07 +0100252 mtu@a03c6000 {
253 /* Nomadik System Timer */
254 compatible = "st,nomadik-mtu";
255 reg = <0xa03c6000 0x1000>;
256 interrupts = <0 4 IRQ_TYPE_LEVEL_HIGH>;
257
258 clocks = <&prcmu_clk PRCMU_TIMCLK>, <&prcc_pclk 6 6>;
259 clock-names = "timclk", "apb_pclk";
260 };
261
Lee Jones71de5c42012-03-16 09:53:24 +0000262 timer@a0410600 {
263 compatible = "arm,cortex-a9-twd-timer";
264 reg = <0xa0410600 0x20>;
Linus Walleij90c40252013-05-29 19:15:39 +0200265 interrupts = <1 13 0x304>; /* IRQ level high per-CPU */
Lee Jonesa8acb1e2013-06-05 12:26:52 +0100266
267 clocks = <&smp_twd_clk>;
Lee Jones71de5c42012-03-16 09:53:24 +0000268 };
269
Linus Walleij48793412015-05-14 11:22:34 +0200270 watchdog@a0410620 {
271 compatible = "arm,cortex-a9-twd-wdt";
272 reg = <0xa0410620 0x20>;
273 interrupts = <1 14 0x304>;
274 clocks = <&smp_twd_clk>;
275 };
276
Lee Jones7e0ce272012-03-15 16:46:17 +0000277 rtc@80154000 {
Lee Jonesddb3b992012-05-26 07:01:31 +0100278 compatible = "arm,rtc-pl031", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000279 reg = <0x80154000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200280 interrupts = <0 18 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesd299b5a2013-06-05 12:27:24 +0100281
282 clocks = <&rtc_clk>;
283 clock-names = "apb_pclk";
Lee Jones7e0ce272012-03-15 16:46:17 +0000284 };
285
286 gpio0: gpio@8012e000 {
287 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100288 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000289 reg = <0x8012e000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200290 interrupts = <0 119 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800291 interrupt-controller;
292 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100293 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000294 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100295 #gpio-cells = <2>;
296 gpio-bank = <0>;
Linus Walleijee041392015-07-23 09:09:49 +0200297 gpio-ranges = <&pinctrl 0 0 32>;
Lee Jones9d891072013-06-03 13:07:51 +0100298 clocks = <&prcc_pclk 1 9>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000299 };
300
301 gpio1: gpio@8012e080 {
302 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100303 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000304 reg = <0x8012e080 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200305 interrupts = <0 120 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800306 interrupt-controller;
307 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100308 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000309 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100310 #gpio-cells = <2>;
311 gpio-bank = <1>;
Linus Walleijee041392015-07-23 09:09:49 +0200312 gpio-ranges = <&pinctrl 0 32 5>;
Lee Jones9d891072013-06-03 13:07:51 +0100313 clocks = <&prcc_pclk 1 9>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000314 };
315
316 gpio2: gpio@8000e000 {
317 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100318 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000319 reg = <0x8000e000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200320 interrupts = <0 121 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800321 interrupt-controller;
322 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100323 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000324 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100325 #gpio-cells = <2>;
326 gpio-bank = <2>;
Linus Walleijee041392015-07-23 09:09:49 +0200327 gpio-ranges = <&pinctrl 0 64 32>;
Lee Jones9d891072013-06-03 13:07:51 +0100328 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000329 };
330
331 gpio3: gpio@8000e080 {
332 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100333 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000334 reg = <0x8000e080 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200335 interrupts = <0 122 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800336 interrupt-controller;
337 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100338 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000339 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100340 #gpio-cells = <2>;
341 gpio-bank = <3>;
Linus Walleijee041392015-07-23 09:09:49 +0200342 gpio-ranges = <&pinctrl 0 96 2>;
Lee Jones9d891072013-06-03 13:07:51 +0100343 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000344 };
345
346 gpio4: gpio@8000e100 {
347 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100348 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000349 reg = <0x8000e100 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200350 interrupts = <0 123 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800351 interrupt-controller;
352 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100353 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000354 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100355 #gpio-cells = <2>;
356 gpio-bank = <4>;
Linus Walleijee041392015-07-23 09:09:49 +0200357 gpio-ranges = <&pinctrl 0 128 32>;
Lee Jones9d891072013-06-03 13:07:51 +0100358 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000359 };
360
361 gpio5: gpio@8000e180 {
362 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100363 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000364 reg = <0x8000e180 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200365 interrupts = <0 124 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800366 interrupt-controller;
367 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100368 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000369 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100370 #gpio-cells = <2>;
371 gpio-bank = <5>;
Linus Walleijee041392015-07-23 09:09:49 +0200372 gpio-ranges = <&pinctrl 0 160 12>;
Lee Jones9d891072013-06-03 13:07:51 +0100373 clocks = <&prcc_pclk 3 8>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000374 };
375
376 gpio6: gpio@8011e000 {
377 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100378 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000379 reg = <0x8011e000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200380 interrupts = <0 125 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800381 interrupt-controller;
382 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100383 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000384 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100385 #gpio-cells = <2>;
386 gpio-bank = <6>;
Linus Walleijee041392015-07-23 09:09:49 +0200387 gpio-ranges = <&pinctrl 0 192 32>;
Linus Walleijd5916402013-10-18 09:49:21 +0200388 clocks = <&prcc_pclk 2 11>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000389 };
390
391 gpio7: gpio@8011e080 {
392 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100393 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000394 reg = <0x8011e080 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200395 interrupts = <0 126 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800396 interrupt-controller;
397 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100398 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000399 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100400 #gpio-cells = <2>;
401 gpio-bank = <7>;
Linus Walleijee041392015-07-23 09:09:49 +0200402 gpio-ranges = <&pinctrl 0 224 7>;
Linus Walleijd5916402013-10-18 09:49:21 +0200403 clocks = <&prcc_pclk 2 11>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000404 };
405
406 gpio8: gpio@a03fe000 {
407 compatible = "stericsson,db8500-gpio",
Lee Jonesfd9a80b2012-04-13 15:05:03 +0100408 "st,nomadik-gpio";
Lee Jones7e0ce272012-03-15 16:46:17 +0000409 reg = <0xa03fe000 0x80>;
Linus Walleij90c40252013-05-29 19:15:39 +0200410 interrupts = <0 127 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones93b56982012-05-29 14:17:36 +0800411 interrupt-controller;
412 #interrupt-cells = <2>;
Lee Jones61be4982012-06-14 11:16:03 +0100413 st,supports-sleepmode;
Lee Jones7e0ce272012-03-15 16:46:17 +0000414 gpio-controller;
Lee Jonesc0b133b2012-04-13 15:05:05 +0100415 #gpio-cells = <2>;
416 gpio-bank = <8>;
Linus Walleijee041392015-07-23 09:09:49 +0200417 gpio-ranges = <&pinctrl 0 256 12>;
Linus Walleij84873cb2013-10-18 09:45:07 +0200418 clocks = <&prcc_pclk 5 1>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000419 };
420
Linus Walleijee041392015-07-23 09:09:49 +0200421 pinctrl: pinctrl {
Lee Jones818d99a2013-05-22 15:22:55 +0100422 compatible = "stericsson,db8500-pinctrl";
Linus Walleijee041392015-07-23 09:09:49 +0200423 nomadik-gpio-chips = <&gpio0>, <&gpio1>, <&gpio2>, <&gpio3>,
424 <&gpio4>, <&gpio5>, <&gpio6>, <&gpio7>,
425 <&gpio8>;
Lee Jones8979cfe2013-01-11 15:45:28 +0000426 prcm = <&prcmu>;
Lee Jones5910de92012-05-26 06:25:36 +0100427 };
428
Lee Jonesb32dc862013-05-03 15:31:51 +0100429 usb_per5@a03e0000 {
Sebastian Andrzej Siewior4a6cd432013-08-20 18:40:27 +0200430 compatible = "stericsson,db8500-musb";
Lee Jones7e0ce272012-03-15 16:46:17 +0000431 reg = <0xa03e0000 0x10000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200432 interrupts = <0 23 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesb32dc862013-05-03 15:31:51 +0100433 interrupt-names = "mc";
434
435 dr_mode = "otg";
436
437 dmas = <&dma 38 0 0x2>, /* Logical - DevToMem */
438 <&dma 38 0 0x0>, /* Logical - MemToDev */
439 <&dma 37 0 0x2>, /* Logical - DevToMem */
440 <&dma 37 0 0x0>, /* Logical - MemToDev */
441 <&dma 36 0 0x2>, /* Logical - DevToMem */
442 <&dma 36 0 0x0>, /* Logical - MemToDev */
443 <&dma 19 0 0x2>, /* Logical - DevToMem */
444 <&dma 19 0 0x0>, /* Logical - MemToDev */
445 <&dma 18 0 0x2>, /* Logical - DevToMem */
446 <&dma 18 0 0x0>, /* Logical - MemToDev */
447 <&dma 17 0 0x2>, /* Logical - DevToMem */
448 <&dma 17 0 0x0>, /* Logical - MemToDev */
449 <&dma 16 0 0x2>, /* Logical - DevToMem */
450 <&dma 16 0 0x0>, /* Logical - MemToDev */
451 <&dma 39 0 0x2>, /* Logical - DevToMem */
452 <&dma 39 0 0x0>; /* Logical - MemToDev */
453
454 dma-names = "iep_1_9", "oep_1_9",
455 "iep_2_10", "oep_2_10",
456 "iep_3_11", "oep_3_11",
457 "iep_4_12", "oep_4_12",
458 "iep_5_13", "oep_5_13",
459 "iep_6_14", "oep_6_14",
460 "iep_7_15", "oep_7_15",
461 "iep_8", "oep_8";
Lee Jonese47339f2013-06-03 13:08:26 +0100462
463 clocks = <&prcc_pclk 5 0>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000464 };
465
Lee Jonesba074ae2013-05-03 15:31:48 +0100466 dma: dma-controller@801C0000 {
467 compatible = "stericsson,db8500-dma40", "stericsson,dma40";
Lee Jones7e0ce272012-03-15 16:46:17 +0000468 reg = <0x801C0000 0x1000 0x40010000 0x800>;
Lee Jones70d39a82013-05-03 15:31:47 +0100469 reg-names = "base", "lcpa";
Linus Walleij90c40252013-05-29 19:15:39 +0200470 interrupts = <0 25 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesba074ae2013-05-03 15:31:48 +0100471
472 #dma-cells = <3>;
Lee Jonesd37fcdb2013-05-03 15:31:52 +0100473 memcpy-channels = <56 57 58 59 60>;
Lee Jonese064cb22013-06-03 13:13:54 +0100474
475 clocks = <&prcmu_clk PRCMU_DMACLK>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000476 };
477
Lee Jones8979cfe2013-01-11 15:45:28 +0000478 prcmu: prcmu@80157000 {
Lee Jones7e0ce272012-03-15 16:46:17 +0000479 compatible = "stericsson,db8500-prcmu";
Linus Torvalds4d26aa32013-05-02 08:56:55 -0700480 reg = <0x80157000 0x2000>, <0x801b0000 0x8000>, <0x801b8000 0x1000>;
Lee Jonese73081d2013-03-26 10:26:15 +0000481 reg-names = "prcmu", "prcmu-tcpm", "prcmu-tcdm";
Linus Walleij90c40252013-05-29 19:15:39 +0200482 interrupts = <0 47 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000483 #address-cells = <1>;
Lee Jones3de3d742012-04-24 10:00:15 +0100484 #size-cells = <1>;
Lee Jonesc09090b2012-08-03 15:42:25 +0100485 interrupt-controller;
486 #interrupt-cells = <2>;
Lee Jones3de3d742012-04-24 10:00:15 +0100487 ranges;
488
Lee Jonesccf74f72012-05-28 16:50:49 +0800489 prcmu-timer-4@80157450 {
Lee Jones3de3d742012-04-24 10:00:15 +0100490 compatible = "stericsson,db8500-prcmu-timer-4";
491 reg = <0x80157450 0xC>;
492 };
Lee Jones7e0ce272012-03-15 16:46:17 +0000493
Lee Jones98585612013-09-18 16:07:44 +0100494 cpufreq {
495 compatible = "stericsson,cpufreq-ux500";
496 clocks = <&prcmu_clk PRCMU_ARMSS>;
497 clock-names = "armss";
498 status = "disabled";
499 };
500
hongbo.zhangdc1956b2012-11-15 18:56:43 +0800501 thermal@801573c0 {
502 compatible = "stericsson,db8500-thermal";
503 reg = <0x801573c0 0x40>;
Linus Walleij90c40252013-05-29 19:15:39 +0200504 interrupts = <21 IRQ_TYPE_LEVEL_HIGH>,
505 <22 IRQ_TYPE_LEVEL_HIGH>;
hongbo.zhangdc1956b2012-11-15 18:56:43 +0800506 interrupt-names = "IRQ_HOTMON_LOW", "IRQ_HOTMON_HIGH";
507 status = "disabled";
Lee Jones1d3f99f2013-06-06 12:21:15 +0100508 };
hongbo.zhangdc1956b2012-11-15 18:56:43 +0800509
Lee Jonese5999f22012-05-04 13:32:34 +0100510 db8500-prcmu-regulators {
511 compatible = "stericsson,db8500-prcmu-regulator";
512
513 // DB8500_REGULATOR_VAPE
514 db8500_vape_reg: db8500_vape {
Laxman Dewanganda268482012-06-20 17:53:05 +0530515 regulator-compatible = "db8500_vape";
Lee Jonese5999f22012-05-04 13:32:34 +0100516 regulator-always-on;
517 };
518
519 // DB8500_REGULATOR_VARM
520 db8500_varm_reg: db8500_varm {
Laxman Dewanganda268482012-06-20 17:53:05 +0530521 regulator-compatible = "db8500_varm";
Lee Jonese5999f22012-05-04 13:32:34 +0100522 };
523
524 // DB8500_REGULATOR_VMODEM
525 db8500_vmodem_reg: db8500_vmodem {
Laxman Dewanganda268482012-06-20 17:53:05 +0530526 regulator-compatible = "db8500_vmodem";
Lee Jonese5999f22012-05-04 13:32:34 +0100527 };
528
529 // DB8500_REGULATOR_VPLL
530 db8500_vpll_reg: db8500_vpll {
Laxman Dewanganda268482012-06-20 17:53:05 +0530531 regulator-compatible = "db8500_vpll";
Lee Jonese5999f22012-05-04 13:32:34 +0100532 };
533
534 // DB8500_REGULATOR_VSMPS1
535 db8500_vsmps1_reg: db8500_vsmps1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530536 regulator-compatible = "db8500_vsmps1";
Lee Jonese5999f22012-05-04 13:32:34 +0100537 };
538
539 // DB8500_REGULATOR_VSMPS2
540 db8500_vsmps2_reg: db8500_vsmps2 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530541 regulator-compatible = "db8500_vsmps2";
Lee Jonese5999f22012-05-04 13:32:34 +0100542 };
543
544 // DB8500_REGULATOR_VSMPS3
545 db8500_vsmps3_reg: db8500_vsmps3 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530546 regulator-compatible = "db8500_vsmps3";
Lee Jonese5999f22012-05-04 13:32:34 +0100547 };
548
549 // DB8500_REGULATOR_VRF1
550 db8500_vrf1_reg: db8500_vrf1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530551 regulator-compatible = "db8500_vrf1";
Lee Jonese5999f22012-05-04 13:32:34 +0100552 };
553
554 // DB8500_REGULATOR_SWITCH_SVAMMDSP
555 db8500_sva_mmdsp_reg: db8500_sva_mmdsp {
Laxman Dewanganda268482012-06-20 17:53:05 +0530556 regulator-compatible = "db8500_sva_mmdsp";
Lee Jonese5999f22012-05-04 13:32:34 +0100557 };
558
559 // DB8500_REGULATOR_SWITCH_SVAMMDSPRET
560 db8500_sva_mmdsp_ret_reg: db8500_sva_mmdsp_ret {
Laxman Dewanganda268482012-06-20 17:53:05 +0530561 regulator-compatible = "db8500_sva_mmdsp_ret";
Lee Jonese5999f22012-05-04 13:32:34 +0100562 };
563
564 // DB8500_REGULATOR_SWITCH_SVAPIPE
565 db8500_sva_pipe_reg: db8500_sva_pipe {
Laxman Dewanganda268482012-06-20 17:53:05 +0530566 regulator-compatible = "db8500_sva_pipe";
Lee Jonese5999f22012-05-04 13:32:34 +0100567 };
568
569 // DB8500_REGULATOR_SWITCH_SIAMMDSP
570 db8500_sia_mmdsp_reg: db8500_sia_mmdsp {
Laxman Dewanganda268482012-06-20 17:53:05 +0530571 regulator-compatible = "db8500_sia_mmdsp";
Lee Jonese5999f22012-05-04 13:32:34 +0100572 };
573
574 // DB8500_REGULATOR_SWITCH_SIAMMDSPRET
575 db8500_sia_mmdsp_ret_reg: db8500_sia_mmdsp_ret {
Lee Jonese5999f22012-05-04 13:32:34 +0100576 };
577
578 // DB8500_REGULATOR_SWITCH_SIAPIPE
579 db8500_sia_pipe_reg: db8500_sia_pipe {
Laxman Dewanganda268482012-06-20 17:53:05 +0530580 regulator-compatible = "db8500_sia_pipe";
Lee Jonese5999f22012-05-04 13:32:34 +0100581 };
582
583 // DB8500_REGULATOR_SWITCH_SGA
584 db8500_sga_reg: db8500_sga {
Laxman Dewanganda268482012-06-20 17:53:05 +0530585 regulator-compatible = "db8500_sga";
Lee Jonese5999f22012-05-04 13:32:34 +0100586 vin-supply = <&db8500_vape_reg>;
587 };
588
589 // DB8500_REGULATOR_SWITCH_B2R2_MCDE
590 db8500_b2r2_mcde_reg: db8500_b2r2_mcde {
Laxman Dewanganda268482012-06-20 17:53:05 +0530591 regulator-compatible = "db8500_b2r2_mcde";
Lee Jonese5999f22012-05-04 13:32:34 +0100592 vin-supply = <&db8500_vape_reg>;
593 };
594
595 // DB8500_REGULATOR_SWITCH_ESRAM12
596 db8500_esram12_reg: db8500_esram12 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530597 regulator-compatible = "db8500_esram12";
Lee Jonese5999f22012-05-04 13:32:34 +0100598 };
599
600 // DB8500_REGULATOR_SWITCH_ESRAM12RET
601 db8500_esram12_ret_reg: db8500_esram12_ret {
Laxman Dewanganda268482012-06-20 17:53:05 +0530602 regulator-compatible = "db8500_esram12_ret";
Lee Jonese5999f22012-05-04 13:32:34 +0100603 };
604
605 // DB8500_REGULATOR_SWITCH_ESRAM34
606 db8500_esram34_reg: db8500_esram34 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530607 regulator-compatible = "db8500_esram34";
Lee Jonese5999f22012-05-04 13:32:34 +0100608 };
609
610 // DB8500_REGULATOR_SWITCH_ESRAM34RET
611 db8500_esram34_ret_reg: db8500_esram34_ret {
Laxman Dewanganda268482012-06-20 17:53:05 +0530612 regulator-compatible = "db8500_esram34_ret";
Lee Jonese5999f22012-05-04 13:32:34 +0100613 };
614 };
615
Arnd Bergmannd52701d32013-03-12 09:39:01 +0100616 ab8500 {
Lee Jones7e0ce272012-03-15 16:46:17 +0000617 compatible = "stericsson,ab8500";
Lee Jones8d4c6d42012-08-03 20:37:35 +0100618 interrupt-parent = <&intc>;
Linus Walleij90c40252013-05-29 19:15:39 +0200619 interrupts = <0 40 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones732973c2012-05-29 10:49:33 +0800620 interrupt-controller;
621 #interrupt-cells = <2>;
Lee Jones4a85c7f2012-05-29 14:29:53 +0800622
Lee Jones348f3bc2013-06-18 09:51:57 +0100623 ab8500_gpio: ab8500-gpio {
624 gpio-controller;
625 #gpio-cells = <2>;
626 };
627
Lee Jonesd4b29ac2012-05-26 07:03:48 +0100628 ab8500-rtc {
629 compatible = "stericsson,ab8500-rtc";
Linus Walleij90c40252013-05-29 19:15:39 +0200630 interrupts = <17 IRQ_TYPE_LEVEL_HIGH
631 18 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesd4b29ac2012-05-26 07:03:48 +0100632 interrupt-names = "60S", "ALARM";
633 };
634
Lee Jones4eda9122012-05-28 16:59:26 +0800635 ab8500-gpadc {
636 compatible = "stericsson,ab8500-gpadc";
Linus Walleij90c40252013-05-29 19:15:39 +0200637 interrupts = <32 IRQ_TYPE_LEVEL_HIGH
638 39 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones4eda9122012-05-28 16:59:26 +0800639 interrupt-names = "HW_CONV_END", "SW_CONV_END";
640 vddadc-supply = <&ab8500_ldo_tvout_reg>;
641 };
642
Rajanikanth H.Ve0f1abe2012-11-18 18:45:41 -0800643 ab8500_battery: ab8500_battery {
644 stericsson,battery-type = "LIPO";
645 thermistor-on-batctrl;
646 };
647
648 ab8500_fg {
649 compatible = "stericsson,ab8500-fg";
650 battery = <&ab8500_battery>;
651 };
652
Rajanikanth H.Vbd9e8ab2012-11-18 19:16:58 -0800653 ab8500_btemp {
654 compatible = "stericsson,ab8500-btemp";
655 battery = <&ab8500_battery>;
656 };
657
Rajanikanth H.V4aef72d2012-11-18 19:17:47 -0800658 ab8500_charger {
659 compatible = "stericsson,ab8500-charger";
660 battery = <&ab8500_battery>;
661 vddadc-supply = <&ab8500_ldo_tvout_reg>;
662 };
663
Rajanikanth H.Va12810a2012-10-31 15:40:33 +0000664 ab8500_chargalg {
665 compatible = "stericsson,ab8500-chargalg";
666 battery = <&ab8500_battery>;
667 };
668
Rajanikanth H.Ve0f1abe2012-11-18 18:45:41 -0800669 ab8500_usb {
Lee Jonesee189ce2012-05-03 14:40:24 +0100670 compatible = "stericsson,ab8500-usb";
Linus Walleij90c40252013-05-29 19:15:39 +0200671 interrupts = < 90 IRQ_TYPE_LEVEL_HIGH
672 96 IRQ_TYPE_LEVEL_HIGH
673 14 IRQ_TYPE_LEVEL_HIGH
674 15 IRQ_TYPE_LEVEL_HIGH
675 79 IRQ_TYPE_LEVEL_HIGH
676 74 IRQ_TYPE_LEVEL_HIGH
677 75 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesee189ce2012-05-03 14:40:24 +0100678 interrupt-names = "ID_WAKEUP_R",
679 "ID_WAKEUP_F",
680 "VBUS_DET_F",
681 "VBUS_DET_R",
682 "USB_LINK_STATUS",
683 "USB_ADP_PROBE_PLUG",
684 "USB_ADP_PROBE_UNPLUG";
Fabio Baltieri99b38ee2013-04-09 11:16:56 +0200685 vddulpivio18-supply = <&ab8500_ldo_intcore_reg>;
Lee Jonesee189ce2012-05-03 14:40:24 +0100686 v-ape-supply = <&db8500_vape_reg>;
687 musb_1v8-supply = <&db8500_vsmps2_reg>;
688 };
689
Lee Jones12cb7bd2012-05-02 08:45:40 +0100690 ab8500-ponkey {
Lee Jones74630702012-08-09 13:00:12 +0100691 compatible = "stericsson,ab8500-poweron-key";
Linus Walleij90c40252013-05-29 19:15:39 +0200692 interrupts = <6 IRQ_TYPE_LEVEL_HIGH
693 7 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones12cb7bd2012-05-02 08:45:40 +0100694 interrupt-names = "ONKEY_DBF", "ONKEY_DBR";
695 };
696
Lee Jones401cd1b2012-05-03 12:53:55 +0100697 ab8500-sysctrl {
698 compatible = "stericsson,ab8500-sysctrl";
699 };
700
Lee Jones78451de2012-05-03 13:03:59 +0100701 ab8500-pwm {
702 compatible = "stericsson,ab8500-pwm";
703 };
704
Lee Jones215891e2012-05-01 16:11:19 +0100705 ab8500-debugfs {
706 compatible = "stericsson,ab8500-debug";
707 };
Lee Jones4a85c7f2012-05-29 14:29:53 +0800708
Lee Jones9c06af32012-07-25 12:50:13 +0100709 codec: ab8500-codec {
710 compatible = "stericsson,ab8500-codec";
711
Fabio Baltierif99808a62013-05-30 15:27:43 +0200712 V-AUD-supply = <&ab8500_ldo_audio_reg>;
713 V-AMIC1-supply = <&ab8500_ldo_anamic1_reg>;
714 V-AMIC2-supply = <&ab8500_ldo_anamic2_reg>;
715 V-DMIC-supply = <&ab8500_ldo_dmic_reg>;
716
Lee Jones9c06af32012-07-25 12:50:13 +0100717 stericsson,earpeice-cmv = <950>; /* Units in mV. */
718 };
719
Lee Jones62ebfe62013-06-07 17:11:19 +0100720 ext_regulators: ab8500-ext-regulators {
721 compatible = "stericsson,ab8500-ext-regulator";
722
723 ab8500_ext1_reg: ab8500_ext1 {
724 regulator-compatible = "ab8500_ext1";
725 regulator-min-microvolt = <1800000>;
726 regulator-max-microvolt = <1800000>;
727 regulator-boot-on;
728 regulator-always-on;
729 };
730
731 ab8500_ext2_reg: ab8500_ext2 {
732 regulator-compatible = "ab8500_ext2";
733 regulator-min-microvolt = <1360000>;
734 regulator-max-microvolt = <1360000>;
735 regulator-boot-on;
736 regulator-always-on;
737 };
738
739 ab8500_ext3_reg: ab8500_ext3 {
740 regulator-compatible = "ab8500_ext3";
741 regulator-min-microvolt = <3400000>;
742 regulator-max-microvolt = <3400000>;
743 regulator-boot-on;
744 };
745 };
746
Lee Jones4a85c7f2012-05-29 14:29:53 +0800747 ab8500-regulators {
748 compatible = "stericsson,ab8500-regulator";
Lee Jones75f0999a2013-06-07 17:11:20 +0100749 vin-supply = <&ab8500_ext3_reg>;
Lee Jones4a85c7f2012-05-29 14:29:53 +0800750
751 // supplies to the display/camera
752 ab8500_ldo_aux1_reg: ab8500_ldo_aux1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530753 regulator-compatible = "ab8500_ldo_aux1";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800754 regulator-min-microvolt = <2500000>;
755 regulator-max-microvolt = <2900000>;
756 regulator-boot-on;
757 /* BUG: If turned off MMC will be affected. */
758 regulator-always-on;
759 };
760
761 // supplies to the on-board eMMC
762 ab8500_ldo_aux2_reg: ab8500_ldo_aux2 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530763 regulator-compatible = "ab8500_ldo_aux2";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800764 regulator-min-microvolt = <1100000>;
765 regulator-max-microvolt = <3300000>;
766 };
767
768 // supply for VAUX3; SDcard slots
769 ab8500_ldo_aux3_reg: ab8500_ldo_aux3 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530770 regulator-compatible = "ab8500_ldo_aux3";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800771 regulator-min-microvolt = <1100000>;
772 regulator-max-microvolt = <3300000>;
773 };
774
775 // supply for v-intcore12; VINTCORE12 LDO
Fabio Baltieri99b38ee2013-04-09 11:16:56 +0200776 ab8500_ldo_intcore_reg: ab8500_ldo_intcore {
777 regulator-compatible = "ab8500_ldo_intcore";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800778 };
779
780 // supply for tvout; gpadc; TVOUT LDO
781 ab8500_ldo_tvout_reg: ab8500_ldo_tvout {
Laxman Dewanganda268482012-06-20 17:53:05 +0530782 regulator-compatible = "ab8500_ldo_tvout";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800783 };
784
785 // supply for ab8500-usb; USB LDO
786 ab8500_ldo_usb_reg: ab8500_ldo_usb {
Laxman Dewanganda268482012-06-20 17:53:05 +0530787 regulator-compatible = "ab8500_ldo_usb";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800788 };
789
790 // supply for ab8500-vaudio; VAUDIO LDO
791 ab8500_ldo_audio_reg: ab8500_ldo_audio {
Laxman Dewanganda268482012-06-20 17:53:05 +0530792 regulator-compatible = "ab8500_ldo_audio";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800793 };
794
Fabio Baltieri4aa44872013-05-30 15:27:41 +0200795 // supply for v-anamic1 VAMIC1 LDO
Lee Jones4a85c7f2012-05-29 14:29:53 +0800796 ab8500_ldo_anamic1_reg: ab8500_ldo_anamic1 {
Laxman Dewanganda268482012-06-20 17:53:05 +0530797 regulator-compatible = "ab8500_ldo_anamic1";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800798 };
799
800 // supply for v-amic2; VAMIC2 LDO; reuse constants for AMIC1
Fabio Baltieri5510ed92013-05-30 15:27:42 +0200801 ab8500_ldo_anamic2_reg: ab8500_ldo_anamic2 {
802 regulator-compatible = "ab8500_ldo_anamic2";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800803 };
804
805 // supply for v-dmic; VDMIC LDO
806 ab8500_ldo_dmic_reg: ab8500_ldo_dmic {
Laxman Dewanganda268482012-06-20 17:53:05 +0530807 regulator-compatible = "ab8500_ldo_dmic";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800808 };
809
810 // supply for U8500 CSI/DSI; VANA LDO
811 ab8500_ldo_ana_reg: ab8500_ldo_ana {
Laxman Dewanganda268482012-06-20 17:53:05 +0530812 regulator-compatible = "ab8500_ldo_ana";
Lee Jones4a85c7f2012-05-29 14:29:53 +0800813 };
814 };
Lee Jones7e0ce272012-03-15 16:46:17 +0000815 };
816 };
817
818 i2c@80004000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100819 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000820 reg = <0x80004000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200821 interrupts = <0 21 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100822
Lee Jones7e0ce272012-03-15 16:46:17 +0000823 #address-cells = <1>;
824 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100825 v-i2c-supply = <&db8500_vape_reg>;
826
827 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100828 clocks = <&prcc_kclk 3 3>, <&prcc_pclk 3 3>;
829 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200830 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000831 };
832
833 i2c@80122000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100834 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000835 reg = <0x80122000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200836 interrupts = <0 22 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100837
Lee Jones7e0ce272012-03-15 16:46:17 +0000838 #address-cells = <1>;
839 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100840 v-i2c-supply = <&db8500_vape_reg>;
841
842 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100843
844 clocks = <&prcc_kclk 1 2>, <&prcc_pclk 1 2>;
845 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200846 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000847 };
848
849 i2c@80128000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100850 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000851 reg = <0x80128000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200852 interrupts = <0 55 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100853
Lee Jones7e0ce272012-03-15 16:46:17 +0000854 #address-cells = <1>;
855 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100856 v-i2c-supply = <&db8500_vape_reg>;
857
858 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100859
860 clocks = <&prcc_kclk 1 6>, <&prcc_pclk 1 6>;
861 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200862 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000863 };
864
865 i2c@80110000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100866 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000867 reg = <0x80110000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200868 interrupts = <0 12 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100869
Lee Jones7e0ce272012-03-15 16:46:17 +0000870 #address-cells = <1>;
871 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100872 v-i2c-supply = <&db8500_vape_reg>;
873
874 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100875
876 clocks = <&prcc_kclk 2 0>, <&prcc_pclk 2 0>;
877 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200878 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000879 };
880
881 i2c@8012a000 {
Lee Jonesd524fa72012-06-18 09:55:44 +0100882 compatible = "stericsson,db8500-i2c", "st,nomadik-i2c", "arm,primecell";
Lee Jones7e0ce272012-03-15 16:46:17 +0000883 reg = <0x8012a000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200884 interrupts = <0 51 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones35b33d22012-10-24 11:07:02 +0100885
Lee Jones7e0ce272012-03-15 16:46:17 +0000886 #address-cells = <1>;
887 #size-cells = <0>;
Lee Jonesd524fa72012-06-18 09:55:44 +0100888 v-i2c-supply = <&db8500_vape_reg>;
889
890 clock-frequency = <400000>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100891
Linus Walleij72b3e242013-10-18 10:39:58 +0200892 clocks = <&prcc_kclk 1 9>, <&prcc_pclk 1 10>;
Lee Jonesafd653e2013-06-03 13:15:22 +0100893 clock-names = "i2cclk", "apb_pclk";
Ulf Hansson29417fe2014-10-14 11:13:01 +0200894 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000895 };
896
897 ssp@80002000 {
898 compatible = "arm,pl022", "arm,primecell";
Lee Jonesc164fa62012-09-07 12:09:34 +0100899 reg = <0x80002000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200900 interrupts = <0 14 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000901 #address-cells = <1>;
902 #size-cells = <0>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200903 clocks = <&prcc_kclk 3 1>, <&prcc_pclk 3 1>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100904 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200905 dmas = <&dma 8 0 0x2>, /* Logical - DevToMem */
906 <&dma 8 0 0x0>; /* Logical - MemToDev */
907 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200908 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200909 };
910
911 ssp@80003000 {
912 compatible = "arm,pl022", "arm,primecell";
913 reg = <0x80003000 0x1000>;
914 interrupts = <0 52 IRQ_TYPE_LEVEL_HIGH>;
915 #address-cells = <1>;
916 #size-cells = <0>;
917 clocks = <&prcc_kclk 3 2>, <&prcc_pclk 3 2>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100918 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200919 dmas = <&dma 9 0 0x2>, /* Logical - DevToMem */
920 <&dma 9 0 0x0>; /* Logical - MemToDev */
921 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200922 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200923 };
924
925 spi@8011a000 {
926 compatible = "arm,pl022", "arm,primecell";
927 reg = <0x8011a000 0x1000>;
928 interrupts = <0 8 IRQ_TYPE_LEVEL_HIGH>;
929 #address-cells = <1>;
930 #size-cells = <0>;
931 /* Same clock wired to kernel and pclk */
932 clocks = <&prcc_pclk 2 8>, <&prcc_pclk 2 8>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100933 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200934 dmas = <&dma 0 0 0x2>, /* Logical - DevToMem */
935 <&dma 0 0 0x0>; /* Logical - MemToDev */
936 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200937 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200938 };
939
940 spi@80112000 {
941 compatible = "arm,pl022", "arm,primecell";
942 reg = <0x80112000 0x1000>;
943 interrupts = <0 96 IRQ_TYPE_LEVEL_HIGH>;
944 #address-cells = <1>;
945 #size-cells = <0>;
946 /* Same clock wired to kernel and pclk */
947 clocks = <&prcc_pclk 2 2>, <&prcc_pclk 2 2>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100948 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200949 dmas = <&dma 35 0 0x2>, /* Logical - DevToMem */
950 <&dma 35 0 0x0>; /* Logical - MemToDev */
951 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200952 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200953 };
954
955 spi@80111000 {
956 compatible = "arm,pl022", "arm,primecell";
957 reg = <0x80111000 0x1000>;
958 interrupts = <0 6 IRQ_TYPE_LEVEL_HIGH>;
959 #address-cells = <1>;
960 #size-cells = <0>;
961 /* Same clock wired to kernel and pclk */
962 clocks = <&prcc_pclk 2 1>, <&prcc_pclk 2 1>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100963 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200964 dmas = <&dma 33 0 0x2>, /* Logical - DevToMem */
965 <&dma 33 0 0x0>; /* Logical - MemToDev */
966 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200967 power-domains = <&pm_domains DOMAIN_VAPE>;
Linus Walleij6e1484c2013-10-18 10:25:52 +0200968 };
969
970 spi@80129000 {
971 compatible = "arm,pl022", "arm,primecell";
972 reg = <0x80129000 0x1000>;
973 interrupts = <0 49 IRQ_TYPE_LEVEL_HIGH>;
974 #address-cells = <1>;
975 #size-cells = <0>;
976 /* Same clock wired to kernel and pclk */
977 clocks = <&prcc_pclk 1 7>, <&prcc_pclk 1 7>;
Linus Walleij80fbe302014-02-24 13:30:15 +0100978 clock-names = "SSPCLK", "apb_pclk";
Linus Walleij6e1484c2013-10-18 10:25:52 +0200979 dmas = <&dma 40 0 0x2>, /* Logical - DevToMem */
980 <&dma 40 0 0x0>; /* Logical - MemToDev */
981 dma-names = "rx", "tx";
Ulf Hansson770e2f62014-10-14 11:13:00 +0200982 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones7e0ce272012-03-15 16:46:17 +0000983 };
984
Linus Walleij109978d2015-07-10 11:32:15 +0200985 ux500_serial0: uart@80120000 {
Lee Jones7e0ce272012-03-15 16:46:17 +0000986 compatible = "arm,pl011", "arm,primecell";
987 reg = <0x80120000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +0200988 interrupts = <0 11 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfbff01c2013-05-03 15:31:49 +0100989
990 dmas = <&dma 13 0 0x2>, /* Logical - DevToMem */
991 <&dma 13 0 0x0>; /* Logical - MemToDev */
992 dma-names = "rx", "tx";
993
Lee Jones5a323fb2013-06-03 13:17:17 +0100994 clocks = <&prcc_kclk 1 0>, <&prcc_pclk 1 0>;
995 clock-names = "uart", "apb_pclk";
996
Lee Jones7e0ce272012-03-15 16:46:17 +0000997 status = "disabled";
998 };
Lee Jonesfbff01c2013-05-03 15:31:49 +0100999
Linus Walleij109978d2015-07-10 11:32:15 +02001000 ux500_serial1: uart@80121000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001001 compatible = "arm,pl011", "arm,primecell";
1002 reg = <0x80121000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001003 interrupts = <0 19 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfbff01c2013-05-03 15:31:49 +01001004
1005 dmas = <&dma 12 0 0x2>, /* Logical - DevToMem */
1006 <&dma 12 0 0x0>; /* Logical - MemToDev */
1007 dma-names = "rx", "tx";
1008
Lee Jones5a323fb2013-06-03 13:17:17 +01001009 clocks = <&prcc_kclk 1 1>, <&prcc_pclk 1 1>;
1010 clock-names = "uart", "apb_pclk";
1011
Lee Jones7e0ce272012-03-15 16:46:17 +00001012 status = "disabled";
1013 };
Lee Jonesfbff01c2013-05-03 15:31:49 +01001014
Linus Walleij109978d2015-07-10 11:32:15 +02001015 ux500_serial2: uart@80007000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001016 compatible = "arm,pl011", "arm,primecell";
1017 reg = <0x80007000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001018 interrupts = <0 26 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfbff01c2013-05-03 15:31:49 +01001019
1020 dmas = <&dma 11 0 0x2>, /* Logical - DevToMem */
1021 <&dma 11 0 0x0>; /* Logical - MemToDev */
1022 dma-names = "rx", "tx";
1023
Lee Jones5a323fb2013-06-03 13:17:17 +01001024 clocks = <&prcc_kclk 3 6>, <&prcc_pclk 3 6>;
1025 clock-names = "uart", "apb_pclk";
1026
Lee Jones7e0ce272012-03-15 16:46:17 +00001027 status = "disabled";
1028 };
1029
Lee Jones81bf8c22012-09-26 12:55:56 +01001030 sdi0_per1@80126000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001031 compatible = "arm,pl18x", "arm,primecell";
1032 reg = <0x80126000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001033 interrupts = <0 60 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001034
1035 dmas = <&dma 29 0 0x2>, /* Logical - DevToMem */
1036 <&dma 29 0 0x0>; /* Logical - MemToDev */
1037 dma-names = "rx", "tx";
1038
Lee Jones604be892013-06-06 12:28:50 +01001039 clocks = <&prcc_kclk 1 5>, <&prcc_pclk 1 5>;
1040 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001041 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001042
Lee Jones7e0ce272012-03-15 16:46:17 +00001043 status = "disabled";
1044 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001045
Lee Jones81bf8c22012-09-26 12:55:56 +01001046 sdi1_per2@80118000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001047 compatible = "arm,pl18x", "arm,primecell";
1048 reg = <0x80118000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001049 interrupts = <0 50 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001050
1051 dmas = <&dma 32 0 0x2>, /* Logical - DevToMem */
1052 <&dma 32 0 0x0>; /* Logical - MemToDev */
1053 dma-names = "rx", "tx";
1054
Lee Jones604be892013-06-06 12:28:50 +01001055 clocks = <&prcc_kclk 2 4>, <&prcc_pclk 2 6>;
1056 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001057 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001058
Lee Jones7e0ce272012-03-15 16:46:17 +00001059 status = "disabled";
1060 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001061
Lee Jones81bf8c22012-09-26 12:55:56 +01001062 sdi2_per3@80005000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001063 compatible = "arm,pl18x", "arm,primecell";
1064 reg = <0x80005000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001065 interrupts = <0 41 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001066
1067 dmas = <&dma 28 0 0x2>, /* Logical - DevToMem */
1068 <&dma 28 0 0x0>; /* Logical - MemToDev */
1069 dma-names = "rx", "tx";
1070
Lee Jones604be892013-06-06 12:28:50 +01001071 clocks = <&prcc_kclk 3 4>, <&prcc_pclk 3 4>;
1072 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001073 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001074
Lee Jones7e0ce272012-03-15 16:46:17 +00001075 status = "disabled";
1076 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001077
Lee Jones81bf8c22012-09-26 12:55:56 +01001078 sdi3_per2@80119000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001079 compatible = "arm,pl18x", "arm,primecell";
1080 reg = <0x80119000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001081 interrupts = <0 59 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones604be892013-06-06 12:28:50 +01001082
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001083 dmas = <&dma 41 0 0x2>, /* Logical - DevToMem */
1084 <&dma 41 0 0x0>; /* Logical - MemToDev */
1085 dma-names = "rx", "tx";
1086
Lee Jones604be892013-06-06 12:28:50 +01001087 clocks = <&prcc_kclk 2 5>, <&prcc_pclk 2 7>;
1088 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001089 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001090
Lee Jones7e0ce272012-03-15 16:46:17 +00001091 status = "disabled";
1092 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001093
Lee Jones81bf8c22012-09-26 12:55:56 +01001094 sdi4_per2@80114000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001095 compatible = "arm,pl18x", "arm,primecell";
1096 reg = <0x80114000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001097 interrupts = <0 99 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones498315b92013-05-03 15:31:50 +01001098
1099 dmas = <&dma 42 0 0x2>, /* Logical - DevToMem */
1100 <&dma 42 0 0x0>; /* Logical - MemToDev */
1101 dma-names = "rx", "tx";
1102
Lee Jones604be892013-06-06 12:28:50 +01001103 clocks = <&prcc_kclk 2 2>, <&prcc_pclk 2 4>;
1104 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001105 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001106
Lee Jones7e0ce272012-03-15 16:46:17 +00001107 status = "disabled";
1108 };
Lee Jones76ff4e42012-10-24 11:10:05 +01001109
Lee Jones81bf8c22012-09-26 12:55:56 +01001110 sdi5_per3@80008000 {
Lee Jones7e0ce272012-03-15 16:46:17 +00001111 compatible = "arm,pl18x", "arm,primecell";
Lee Jones76ff4e42012-10-24 11:10:05 +01001112 reg = <0x80008000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001113 interrupts = <0 100 IRQ_TYPE_LEVEL_HIGH>;
Lee Jones604be892013-06-06 12:28:50 +01001114
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001115 dmas = <&dma 43 0 0x2>, /* Logical - DevToMem */
1116 <&dma 43 0 0x0>; /* Logical - MemToDev */
1117 dma-names = "rx", "tx";
1118
Lee Jones604be892013-06-06 12:28:50 +01001119 clocks = <&prcc_kclk 3 7>, <&prcc_pclk 3 7>;
1120 clock-names = "sdi", "apb_pclk";
Ulf Hansson067adde2014-10-14 11:12:59 +02001121 power-domains = <&pm_domains DOMAIN_VAPE>;
Lee Jones604be892013-06-06 12:28:50 +01001122
Lee Jones7e0ce272012-03-15 16:46:17 +00001123 status = "disabled";
1124 };
Lee Jonesbf76e062012-04-24 10:53:18 +01001125
Lee Jonesfe164522012-07-31 12:37:16 +01001126 msp0: msp@80123000 {
1127 compatible = "stericsson,ux500-msp-i2s";
1128 reg = <0x80123000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001129 interrupts = <0 31 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001130 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001131
Lee Jones618111c2013-11-06 10:16:16 +00001132 dmas = <&dma 31 0 0x12>, /* Logical - DevToMem - HighPrio */
1133 <&dma 31 0 0x10>; /* Logical - MemToDev - HighPrio */
1134 dma-names = "rx", "tx";
1135
Lee Jones133e6022013-06-03 13:18:00 +01001136 clocks = <&prcc_kclk 1 3>, <&prcc_pclk 1 3>;
1137 clock-names = "msp", "apb_pclk";
1138
Lee Jonesfe164522012-07-31 12:37:16 +01001139 status = "disabled";
1140 };
1141
1142 msp1: msp@80124000 {
1143 compatible = "stericsson,ux500-msp-i2s";
1144 reg = <0x80124000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001145 interrupts = <0 62 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001146 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001147
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001148 /* This DMA channel only exist on DB8500 v1 */
Lee Jones618111c2013-11-06 10:16:16 +00001149 dmas = <&dma 30 0 0x10>; /* Logical - MemToDev - HighPrio */
1150 dma-names = "tx";
1151
Lee Jones133e6022013-06-03 13:18:00 +01001152 clocks = <&prcc_kclk 1 4>, <&prcc_pclk 1 4>;
1153 clock-names = "msp", "apb_pclk";
1154
Lee Jonesfe164522012-07-31 12:37:16 +01001155 status = "disabled";
1156 };
1157
1158 // HDMI sound
1159 msp2: msp@80117000 {
1160 compatible = "stericsson,ux500-msp-i2s";
1161 reg = <0x80117000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001162 interrupts = <0 98 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001163 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001164
Lee Jones618111c2013-11-06 10:16:16 +00001165 dmas = <&dma 14 0 0x12>, /* Logical - DevToMem - HighPrio */
1166 <&dma 14 1 0x19>; /* Physical Chan 1 - MemToDev
1167 HighPrio - Fixed */
1168 dma-names = "rx", "tx";
1169
Lee Jones133e6022013-06-03 13:18:00 +01001170 clocks = <&prcc_kclk 2 3>, <&prcc_pclk 2 5>;
1171 clock-names = "msp", "apb_pclk";
1172
Lee Jonesfe164522012-07-31 12:37:16 +01001173 status = "disabled";
1174 };
1175
1176 msp3: msp@80125000 {
1177 compatible = "stericsson,ux500-msp-i2s";
1178 reg = <0x80125000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001179 interrupts = <0 62 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe164522012-07-31 12:37:16 +01001180 v-ape-supply = <&db8500_vape_reg>;
Lee Jones133e6022013-06-03 13:18:00 +01001181
Linus Walleij14cdf8c2014-06-11 10:45:50 +02001182 /* This DMA channel only exist on DB8500 v2 */
Lee Jones618111c2013-11-06 10:16:16 +00001183 dmas = <&dma 30 0 0x12>; /* Logical - DevToMem - HighPrio */
1184 dma-names = "rx";
1185
Lee Jones133e6022013-06-03 13:18:00 +01001186 clocks = <&prcc_kclk 1 10>, <&prcc_pclk 1 11>;
1187 clock-names = "msp", "apb_pclk";
1188
Lee Jonesfe164522012-07-31 12:37:16 +01001189 status = "disabled";
1190 };
1191
Lee Jonesbf76e062012-04-24 10:53:18 +01001192 external-bus@50000000 {
1193 compatible = "simple-bus";
1194 reg = <0x50000000 0x4000000>;
1195 #address-cells = <1>;
1196 #size-cells = <1>;
1197 ranges = <0 0x50000000 0x4000000>;
1198 status = "disabled";
1199 };
hongbo.zhangdc1956b2012-11-15 18:56:43 +08001200
1201 cpufreq-cooling {
1202 compatible = "stericsson,db8500-cpufreq-cooling";
1203 status = "disabled";
Lee Jonesd460d282013-09-18 16:05:04 +01001204 };
hongbo.zhangdc1956b2012-11-15 18:56:43 +08001205
Linus Walleij6e9a88a2013-11-14 15:21:00 +01001206 mcde@a0350000 {
1207 compatible = "stericsson,mcde";
1208 reg = <0xa0350000 0x1000>, /* MCDE */
1209 <0xa0351000 0x1000>, /* DSI link 1 */
1210 <0xa0352000 0x1000>, /* DSI link 2 */
1211 <0xa0353000 0x1000>; /* DSI link 3 */
1212 interrupts = <0 48 IRQ_TYPE_LEVEL_HIGH>;
1213 clocks = <&prcmu_clk PRCMU_MCDECLK>, /* Main MCDE clock */
1214 <&prcmu_clk PRCMU_LCDCLK>, /* LCD clock */
1215 <&prcmu_clk PRCMU_PLLDSI>, /* HDMI clock */
1216 <&prcmu_clk PRCMU_DSI0CLK>, /* DSI 0 */
1217 <&prcmu_clk PRCMU_DSI1CLK>, /* DSI 1 */
1218 <&prcmu_clk PRCMU_DSI0ESCCLK>, /* TVout clock 0 */
1219 <&prcmu_clk PRCMU_DSI1ESCCLK>, /* TVout clock 1 */
1220 <&prcmu_clk PRCMU_DSI2ESCCLK>; /* TVout clock 2 */
1221 };
1222
Lee Jonesfe2e9f92013-05-16 12:27:21 +01001223 cryp@a03cb000 {
1224 compatible = "stericsson,ux500-cryp";
1225 reg = <0xa03cb000 0x1000>;
Linus Walleij90c40252013-05-29 19:15:39 +02001226 interrupts = <0 15 IRQ_TYPE_LEVEL_HIGH>;
Lee Jonesfe2e9f92013-05-16 12:27:21 +01001227
1228 v-ape-supply = <&db8500_vape_reg>;
Lee Jonesd2f898c2013-09-18 16:05:52 +01001229 clocks = <&prcc_pclk 6 1>;
Lee Jonesfe2e9f92013-05-16 12:27:21 +01001230 };
Lee Jones61122cf2013-05-16 12:27:22 +01001231
1232 hash@a03c2000 {
1233 compatible = "stericsson,ux500-hash";
1234 reg = <0xa03c2000 0x1000>;
1235
1236 v-ape-supply = <&db8500_vape_reg>;
Lee Jones024cfe82013-09-18 16:07:27 +01001237 clocks = <&prcc_pclk 6 2>;
Lee Jones61122cf2013-05-16 12:27:22 +01001238 };
Arnd Bergmann5d0769f2012-03-02 23:07:21 +00001239 };
1240};