blob: 1afccae0420c34815e239d56d36cba6f9d50d929 [file] [log] [blame]
Quinn Jensen52c543f2007-07-09 22:06:53 +01001/*
Juergen Beisert259bcaa2008-07-05 10:02:54 +02002 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
17 * MA 02110-1301, USA.
Quinn Jensen52c543f2007-07-09 22:06:53 +010018 */
19
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010020#include <linux/module.h>
Juergen Beisert259bcaa2008-07-05 10:02:54 +020021#include <linux/irq.h>
Shawn Guo544496a2012-06-13 10:55:46 +080022#include <linux/irqdomain.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Shawn Guo544496a2012-06-13 10:55:46 +080024#include <linux/of.h>
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010025#include <asm/mach/irq.h>
Jason Liu98de0cb2011-11-03 17:31:26 +080026#include <asm/exception.h>
Quinn Jensen52c543f2007-07-09 22:06:53 +010027
Shawn Guoe3372472012-09-13 21:01:00 +080028#include "common.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080029#include "hardware.h"
Peter Hortoncdc3f102010-12-06 11:37:38 +000030#include "irq-common.h"
31
Sascha Hauer84c9fa42009-02-18 20:59:04 +010032#define AVIC_INTCNTL 0x00 /* int control reg */
33#define AVIC_NIMASK 0x04 /* int mask reg */
34#define AVIC_INTENNUM 0x08 /* int enable number reg */
35#define AVIC_INTDISNUM 0x0C /* int disable number reg */
36#define AVIC_INTENABLEH 0x10 /* int enable reg high */
37#define AVIC_INTENABLEL 0x14 /* int enable reg low */
38#define AVIC_INTTYPEH 0x18 /* int type reg high */
39#define AVIC_INTTYPEL 0x1C /* int type reg low */
40#define AVIC_NIPRIORITY(x) (0x20 + 4 * (7 - (x))) /* int priority */
41#define AVIC_NIVECSR 0x40 /* norm int vector/status */
42#define AVIC_FIVECSR 0x44 /* fast int vector/status */
43#define AVIC_INTSRCH 0x48 /* int source reg high */
44#define AVIC_INTSRCL 0x4C /* int source reg low */
45#define AVIC_INTFRCH 0x50 /* int force reg high */
46#define AVIC_INTFRCL 0x54 /* int force reg low */
47#define AVIC_NIPNDH 0x58 /* norm int pending high */
48#define AVIC_NIPNDL 0x5C /* norm int pending low */
49#define AVIC_FIPNDH 0x60 /* fast int pending high */
50#define AVIC_FIPNDL 0x64 /* fast int pending low */
51
Sascha Hauer5a24d692011-05-10 18:16:10 +020052#define AVIC_NUM_IRQS 64
53
Fabio Estevamae00ac72013-03-25 09:20:40 -030054static void __iomem *avic_base;
Shawn Guo544496a2012-06-13 10:55:46 +080055static struct irq_domain *domain;
Juergen Beisert259bcaa2008-07-05 10:02:54 +020056
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010057#ifdef CONFIG_FIQ
Alexander Shiyand1e1c312016-06-19 09:55:53 +030058static int avic_set_irq_fiq(unsigned int hwirq, unsigned int type)
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010059{
60 unsigned int irqt;
61
Alexander Shiyand1e1c312016-06-19 09:55:53 +030062 if (hwirq >= AVIC_NUM_IRQS)
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010063 return -EINVAL;
64
Alexander Shiyand1e1c312016-06-19 09:55:53 +030065 if (hwirq < AVIC_NUM_IRQS / 2) {
66 irqt = imx_readl(avic_base + AVIC_INTTYPEL) & ~(1 << hwirq);
67 imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEL);
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010068 } else {
Alexander Shiyand1e1c312016-06-19 09:55:53 +030069 hwirq -= AVIC_NUM_IRQS / 2;
70 irqt = imx_readl(avic_base + AVIC_INTTYPEH) & ~(1 << hwirq);
71 imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEH);
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010072 }
73
74 return 0;
75}
Paulius Zaleckasd7927e12008-11-14 11:01:39 +010076#endif /* CONFIG_FIQ */
77
Quinn Jensen52c543f2007-07-09 22:06:53 +010078
Hui Wang3439a392011-09-22 17:40:08 +080079static struct mxc_extra_irq avic_extra_irq = {
Peter Hortoncdc3f102010-12-06 11:37:38 +000080#ifdef CONFIG_FIQ
81 .set_irq_fiq = avic_set_irq_fiq,
82#endif
Quinn Jensen52c543f2007-07-09 22:06:53 +010083};
84
Hui Wang3439a392011-09-22 17:40:08 +080085#ifdef CONFIG_PM
Fabio Estevam5fe839d2013-02-05 15:36:16 -020086static u32 avic_saved_mask_reg[2];
87
Hui Wang3439a392011-09-22 17:40:08 +080088static void avic_irq_suspend(struct irq_data *d)
89{
90 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
91 struct irq_chip_type *ct = gc->chip_types;
Shawn Guo544496a2012-06-13 10:55:46 +080092 int idx = d->hwirq >> 5;
Hui Wang3439a392011-09-22 17:40:08 +080093
Johannes Bergc5531382016-01-27 17:59:35 +010094 avic_saved_mask_reg[idx] = imx_readl(avic_base + ct->regs.mask);
95 imx_writel(gc->wake_active, avic_base + ct->regs.mask);
Hui Wang3439a392011-09-22 17:40:08 +080096}
97
98static void avic_irq_resume(struct irq_data *d)
99{
100 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
101 struct irq_chip_type *ct = gc->chip_types;
Shawn Guo544496a2012-06-13 10:55:46 +0800102 int idx = d->hwirq >> 5;
Hui Wang3439a392011-09-22 17:40:08 +0800103
Johannes Bergc5531382016-01-27 17:59:35 +0100104 imx_writel(avic_saved_mask_reg[idx], avic_base + ct->regs.mask);
Hui Wang3439a392011-09-22 17:40:08 +0800105}
106
107#else
108#define avic_irq_suspend NULL
109#define avic_irq_resume NULL
110#endif
111
Shawn Guo544496a2012-06-13 10:55:46 +0800112static __init void avic_init_gc(int idx, unsigned int irq_start)
Hui Wang3439a392011-09-22 17:40:08 +0800113{
114 struct irq_chip_generic *gc;
115 struct irq_chip_type *ct;
Hui Wang3439a392011-09-22 17:40:08 +0800116
117 gc = irq_alloc_generic_chip("mxc-avic", 1, irq_start, avic_base,
118 handle_level_irq);
119 gc->private = &avic_extra_irq;
120 gc->wake_enabled = IRQ_MSK(32);
121
122 ct = gc->chip_types;
123 ct->chip.irq_mask = irq_gc_mask_clr_bit;
124 ct->chip.irq_unmask = irq_gc_mask_set_bit;
125 ct->chip.irq_ack = irq_gc_mask_clr_bit;
126 ct->chip.irq_set_wake = irq_gc_set_wake;
127 ct->chip.irq_suspend = avic_irq_suspend;
128 ct->chip.irq_resume = avic_irq_resume;
129 ct->regs.mask = !idx ? AVIC_INTENABLEL : AVIC_INTENABLEH;
130 ct->regs.ack = ct->regs.mask;
131
132 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
133}
134
Alexander Shiyan000bf9e2014-05-11 11:35:57 +0400135static void __exception_irq_entry avic_handle_irq(struct pt_regs *regs)
Sascha Hauerb6de9432011-09-20 14:28:17 +0200136{
137 u32 nivector;
138
139 do {
Johannes Bergc5531382016-01-27 17:59:35 +0100140 nivector = imx_readl(avic_base + AVIC_NIVECSR) >> 16;
Sascha Hauerb6de9432011-09-20 14:28:17 +0200141 if (nivector == 0xffff)
142 break;
143
Marc Zyngier9705ca32014-08-26 11:03:37 +0100144 handle_domain_irq(domain, nivector, regs);
Sascha Hauerb6de9432011-09-20 14:28:17 +0200145 } while (1);
146}
147
Robert Schwebel2c130fd2008-03-28 11:02:13 +0100148/*
Quinn Jensen52c543f2007-07-09 22:06:53 +0100149 * This function initializes the AVIC hardware and disables all the
150 * interrupts. It registers the interrupt enable and disable functions
151 * to the kernel for each interrupt source.
152 */
Sascha Hauerc5aa0ad2009-05-25 17:36:19 +0200153void __init mxc_init_irq(void __iomem *irqbase)
Quinn Jensen52c543f2007-07-09 22:06:53 +0100154{
Shawn Guo544496a2012-06-13 10:55:46 +0800155 struct device_node *np;
156 int irq_base;
Quinn Jensen52c543f2007-07-09 22:06:53 +0100157 int i;
Quinn Jensen52c543f2007-07-09 22:06:53 +0100158
Sascha Hauerc5aa0ad2009-05-25 17:36:19 +0200159 avic_base = irqbase;
Sascha Hauer84c9fa42009-02-18 20:59:04 +0100160
Quinn Jensen52c543f2007-07-09 22:06:53 +0100161 /* put the AVIC into the reset value with
162 * all interrupts disabled
163 */
Johannes Bergc5531382016-01-27 17:59:35 +0100164 imx_writel(0, avic_base + AVIC_INTCNTL);
165 imx_writel(0x1f, avic_base + AVIC_NIMASK);
Quinn Jensen52c543f2007-07-09 22:06:53 +0100166
167 /* disable all interrupts */
Johannes Bergc5531382016-01-27 17:59:35 +0100168 imx_writel(0, avic_base + AVIC_INTENABLEH);
169 imx_writel(0, avic_base + AVIC_INTENABLEL);
Quinn Jensen52c543f2007-07-09 22:06:53 +0100170
171 /* all IRQ no FIQ */
Johannes Bergc5531382016-01-27 17:59:35 +0100172 imx_writel(0, avic_base + AVIC_INTTYPEH);
173 imx_writel(0, avic_base + AVIC_INTTYPEL);
Hui Wang3439a392011-09-22 17:40:08 +0800174
Shawn Guo544496a2012-06-13 10:55:46 +0800175 irq_base = irq_alloc_descs(-1, 0, AVIC_NUM_IRQS, numa_node_id());
176 WARN_ON(irq_base < 0);
177
178 np = of_find_compatible_node(NULL, NULL, "fsl,avic");
179 domain = irq_domain_add_legacy(np, AVIC_NUM_IRQS, irq_base, 0,
180 &irq_domain_simple_ops, NULL);
181 WARN_ON(!domain);
182
183 for (i = 0; i < AVIC_NUM_IRQS / 32; i++, irq_base += 32)
184 avic_init_gc(i, irq_base);
Quinn Jensen52c543f2007-07-09 22:06:53 +0100185
Darius Augulis479c9012008-09-09 11:29:41 +0200186 /* Set default priority value (0) for all IRQ's */
187 for (i = 0; i < 8; i++)
Johannes Bergc5531382016-01-27 17:59:35 +0100188 imx_writel(0, avic_base + AVIC_NIPRIORITY(i));
Quinn Jensen52c543f2007-07-09 22:06:53 +0100189
Alexander Shiyan000bf9e2014-05-11 11:35:57 +0400190 set_handle_irq(avic_handle_irq);
191
Paulius Zaleckasd7927e12008-11-14 11:01:39 +0100192#ifdef CONFIG_FIQ
193 /* Initialize FIQ */
Shawn Guobc896632012-06-28 14:42:08 +0800194 init_FIQ(FIQ_START);
Paulius Zaleckasd7927e12008-11-14 11:01:39 +0100195#endif
196
Quinn Jensen52c543f2007-07-09 22:06:53 +0100197 printk(KERN_INFO "MXC IRQ initialized\n");
198}