Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/plat-orion/time.c |
| 3 | * |
| 4 | * Marvell Orion SoC timer handling. |
| 5 | * |
| 6 | * This file is licensed under the terms of the GNU General Public |
| 7 | * License version 2. This program is licensed "as is" without any |
| 8 | * warranty of any kind, whether express or implied. |
| 9 | * |
| 10 | * Timer 0 is used as free-running clocksource, while timer 1 is |
| 11 | * used as clock_event_device. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
Nicolas Pitre | a399e3f | 2009-05-15 00:42:36 -0400 | [diff] [blame] | 15 | #include <linux/timer.h> |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 16 | #include <linux/clockchips.h> |
| 17 | #include <linux/interrupt.h> |
| 18 | #include <linux/irq.h> |
Russell King | f06a162 | 2010-12-15 21:55:06 +0000 | [diff] [blame] | 19 | #include <asm/sched_clock.h> |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 20 | |
| 21 | /* |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 22 | * MBus bridge block registers. |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 23 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 24 | #define BRIDGE_CAUSE_OFF 0x0110 |
| 25 | #define BRIDGE_MASK_OFF 0x0114 |
| 26 | #define BRIDGE_INT_TIMER0 0x0002 |
| 27 | #define BRIDGE_INT_TIMER1 0x0004 |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 28 | |
| 29 | |
| 30 | /* |
| 31 | * Timer block registers. |
| 32 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 33 | #define TIMER_CTRL_OFF 0x0000 |
| 34 | #define TIMER0_EN 0x0001 |
| 35 | #define TIMER0_RELOAD_EN 0x0002 |
| 36 | #define TIMER1_EN 0x0004 |
| 37 | #define TIMER1_RELOAD_EN 0x0008 |
| 38 | #define TIMER0_RELOAD_OFF 0x0010 |
| 39 | #define TIMER0_VAL_OFF 0x0014 |
| 40 | #define TIMER1_RELOAD_OFF 0x0018 |
| 41 | #define TIMER1_VAL_OFF 0x001c |
| 42 | |
| 43 | |
| 44 | /* |
| 45 | * SoC-specific data. |
| 46 | */ |
| 47 | static void __iomem *bridge_base; |
| 48 | static u32 bridge_timer1_clr_mask; |
| 49 | static void __iomem *timer_base; |
| 50 | |
| 51 | |
| 52 | /* |
| 53 | * Number of timer ticks per jiffy. |
| 54 | */ |
| 55 | static u32 ticks_per_jiffy; |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 56 | |
| 57 | |
| 58 | /* |
Stefan Agner | 8a3269f | 2009-05-12 10:30:41 -0700 | [diff] [blame] | 59 | * Orion's sched_clock implementation. It has a resolution of |
Russell King | f06a162 | 2010-12-15 21:55:06 +0000 | [diff] [blame] | 60 | * at least 7.5ns (133MHz TCLK). |
Stefan Agner | 8a3269f | 2009-05-12 10:30:41 -0700 | [diff] [blame] | 61 | */ |
Stefan Agner | 8a3269f | 2009-05-12 10:30:41 -0700 | [diff] [blame] | 62 | |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 63 | static u32 notrace orion_read_sched_clock(void) |
Stefan Agner | 8a3269f | 2009-05-12 10:30:41 -0700 | [diff] [blame] | 64 | { |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 65 | return ~readl(timer_base + TIMER0_VAL_OFF); |
Stefan Agner | 8a3269f | 2009-05-12 10:30:41 -0700 | [diff] [blame] | 66 | } |
| 67 | |
| 68 | /* |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 69 | * Clockevent handling. |
| 70 | */ |
| 71 | static int |
| 72 | orion_clkevt_next_event(unsigned long delta, struct clock_event_device *dev) |
| 73 | { |
| 74 | unsigned long flags; |
| 75 | u32 u; |
| 76 | |
| 77 | if (delta == 0) |
| 78 | return -ETIME; |
| 79 | |
| 80 | local_irq_save(flags); |
| 81 | |
| 82 | /* |
| 83 | * Clear and enable clockevent timer interrupt. |
| 84 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 85 | writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 86 | |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 87 | u = readl(bridge_base + BRIDGE_MASK_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 88 | u |= BRIDGE_INT_TIMER1; |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 89 | writel(u, bridge_base + BRIDGE_MASK_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 90 | |
| 91 | /* |
| 92 | * Setup new clockevent timer value. |
| 93 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 94 | writel(delta, timer_base + TIMER1_VAL_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 95 | |
| 96 | /* |
| 97 | * Enable the timer. |
| 98 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 99 | u = readl(timer_base + TIMER_CTRL_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 100 | u = (u & ~TIMER1_RELOAD_EN) | TIMER1_EN; |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 101 | writel(u, timer_base + TIMER_CTRL_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 102 | |
| 103 | local_irq_restore(flags); |
| 104 | |
| 105 | return 0; |
| 106 | } |
| 107 | |
| 108 | static void |
| 109 | orion_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev) |
| 110 | { |
| 111 | unsigned long flags; |
| 112 | u32 u; |
| 113 | |
| 114 | local_irq_save(flags); |
| 115 | if (mode == CLOCK_EVT_MODE_PERIODIC) { |
| 116 | /* |
| 117 | * Setup timer to fire at 1/HZ intervals. |
| 118 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 119 | writel(ticks_per_jiffy - 1, timer_base + TIMER1_RELOAD_OFF); |
| 120 | writel(ticks_per_jiffy - 1, timer_base + TIMER1_VAL_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 121 | |
| 122 | /* |
| 123 | * Enable timer interrupt. |
| 124 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 125 | u = readl(bridge_base + BRIDGE_MASK_OFF); |
| 126 | writel(u | BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 127 | |
| 128 | /* |
| 129 | * Enable timer. |
| 130 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 131 | u = readl(timer_base + TIMER_CTRL_OFF); |
| 132 | writel(u | TIMER1_EN | TIMER1_RELOAD_EN, |
| 133 | timer_base + TIMER_CTRL_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 134 | } else { |
| 135 | /* |
| 136 | * Disable timer. |
| 137 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 138 | u = readl(timer_base + TIMER_CTRL_OFF); |
| 139 | writel(u & ~TIMER1_EN, timer_base + TIMER_CTRL_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 140 | |
| 141 | /* |
| 142 | * Disable timer interrupt. |
| 143 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 144 | u = readl(bridge_base + BRIDGE_MASK_OFF); |
| 145 | writel(u & ~BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 146 | |
| 147 | /* |
| 148 | * ACK pending timer interrupt. |
| 149 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 150 | writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 151 | |
| 152 | } |
| 153 | local_irq_restore(flags); |
| 154 | } |
| 155 | |
| 156 | static struct clock_event_device orion_clkevt = { |
| 157 | .name = "orion_tick", |
| 158 | .features = CLOCK_EVT_FEAT_ONESHOT | CLOCK_EVT_FEAT_PERIODIC, |
| 159 | .shift = 32, |
| 160 | .rating = 300, |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 161 | .set_next_event = orion_clkevt_next_event, |
| 162 | .set_mode = orion_clkevt_mode, |
| 163 | }; |
| 164 | |
| 165 | static irqreturn_t orion_timer_interrupt(int irq, void *dev_id) |
| 166 | { |
| 167 | /* |
| 168 | * ACK timer interrupt and call event handler. |
| 169 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 170 | writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 171 | orion_clkevt.event_handler(&orion_clkevt); |
| 172 | |
| 173 | return IRQ_HANDLED; |
| 174 | } |
| 175 | |
| 176 | static struct irqaction orion_timer_irq = { |
| 177 | .name = "orion_tick", |
| 178 | .flags = IRQF_DISABLED | IRQF_TIMER, |
| 179 | .handler = orion_timer_interrupt |
| 180 | }; |
| 181 | |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 182 | void __init |
| 183 | orion_time_set_base(u32 _timer_base) |
| 184 | { |
| 185 | timer_base = (void __iomem *)_timer_base; |
| 186 | } |
| 187 | |
| 188 | void __init |
| 189 | orion_time_init(u32 _bridge_base, u32 _bridge_timer1_clr_mask, |
| 190 | unsigned int irq, unsigned int tclk) |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 191 | { |
| 192 | u32 u; |
| 193 | |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 194 | /* |
| 195 | * Set SoC-specific data. |
| 196 | */ |
| 197 | bridge_base = (void __iomem *)_bridge_base; |
| 198 | bridge_timer1_clr_mask = _bridge_timer1_clr_mask; |
| 199 | |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 200 | ticks_per_jiffy = (tclk + HZ/2) / HZ; |
| 201 | |
Stefan Agner | 8a3269f | 2009-05-12 10:30:41 -0700 | [diff] [blame] | 202 | /* |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 203 | * Set scale and timer for sched_clock. |
Stefan Agner | 8a3269f | 2009-05-12 10:30:41 -0700 | [diff] [blame] | 204 | */ |
Marc Zyngier | 2f0778af | 2011-12-15 12:19:23 +0100 | [diff] [blame] | 205 | setup_sched_clock(orion_read_sched_clock, 32, tclk); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 206 | |
| 207 | /* |
| 208 | * Setup free-running clocksource timer (interrupts |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 209 | * disabled). |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 210 | */ |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 211 | writel(0xffffffff, timer_base + TIMER0_VAL_OFF); |
| 212 | writel(0xffffffff, timer_base + TIMER0_RELOAD_OFF); |
| 213 | u = readl(bridge_base + BRIDGE_MASK_OFF); |
| 214 | writel(u & ~BRIDGE_INT_TIMER0, bridge_base + BRIDGE_MASK_OFF); |
| 215 | u = readl(timer_base + TIMER_CTRL_OFF); |
| 216 | writel(u | TIMER0_EN | TIMER0_RELOAD_EN, timer_base + TIMER_CTRL_OFF); |
Russell King | bfe45e0 | 2011-05-08 15:33:30 +0100 | [diff] [blame] | 217 | clocksource_mmio_init(timer_base + TIMER0_VAL_OFF, "orion_clocksource", |
| 218 | tclk, 300, 32, clocksource_mmio_readl_down); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 219 | |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 220 | /* |
Lennert Buytenhek | 4ee1f6b | 2010-10-15 16:50:26 +0200 | [diff] [blame] | 221 | * Setup clockevent timer (interrupt-driven). |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 222 | */ |
| 223 | setup_irq(irq, &orion_timer_irq); |
| 224 | orion_clkevt.mult = div_sc(tclk, NSEC_PER_SEC, orion_clkevt.shift); |
| 225 | orion_clkevt.max_delta_ns = clockevent_delta2ns(0xfffffffe, &orion_clkevt); |
| 226 | orion_clkevt.min_delta_ns = clockevent_delta2ns(1, &orion_clkevt); |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 227 | orion_clkevt.cpumask = cpumask_of(0); |
Lennert Buytenhek | 2bac1de | 2008-03-27 14:51:40 -0400 | [diff] [blame] | 228 | clockevents_register_device(&orion_clkevt); |
| 229 | } |