blob: 65ccf564b9a5636eabb7af6cf2697d5c28dccd74 [file] [log] [blame]
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +00001/*
2 * at91rm9200.dtsi - Device Tree Include file for AT91RM9200 family SoC
3 *
4 * Copyright (C) 2011 Atmel,
5 * 2011 Nicolas Ferre <nicolas.ferre@atmel.com>,
6 * 2012 Joachim Eastwood <manabian@gmail.com>
7 *
8 * Based on at91sam9260.dtsi
9 *
10 * Licensed under GPLv2 or later.
11 */
12
Jean-Christophe PLAGNIOL-VILLARD6db64d22013-05-15 01:21:50 +080013#include "skeleton.dtsi"
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +080014#include <dt-bindings/pinctrl/at91.h>
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +080015#include <dt-bindings/interrupt-controller/irq.h>
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +080016#include <dt-bindings/gpio/gpio.h>
Alexandre Belloni68580012014-05-03 00:46:36 +020017#include <dt-bindings/clock/at91.h>
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000018
19/ {
20 model = "Atmel AT91RM9200 family SoC";
21 compatible = "atmel,at91rm9200";
22 interrupt-parent = <&aic>;
23
24 aliases {
25 serial0 = &dbgu;
26 serial1 = &usart0;
27 serial2 = &usart1;
28 serial3 = &usart2;
29 serial4 = &usart3;
30 gpio0 = &pioA;
31 gpio1 = &pioB;
32 gpio2 = &pioC;
33 gpio3 = &pioD;
34 tcb0 = &tcb0;
35 tcb1 = &tcb1;
Joachim Eastwood2d252102013-02-08 02:25:54 +010036 i2c0 = &i2c0;
Joachim Eastwood883a07f2012-12-04 19:10:58 +010037 ssc0 = &ssc0;
38 ssc1 = &ssc1;
39 ssc2 = &ssc2;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000040 };
41 cpus {
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010042 #address-cells = <0>;
43 #size-cells = <0>;
44
45 cpu {
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000046 compatible = "arm,arm920t";
Lorenzo Pieralisie757a6e2013-04-18 18:31:35 +010047 device_type = "cpu";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000048 };
49 };
50
51 memory {
52 reg = <0x20000000 0x04000000>;
53 };
54
Alexandre Belloni68580012014-05-03 00:46:36 +020055 clocks {
56 slow_xtal: slow_xtal {
57 compatible = "fixed-clock";
58 #clock-cells = <0>;
59 clock-frequency = <0>;
60 };
61
62 main_xtal: main_xtal {
63 compatible = "fixed-clock";
64 #clock-cells = <0>;
65 clock-frequency = <0>;
66 };
67 };
68
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +000069 ahb {
70 compatible = "simple-bus";
71 #address-cells = <1>;
72 #size-cells = <1>;
73 ranges;
74
75 apb {
76 compatible = "simple-bus";
77 #address-cells = <1>;
78 #size-cells = <1>;
79 ranges;
80
81 aic: interrupt-controller@fffff000 {
82 #interrupt-cells = <3>;
83 compatible = "atmel,at91rm9200-aic";
84 interrupt-controller;
85 reg = <0xfffff000 0x200>;
86 atmel,external-irqs = <25 26 27 28 29 30 31>;
87 };
88
89 ramc0: ramc@ffffff00 {
90 compatible = "atmel,at91rm9200-sdramc";
91 reg = <0xffffff00 0x100>;
92 };
93
94 pmc: pmc@fffffc00 {
95 compatible = "atmel,at91rm9200-pmc";
96 reg = <0xfffffc00 0x100>;
Alexandre Belloni68580012014-05-03 00:46:36 +020097 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
98 interrupt-controller;
99 #address-cells = <1>;
100 #size-cells = <0>;
101 #interrupt-cells = <1>;
102
103 main_osc: main_osc {
104 compatible = "atmel,at91rm9200-clk-main-osc";
105 #clock-cells = <0>;
106 interrupts-extended = <&pmc AT91_PMC_MOSCS>;
107 clocks = <&main_xtal>;
108 };
109
110 main: mainck {
111 compatible = "atmel,at91rm9200-clk-main";
112 #clock-cells = <0>;
113 clocks = <&main_osc>;
114 };
115
116 plla: pllack {
117 compatible = "atmel,at91rm9200-clk-pll";
118 #clock-cells = <0>;
119 interrupts-extended = <&pmc AT91_PMC_LOCKA>;
120 clocks = <&main>;
121 reg = <0>;
122 atmel,clk-input-range = <1000000 32000000>;
123 #atmel,pll-clk-output-range-cells = <3>;
124 atmel,pll-clk-output-ranges = <80000000 160000000 0>,
125 <150000000 180000000 2>;
126 };
127
128 pllb: pllbck {
129 compatible = "atmel,at91rm9200-clk-pll";
130 #clock-cells = <0>;
131 interrupts-extended = <&pmc AT91_PMC_LOCKB>;
132 clocks = <&main>;
133 reg = <1>;
134 atmel,clk-input-range = <1000000 32000000>;
135 #atmel,pll-clk-output-range-cells = <3>;
136 atmel,pll-clk-output-ranges = <80000000 160000000 0>,
137 <150000000 180000000 2>;
138 };
139
140 mck: masterck {
141 compatible = "atmel,at91rm9200-clk-master";
142 #clock-cells = <0>;
143 interrupts-extended = <&pmc AT91_PMC_MCKRDY>;
144 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
145 atmel,clk-output-range = <0 80000000>;
146 atmel,clk-divisors = <1 2 3 4>;
147 };
148
149 usb: usbck {
150 compatible = "atmel,at91rm9200-clk-usb";
151 #clock-cells = <0>;
152 atmel,clk-divisors = <1 2>;
153 clocks = <&pllb>;
154 };
155
156 prog: progck {
157 compatible = "atmel,at91rm9200-clk-programmable";
158 #address-cells = <1>;
159 #size-cells = <0>;
160 interrupt-parent = <&pmc>;
161 clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
162
163 prog0: prog0 {
164 #clock-cells = <0>;
165 reg = <0>;
166 interrupts = <AT91_PMC_PCKRDY(0)>;
167 };
168
169 prog1: prog1 {
170 #clock-cells = <0>;
171 reg = <1>;
172 interrupts = <AT91_PMC_PCKRDY(1)>;
173 };
174
175 prog2: prog2 {
176 #clock-cells = <0>;
177 reg = <2>;
178 interrupts = <AT91_PMC_PCKRDY(2)>;
179 };
180
181 prog3: prog3 {
182 #clock-cells = <0>;
183 reg = <3>;
184 interrupts = <AT91_PMC_PCKRDY(3)>;
185 };
186 };
187
188 systemck {
189 compatible = "atmel,at91rm9200-clk-system";
190 #address-cells = <1>;
191 #size-cells = <0>;
192
193 udpck: udpck {
194 #clock-cells = <0>;
195 reg = <2>;
196 clocks = <&usb>;
197 };
198
199 uhpck: uhpck {
200 #clock-cells = <0>;
201 reg = <4>;
202 clocks = <&usb>;
203 };
204
205 pck0: pck0 {
206 #clock-cells = <0>;
207 reg = <8>;
208 clocks = <&prog0>;
209 };
210
211 pck1: pck1 {
212 #clock-cells = <0>;
213 reg = <9>;
214 clocks = <&prog1>;
215 };
216
217 pck2: pck2 {
218 #clock-cells = <0>;
219 reg = <10>;
220 clocks = <&prog2>;
221 };
222
223 pck3: pck3 {
224 #clock-cells = <0>;
225 reg = <11>;
226 clocks = <&prog3>;
227 };
228 };
229
230 periphck {
231 compatible = "atmel,at91rm9200-clk-peripheral";
232 #address-cells = <1>;
233 #size-cells = <0>;
234 clocks = <&mck>;
235
236 pioA_clk: pioA_clk {
237 #clock-cells = <0>;
238 reg = <2>;
239 };
240
241 pioB_clk: pioB_clk {
242 #clock-cells = <0>;
243 reg = <3>;
244 };
245
246 pioC_clk: pioC_clk {
247 #clock-cells = <0>;
248 reg = <4>;
249 };
250
251 pioD_clk: pioD_clk {
252 #clock-cells = <0>;
253 reg = <5>;
254 };
255
256 usart0_clk: usart0_clk {
257 #clock-cells = <0>;
258 reg = <6>;
259 };
260
261 usart1_clk: usart1_clk {
262 #clock-cells = <0>;
263 reg = <7>;
264 };
265
266 usart2_clk: usart2_clk {
267 #clock-cells = <0>;
268 reg = <8>;
269 };
270
271 usart3_clk: usart3_clk {
272 #clock-cells = <0>;
273 reg = <9>;
274 };
275
276 mci0_clk: mci0_clk {
277 #clock-cells = <0>;
278 reg = <10>;
279 };
280
281 udc_clk: udc_clk {
282 #clock-cells = <0>;
283 reg = <11>;
284 };
285
286 twi0_clk: twi0_clk {
287 reg = <12>;
288 #clock-cells = <0>;
289 };
290
291 spi0_clk: spi0_clk {
292 #clock-cells = <0>;
293 reg = <13>;
294 };
295
296 ssc0_clk: ssc0_clk {
297 #clock-cells = <0>;
298 reg = <14>;
299 };
300
301 ssc1_clk: ssc1_clk {
302 #clock-cells = <0>;
303 reg = <15>;
304 };
305
306 ssc2_clk: ssc2_clk {
307 #clock-cells = <0>;
308 reg = <16>;
309 };
310
311 tc0_clk: tc0_clk {
312 #clock-cells = <0>;
313 reg = <17>;
314 };
315
316 tc1_clk: tc1_clk {
317 #clock-cells = <0>;
318 reg = <18>;
319 };
320
321 tc2_clk: tc2_clk {
322 #clock-cells = <0>;
323 reg = <19>;
324 };
325
326 tc3_clk: tc3_clk {
327 #clock-cells = <0>;
328 reg = <20>;
329 };
330
331 tc4_clk: tc4_clk {
332 #clock-cells = <0>;
333 reg = <21>;
334 };
335
336 tc5_clk: tc5_clk {
337 #clock-cells = <0>;
338 reg = <22>;
339 };
340
341 ohci_clk: ohci_clk {
342 #clock-cells = <0>;
343 reg = <23>;
344 };
345
346 macb0_clk: macb0_clk {
347 #clock-cells = <0>;
348 reg = <24>;
349 };
350 };
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000351 };
352
353 st: timer@fffffd00 {
354 compatible = "atmel,at91rm9200-st";
355 reg = <0xfffffd00 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800356 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000357 };
358
359 tcb0: timer@fffa0000 {
360 compatible = "atmel,at91rm9200-tcb";
361 reg = <0xfffa0000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800362 interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0
363 18 IRQ_TYPE_LEVEL_HIGH 0
364 19 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200365 clocks = <&tc0_clk>, <&tc1_clk>, <&tc2_clk>;
366 clock-names = "t0_clk", "t1_clk", "t2_clk";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000367 };
368
369 tcb1: timer@fffa4000 {
370 compatible = "atmel,at91rm9200-tcb";
371 reg = <0xfffa4000 0x100>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800372 interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0
373 21 IRQ_TYPE_LEVEL_HIGH 0
374 22 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200375 clocks = <&tc3_clk>, <&tc4_clk>, <&tc5_clk>;
376 clock-names = "t0_clk", "t1_clk", "t2_clk";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000377 };
378
Joachim Eastwood2d252102013-02-08 02:25:54 +0100379 i2c0: i2c@fffb8000 {
380 compatible = "atmel,at91rm9200-i2c";
381 reg = <0xfffb8000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800382 interrupts = <12 IRQ_TYPE_LEVEL_HIGH 6>;
Joachim Eastwood2d252102013-02-08 02:25:54 +0100383 pinctrl-names = "default";
384 pinctrl-0 = <&pinctrl_twi>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200385 clocks = <&twi0_clk>;
Joachim Eastwood2d252102013-02-08 02:25:54 +0100386 #address-cells = <1>;
387 #size-cells = <0>;
388 status = "disabled";
389 };
390
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100391 mmc0: mmc@fffb4000 {
392 compatible = "atmel,hsmci";
393 reg = <0xfffb4000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800394 interrupts = <10 IRQ_TYPE_LEVEL_HIGH 0>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200395 clocks = <&mci0_clk>;
396 clock-names = "mci_clk";
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100397 #address-cells = <1>;
398 #size-cells = <0>;
Jean-Christophe PLAGNIOL-VILLARD90a69f12013-06-17 14:38:30 +0200399 pinctrl-names = "default";
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100400 status = "disabled";
401 };
402
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100403 ssc0: ssc@fffd0000 {
404 compatible = "atmel,at91rm9200-ssc";
405 reg = <0xfffd0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800406 interrupts = <14 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100407 pinctrl-names = "default";
408 pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200409 clocks = <&ssc0_clk>;
410 clock-names = "pclk";
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100411 status = "disable";
412 };
413
414 ssc1: ssc@fffd4000 {
415 compatible = "atmel,at91rm9200-ssc";
416 reg = <0xfffd4000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800417 interrupts = <15 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100418 pinctrl-names = "default";
419 pinctrl-0 = <&pinctrl_ssc1_tx &pinctrl_ssc1_rx>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200420 clocks = <&ssc1_clk>;
421 clock-names = "pclk";
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100422 status = "disable";
423 };
424
425 ssc2: ssc@fffd8000 {
426 compatible = "atmel,at91rm9200-ssc";
427 reg = <0xfffd8000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800428 interrupts = <16 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100429 pinctrl-names = "default";
430 pinctrl-0 = <&pinctrl_ssc2_tx &pinctrl_ssc2_rx>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200431 clocks = <&ssc2_clk>;
432 clock-names = "pclk";
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100433 status = "disable";
434 };
435
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100436 macb0: ethernet@fffbc000 {
437 compatible = "cdns,at91rm9200-emac", "cdns,emac";
438 reg = <0xfffbc000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800439 interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100440 phy-mode = "rmii";
441 pinctrl-names = "default";
442 pinctrl-0 = <&pinctrl_macb_rmii>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200443 clocks = <&macb0_clk>;
444 clock-names = "ether_clk";
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100445 status = "disabled";
446 };
447
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000448 pinctrl@fffff400 {
449 #address-cells = <1>;
450 #size-cells = <1>;
451 compatible = "atmel,at91rm9200-pinctrl", "simple-bus";
452 ranges = <0xfffff400 0xfffff400 0x800>;
453
454 atmel,mux-mask = <
455 /* A B */
456 0xffffffff 0xffffffff /* pioA */
457 0xffffffff 0x083fffff /* pioB */
458 0xffff3fff 0x00000000 /* pioC */
459 0x03ff87ff 0x0fffff80 /* pioD */
460 >;
461
462 /* shared pinctrl settings */
463 dbgu {
464 pinctrl_dbgu: dbgu-0 {
465 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800466 <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA30 periph A */
467 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA31 periph with pullup */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000468 };
469 };
470
471 uart0 {
472 pinctrl_uart0: uart0-0 {
473 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800474 <AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA17 periph A */
475 AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA18 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000476 };
477
Nicolas Ferre5cffba22013-11-05 16:40:09 +0100478 pinctrl_uart0_cts: uart0_cts-0 {
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000479 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800480 <AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA20 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000481 };
482
Nicolas Ferre5cffba22013-11-05 16:40:09 +0100483 pinctrl_uart0_rts: uart0_rts-0 {
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000484 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800485 <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA21 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000486 };
487 };
488
489 uart1 {
490 pinctrl_uart1: uart1-0 {
491 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800492 <AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PB20 periph A with pullup */
493 AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB21 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000494 };
495
496 pinctrl_uart1_rts: uart1_rts-0 {
497 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800498 <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB24 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000499 };
500
501 pinctrl_uart1_cts: uart1_cts-0 {
502 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800503 <AT91_PIOB 26 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB26 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000504 };
505
506 pinctrl_uart1_dtr_dsr: uart1_dtr_dsr-0 {
507 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800508 <AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB19 periph A */
509 AT91_PIOB 25 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB25 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000510 };
511
512 pinctrl_uart1_dcd: uart1_dcd-0 {
513 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800514 <AT91_PIOB 23 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB23 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000515 };
516
517 pinctrl_uart1_ri: uart1_ri-0 {
518 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800519 <AT91_PIOB 18 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB18 periph A */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000520 };
521 };
522
523 uart2 {
524 pinctrl_uart2: uart2-0 {
525 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800526 <AT91_PIOA 22 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA22 periph A */
527 AT91_PIOA 23 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA23 periph A with pullup */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000528 };
529
530 pinctrl_uart2_rts: uart2_rts-0 {
531 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800532 <AT91_PIOA 30 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA30 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000533 };
534
535 pinctrl_uart2_cts: uart2_cts-0 {
536 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800537 <AT91_PIOA 31 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA31 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000538 };
539 };
540
541 uart3 {
542 pinctrl_uart3: uart3-0 {
543 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800544 <AT91_PIOA 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA5 periph B with pullup */
545 AT91_PIOA 6 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PA6 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000546 };
547
548 pinctrl_uart3_rts: uart3_rts-0 {
549 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800550 <AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB0 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000551 };
552
553 pinctrl_uart3_cts: uart3_cts-0 {
554 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800555 <AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB1 periph B */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000556 };
557 };
558
559 nand {
560 pinctrl_nand: nand-0 {
561 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800562 <AT91_PIOC 2 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP /* PC2 gpio RDY pin pull_up */
563 AT91_PIOB 1 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP>; /* PB1 gpio CD pin pull_up */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000564 };
565 };
566
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100567 macb {
568 pinctrl_macb_rmii: macb_rmii-0 {
569 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800570 <AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA7 periph A */
571 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA8 periph A */
572 AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA9 periph A */
573 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA10 periph A */
574 AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA11 periph A */
575 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA12 periph A */
576 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA13 periph A */
577 AT91_PIOA 14 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA14 periph A */
578 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA15 periph A */
579 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA16 periph A */
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100580 };
581
582 pinctrl_macb_rmii_mii: macb_rmii_mii-0 {
583 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800584 <AT91_PIOB 12 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB12 periph B */
585 AT91_PIOB 13 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB13 periph B */
586 AT91_PIOB 14 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB14 periph B */
587 AT91_PIOB 15 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB15 periph B */
588 AT91_PIOB 16 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB16 periph B */
589 AT91_PIOB 17 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB17 periph B */
590 AT91_PIOB 18 AT91_PERIPH_B AT91_PINCTRL_NONE /* PB18 periph B */
591 AT91_PIOB 19 AT91_PERIPH_B AT91_PINCTRL_NONE>; /* PB19 periph B */
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100592 };
593 };
594
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100595 mmc0 {
596 pinctrl_mmc0_clk: mmc0_clk-0 {
597 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800598 <AT91_PIOA 27 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA27 periph A */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100599 };
600
601 pinctrl_mmc0_slot0_cmd_dat0: mmc0_slot0_cmd_dat0-0 {
602 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800603 <AT91_PIOA 28 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PA28 periph A with pullup */
604 AT91_PIOA 29 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>; /* PA29 periph A with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100605 };
606
607 pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
608 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800609 <AT91_PIOB 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB3 periph B with pullup */
610 AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PB4 periph B with pullup */
611 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PB5 periph B with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100612 };
613
614 pinctrl_mmc0_slot1_cmd_dat0: mmc0_slot1_cmd_dat0-0 {
615 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800616 <AT91_PIOA 8 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA8 periph B with pullup */
617 AT91_PIOA 9 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA9 periph B with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100618 };
619
620 pinctrl_mmc0_slot1_dat1_3: mmc0_slot1_dat1_3-0 {
621 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800622 <AT91_PIOA 10 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA10 periph B with pullup */
623 AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP /* PA11 periph B with pullup */
624 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>; /* PA12 periph B with pullup */
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100625 };
626 };
627
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100628 ssc0 {
629 pinctrl_ssc0_tx: ssc0_tx-0 {
630 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800631 <AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB0 periph A */
632 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB1 periph A */
633 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB2 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100634 };
635
636 pinctrl_ssc0_rx: ssc0_rx-0 {
637 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800638 <AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB3 periph A */
639 AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB4 periph A */
640 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB5 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100641 };
642 };
643
644 ssc1 {
645 pinctrl_ssc1_tx: ssc1_tx-0 {
646 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800647 <AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB6 periph A */
648 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB7 periph A */
649 AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB8 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100650 };
651
652 pinctrl_ssc1_rx: ssc1_rx-0 {
653 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800654 <AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB9 periph A */
655 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB10 periph A */
656 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB11 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100657 };
658 };
659
660 ssc2 {
661 pinctrl_ssc2_tx: ssc2_tx-0 {
662 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800663 <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB12 periph A */
664 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB13 periph A */
665 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB14 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100666 };
667
668 pinctrl_ssc2_rx: ssc2_rx-0 {
669 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800670 <AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB15 periph A */
671 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE /* PB16 periph A */
672 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PB17 periph A */
Joachim Eastwood883a07f2012-12-04 19:10:58 +0100673 };
674 };
675
Joachim Eastwood2d252102013-02-08 02:25:54 +0100676 twi {
677 pinctrl_twi: twi-0 {
678 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800679 <AT91_PIOA 25 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE /* PA25 periph A with multi drive */
680 AT91_PIOA 26 AT91_PERIPH_A AT91_PINCTRL_MULTI_DRIVE>; /* PA26 periph A with multi drive */
Joachim Eastwood2d252102013-02-08 02:25:54 +0100681 };
Joachim Eastwood83960c82013-02-08 02:25:55 +0100682
683 pinctrl_twi_gpio: twi_gpio-0 {
684 atmel,pins =
Jean-Christophe PLAGNIOL-VILLARDc9d0f312013-04-24 08:34:25 +0800685 <AT91_PIOA 25 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE /* PA25 GPIO with multi drive */
686 AT91_PIOA 26 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>; /* PA26 GPIO with multi drive */
Joachim Eastwood83960c82013-02-08 02:25:55 +0100687 };
Joachim Eastwood2d252102013-02-08 02:25:54 +0100688 };
689
Boris BREZILLON028633c2013-05-24 10:05:56 +0000690 tcb0 {
691 pinctrl_tcb0_tclk0: tcb0_tclk0-0 {
692 atmel,pins = <AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE>;
693 };
694
695 pinctrl_tcb0_tclk1: tcb0_tclk1-0 {
696 atmel,pins = <AT91_PIOA 14 AT91_PERIPH_B AT91_PINCTRL_NONE>;
697 };
698
699 pinctrl_tcb0_tclk2: tcb0_tclk2-0 {
700 atmel,pins = <AT91_PIOA 15 AT91_PERIPH_B AT91_PINCTRL_NONE>;
701 };
702
703 pinctrl_tcb0_tioa0: tcb0_tioa0-0 {
704 atmel,pins = <AT91_PIOA 17 AT91_PERIPH_B AT91_PINCTRL_NONE>;
705 };
706
707 pinctrl_tcb0_tioa1: tcb0_tioa1-0 {
708 atmel,pins = <AT91_PIOA 19 AT91_PERIPH_B AT91_PINCTRL_NONE>;
709 };
710
711 pinctrl_tcb0_tioa2: tcb0_tioa2-0 {
712 atmel,pins = <AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE>;
713 };
714
715 pinctrl_tcb0_tiob0: tcb0_tiob0-0 {
716 atmel,pins = <AT91_PIOA 18 AT91_PERIPH_B AT91_PINCTRL_NONE>;
717 };
718
719 pinctrl_tcb0_tiob1: tcb0_tiob1-0 {
720 atmel,pins = <AT91_PIOA 20 AT91_PERIPH_B AT91_PINCTRL_NONE>;
721 };
722
723 pinctrl_tcb0_tiob2: tcb0_tiob2-0 {
724 atmel,pins = <AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE>;
725 };
726 };
727
728 tcb1 {
729 pinctrl_tcb1_tclk0: tcb1_tclk0-0 {
730 atmel,pins = <AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE>;
731 };
732
733 pinctrl_tcb1_tclk1: tcb1_tclk1-0 {
734 atmel,pins = <AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE>;
735 };
736
737 pinctrl_tcb1_tclk2: tcb1_tclk2-0 {
738 atmel,pins = <AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;
739 };
740
741 pinctrl_tcb1_tioa0: tcb1_tioa0-0 {
742 atmel,pins = <AT91_PIOB 6 AT91_PERIPH_B AT91_PINCTRL_NONE>;
743 };
744
745 pinctrl_tcb1_tioa1: tcb1_tioa1-0 {
746 atmel,pins = <AT91_PIOB 8 AT91_PERIPH_B AT91_PINCTRL_NONE>;
747 };
748
749 pinctrl_tcb1_tioa2: tcb1_tioa2-0 {
750 atmel,pins = <AT91_PIOB 10 AT91_PERIPH_B AT91_PINCTRL_NONE>;
751 };
752
753 pinctrl_tcb1_tiob0: tcb1_tiob0-0 {
754 atmel,pins = <AT91_PIOB 7 AT91_PERIPH_B AT91_PINCTRL_NONE>;
755 };
756
757 pinctrl_tcb1_tiob1: tcb1_tiob1-0 {
758 atmel,pins = <AT91_PIOB 9 AT91_PERIPH_B AT91_PINCTRL_NONE>;
759 };
760
761 pinctrl_tcb1_tiob2: tcb1_tiob2-0 {
762 atmel,pins = <AT91_PIOB 11 AT91_PERIPH_B AT91_PINCTRL_NONE>;
763 };
764 };
765
Jean-Christophe PLAGNIOL-VILLARD32a86872013-06-17 14:38:27 +0200766 spi0 {
767 pinctrl_spi0: spi0-0 {
768 atmel,pins =
769 <AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA0 periph A SPI0_MISO pin */
770 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE /* PA1 periph A SPI0_MOSI pin */
771 AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>; /* PA2 periph A SPI0_SPCK pin */
772 };
773 };
774
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000775 pioA: gpio@fffff400 {
776 compatible = "atmel,at91rm9200-gpio";
777 reg = <0xfffff400 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800778 interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000779 #gpio-cells = <2>;
780 gpio-controller;
781 interrupt-controller;
782 #interrupt-cells = <2>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200783 clocks = <&pioA_clk>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000784 };
785
786 pioB: gpio@fffff600 {
787 compatible = "atmel,at91rm9200-gpio";
788 reg = <0xfffff600 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800789 interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000790 #gpio-cells = <2>;
791 gpio-controller;
792 interrupt-controller;
793 #interrupt-cells = <2>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200794 clocks = <&pioB_clk>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000795 };
796
797 pioC: gpio@fffff800 {
798 compatible = "atmel,at91rm9200-gpio";
799 reg = <0xfffff800 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800800 interrupts = <4 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000801 #gpio-cells = <2>;
802 gpio-controller;
803 interrupt-controller;
804 #interrupt-cells = <2>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200805 clocks = <&pioC_clk>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000806 };
807
808 pioD: gpio@fffffa00 {
809 compatible = "atmel,at91rm9200-gpio";
810 reg = <0xfffffa00 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800811 interrupts = <5 IRQ_TYPE_LEVEL_HIGH 1>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000812 #gpio-cells = <2>;
813 gpio-controller;
814 interrupt-controller;
815 #interrupt-cells = <2>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200816 clocks = <&pioD_clk>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000817 };
818 };
819
820 dbgu: serial@fffff200 {
821 compatible = "atmel,at91rm9200-usart";
822 reg = <0xfffff200 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800823 interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000824 pinctrl-names = "default";
825 pinctrl-0 = <&pinctrl_dbgu>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200826 clocks = <&mck>;
827 clock-names = "usart";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000828 status = "disabled";
829 };
830
831 usart0: serial@fffc0000 {
832 compatible = "atmel,at91rm9200-usart";
833 reg = <0xfffc0000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800834 interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000835 atmel,use-dma-rx;
836 atmel,use-dma-tx;
837 pinctrl-names = "default";
838 pinctrl-0 = <&pinctrl_uart0>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200839 clocks = <&usart0_clk>;
840 clock-names = "usart";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000841 status = "disabled";
842 };
843
844 usart1: serial@fffc4000 {
845 compatible = "atmel,at91rm9200-usart";
846 reg = <0xfffc4000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800847 interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000848 atmel,use-dma-rx;
849 atmel,use-dma-tx;
850 pinctrl-names = "default";
851 pinctrl-0 = <&pinctrl_uart1>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200852 clocks = <&usart1_clk>;
853 clock-names = "usart";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000854 status = "disabled";
855 };
856
857 usart2: serial@fffc8000 {
858 compatible = "atmel,at91rm9200-usart";
859 reg = <0xfffc8000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800860 interrupts = <8 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000861 atmel,use-dma-rx;
862 atmel,use-dma-tx;
863 pinctrl-names = "default";
864 pinctrl-0 = <&pinctrl_uart2>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200865 clocks = <&usart2_clk>;
866 clock-names = "usart";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000867 status = "disabled";
868 };
869
870 usart3: serial@fffcc000 {
871 compatible = "atmel,at91rm9200-usart";
872 reg = <0xfffcc000 0x200>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800873 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 5>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000874 atmel,use-dma-rx;
875 atmel,use-dma-tx;
876 pinctrl-names = "default";
877 pinctrl-0 = <&pinctrl_uart3>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200878 clocks = <&usart3_clk>;
879 clock-names = "usart";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000880 status = "disabled";
881 };
882
883 usb1: gadget@fffb0000 {
884 compatible = "atmel,at91rm9200-udc";
885 reg = <0xfffb0000 0x4000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800886 interrupts = <11 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200887 clocks = <&udc_clk>, <&udpck>;
888 clock-names = "pclk", "hclk";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000889 status = "disabled";
890 };
Jean-Christophe PLAGNIOL-VILLARD32a86872013-06-17 14:38:27 +0200891
892 spi0: spi@fffe0000 {
893 #address-cells = <1>;
894 #size-cells = <0>;
895 compatible = "atmel,at91rm9200-spi";
896 reg = <0xfffe0000 0x200>;
897 interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
898 pinctrl-names = "default";
899 pinctrl-0 = <&pinctrl_spi0>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200900 clocks = <&spi0_clk>;
901 clock-names = "spi_clk";
Jean-Christophe PLAGNIOL-VILLARD32a86872013-06-17 14:38:27 +0200902 status = "disabled";
903 };
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000904 };
905
906 nand0: nand@40000000 {
907 compatible = "atmel,at91rm9200-nand";
908 #address-cells = <1>;
909 #size-cells = <1>;
910 reg = <0x40000000 0x10000000>;
911 atmel,nand-addr-offset = <21>;
912 atmel,nand-cmd-offset = <22>;
913 pinctrl-names = "default";
914 pinctrl-0 = <&pinctrl_nand>;
915 nand-ecc-mode = "soft";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800916 gpios = <&pioC 2 GPIO_ACTIVE_HIGH
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000917 0
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800918 &pioB 1 GPIO_ACTIVE_HIGH
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000919 >;
920 status = "disabled";
921 };
922
923 usb0: ohci@00300000 {
924 compatible = "atmel,at91rm9200-ohci", "usb-ohci";
925 reg = <0x00300000 0x100000>;
Jean-Christophe PLAGNIOL-VILLARD5e8b3bc2013-04-24 08:34:25 +0800926 interrupts = <23 IRQ_TYPE_LEVEL_HIGH 2>;
Alexandre Belloni68580012014-05-03 00:46:36 +0200927 clocks = <&usb>, <&ohci_clk>, <&ohci_clk>, <&uhpck>;
928 clock-names = "usb_clk", "ohci_clk", "hclk", "uhpck";
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000929 status = "disabled";
930 };
931 };
932
933 i2c@0 {
934 compatible = "i2c-gpio";
Jean-Christophe PLAGNIOL-VILLARD92f86292013-04-24 08:34:25 +0800935 gpios = <&pioA 25 GPIO_ACTIVE_HIGH /* sda */
936 &pioA 26 GPIO_ACTIVE_HIGH /* scl */
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000937 >;
938 i2c-gpio,sda-open-drain;
939 i2c-gpio,scl-open-drain;
940 i2c-gpio,delay-us = <2>; /* ~100 kHz */
Joachim Eastwood83960c82013-02-08 02:25:55 +0100941 pinctrl-names = "default";
942 pinctrl-0 = <&pinctrl_twi_gpio>;
Joachim Eastwoodfe975cf2012-10-28 18:31:10 +0000943 #address-cells = <1>;
944 #size-cells = <0>;
945 status = "disabled";
946 };
947};