blob: 86c41981188b33b5d3c7a204411d79a52d01dce1 [file] [log] [blame]
dea31012005-04-17 16:05:31 -05001/*******************************************************************
2 * This file is part of the Emulex Linux Device Driver for *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04003 * Fibre Channel Host Bus Adapters. *
4 * Copyright (C) 2004-2005 Emulex. All rights reserved. *
5 * EMULEX and SLI are trademarks of Emulex. *
dea31012005-04-17 16:05:31 -05006 * www.emulex.com *
7 * *
8 * This program is free software; you can redistribute it and/or *
James.Smart@Emulex.Comc44ce172005-06-25 10:34:39 -04009 * modify it under the terms of version 2 of the GNU General *
10 * Public License as published by the Free Software Foundation. *
11 * This program is distributed in the hope that it will be useful. *
12 * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
13 * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
14 * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
15 * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
16 * TO BE LEGALLY INVALID. See the GNU General Public License for *
17 * more details, a copy of which can be found in the file COPYING *
18 * included with this package. *
dea31012005-04-17 16:05:31 -050019 *******************************************************************/
20
dea31012005-04-17 16:05:31 -050021#define FDMI_DID 0xfffffaU
22#define NameServer_DID 0xfffffcU
23#define SCR_DID 0xfffffdU
24#define Fabric_DID 0xfffffeU
25#define Bcast_DID 0xffffffU
26#define Mask_DID 0xffffffU
27#define CT_DID_MASK 0xffff00U
28#define Fabric_DID_MASK 0xfff000U
29#define WELL_KNOWN_DID_MASK 0xfffff0U
30
31#define PT2PT_LocalID 1
32#define PT2PT_RemoteID 2
33
34#define FF_DEF_EDTOV 2000 /* Default E_D_TOV (2000ms) */
35#define FF_DEF_ALTOV 15 /* Default AL_TIME (15ms) */
36#define FF_DEF_RATOV 2 /* Default RA_TOV (2s) */
37#define FF_DEF_ARBTOV 1900 /* Default ARB_TOV (1900ms) */
38
39#define LPFC_BUF_RING0 64 /* Number of buffers to post to RING
40 0 */
41
42#define FCELSSIZE 1024 /* maximum ELS transfer size */
43
44#define LPFC_FCP_RING 0 /* ring 0 for FCP initiator commands */
45#define LPFC_IP_RING 1 /* ring 1 for IP commands */
46#define LPFC_ELS_RING 2 /* ring 2 for ELS commands */
47#define LPFC_FCP_NEXT_RING 3
48
49#define SLI2_IOCB_CMD_R0_ENTRIES 172 /* SLI-2 FCP command ring entries */
50#define SLI2_IOCB_RSP_R0_ENTRIES 134 /* SLI-2 FCP response ring entries */
51#define SLI2_IOCB_CMD_R1_ENTRIES 4 /* SLI-2 IP command ring entries */
52#define SLI2_IOCB_RSP_R1_ENTRIES 4 /* SLI-2 IP response ring entries */
53#define SLI2_IOCB_CMD_R1XTRA_ENTRIES 36 /* SLI-2 extra FCP cmd ring entries */
54#define SLI2_IOCB_RSP_R1XTRA_ENTRIES 52 /* SLI-2 extra FCP rsp ring entries */
55#define SLI2_IOCB_CMD_R2_ENTRIES 20 /* SLI-2 ELS command ring entries */
56#define SLI2_IOCB_RSP_R2_ENTRIES 20 /* SLI-2 ELS response ring entries */
57#define SLI2_IOCB_CMD_R3_ENTRIES 0
58#define SLI2_IOCB_RSP_R3_ENTRIES 0
59#define SLI2_IOCB_CMD_R3XTRA_ENTRIES 24
60#define SLI2_IOCB_RSP_R3XTRA_ENTRIES 32
61
62/* Common Transport structures and definitions */
63
64union CtRevisionId {
65 /* Structure is in Big Endian format */
66 struct {
67 uint32_t Revision:8;
68 uint32_t InId:24;
69 } bits;
70 uint32_t word;
71};
72
73union CtCommandResponse {
74 /* Structure is in Big Endian format */
75 struct {
76 uint32_t CmdRsp:16;
77 uint32_t Size:16;
78 } bits;
79 uint32_t word;
80};
81
82struct lpfc_sli_ct_request {
83 /* Structure is in Big Endian format */
84 union CtRevisionId RevisionId;
85 uint8_t FsType;
86 uint8_t FsSubType;
87 uint8_t Options;
88 uint8_t Rsrvd1;
89 union CtCommandResponse CommandResponse;
90 uint8_t Rsrvd2;
91 uint8_t ReasonCode;
92 uint8_t Explanation;
93 uint8_t VendorUnique;
94
95 union {
96 uint32_t PortID;
97 struct gid {
98 uint8_t PortType; /* for GID_PT requests */
99 uint8_t DomainScope;
100 uint8_t AreaScope;
101 uint8_t Fc4Type; /* for GID_FT requests */
102 } gid;
103 struct rft {
104 uint32_t PortId; /* For RFT_ID requests */
105
106#ifdef __BIG_ENDIAN_BITFIELD
107 uint32_t rsvd0:16;
108 uint32_t rsvd1:7;
109 uint32_t fcpReg:1; /* Type 8 */
110 uint32_t rsvd2:2;
111 uint32_t ipReg:1; /* Type 5 */
112 uint32_t rsvd3:5;
113#else /* __LITTLE_ENDIAN_BITFIELD */
114 uint32_t rsvd0:16;
115 uint32_t fcpReg:1; /* Type 8 */
116 uint32_t rsvd1:7;
117 uint32_t rsvd3:5;
118 uint32_t ipReg:1; /* Type 5 */
119 uint32_t rsvd2:2;
120#endif
121
122 uint32_t rsvd[7];
123 } rft;
124 struct rnn {
125 uint32_t PortId; /* For RNN_ID requests */
126 uint8_t wwnn[8];
127 } rnn;
128 struct rsnn { /* For RSNN_ID requests */
129 uint8_t wwnn[8];
130 uint8_t len;
131 uint8_t symbname[255];
132 } rsnn;
133 } un;
134};
135
136#define SLI_CT_REVISION 1
137#define GID_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 260)
138#define RFT_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 228)
139#define RNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request) - 252)
140#define RSNN_REQUEST_SZ (sizeof(struct lpfc_sli_ct_request))
141
142/*
143 * FsType Definitions
144 */
145
146#define SLI_CT_MANAGEMENT_SERVICE 0xFA
147#define SLI_CT_TIME_SERVICE 0xFB
148#define SLI_CT_DIRECTORY_SERVICE 0xFC
149#define SLI_CT_FABRIC_CONTROLLER_SERVICE 0xFD
150
151/*
152 * Directory Service Subtypes
153 */
154
155#define SLI_CT_DIRECTORY_NAME_SERVER 0x02
156
157/*
158 * Response Codes
159 */
160
161#define SLI_CT_RESPONSE_FS_RJT 0x8001
162#define SLI_CT_RESPONSE_FS_ACC 0x8002
163
164/*
165 * Reason Codes
166 */
167
168#define SLI_CT_NO_ADDITIONAL_EXPL 0x0
169#define SLI_CT_INVALID_COMMAND 0x01
170#define SLI_CT_INVALID_VERSION 0x02
171#define SLI_CT_LOGICAL_ERROR 0x03
172#define SLI_CT_INVALID_IU_SIZE 0x04
173#define SLI_CT_LOGICAL_BUSY 0x05
174#define SLI_CT_PROTOCOL_ERROR 0x07
175#define SLI_CT_UNABLE_TO_PERFORM_REQ 0x09
176#define SLI_CT_REQ_NOT_SUPPORTED 0x0b
177#define SLI_CT_HBA_INFO_NOT_REGISTERED 0x10
178#define SLI_CT_MULTIPLE_HBA_ATTR_OF_SAME_TYPE 0x11
179#define SLI_CT_INVALID_HBA_ATTR_BLOCK_LEN 0x12
180#define SLI_CT_HBA_ATTR_NOT_PRESENT 0x13
181#define SLI_CT_PORT_INFO_NOT_REGISTERED 0x20
182#define SLI_CT_MULTIPLE_PORT_ATTR_OF_SAME_TYPE 0x21
183#define SLI_CT_INVALID_PORT_ATTR_BLOCK_LEN 0x22
184#define SLI_CT_VENDOR_UNIQUE 0xff
185
186/*
187 * Name Server SLI_CT_UNABLE_TO_PERFORM_REQ Explanations
188 */
189
190#define SLI_CT_NO_PORT_ID 0x01
191#define SLI_CT_NO_PORT_NAME 0x02
192#define SLI_CT_NO_NODE_NAME 0x03
193#define SLI_CT_NO_CLASS_OF_SERVICE 0x04
194#define SLI_CT_NO_IP_ADDRESS 0x05
195#define SLI_CT_NO_IPA 0x06
196#define SLI_CT_NO_FC4_TYPES 0x07
197#define SLI_CT_NO_SYMBOLIC_PORT_NAME 0x08
198#define SLI_CT_NO_SYMBOLIC_NODE_NAME 0x09
199#define SLI_CT_NO_PORT_TYPE 0x0A
200#define SLI_CT_ACCESS_DENIED 0x10
201#define SLI_CT_INVALID_PORT_ID 0x11
202#define SLI_CT_DATABASE_EMPTY 0x12
203
204/*
205 * Name Server Command Codes
206 */
207
208#define SLI_CTNS_GA_NXT 0x0100
209#define SLI_CTNS_GPN_ID 0x0112
210#define SLI_CTNS_GNN_ID 0x0113
211#define SLI_CTNS_GCS_ID 0x0114
212#define SLI_CTNS_GFT_ID 0x0117
213#define SLI_CTNS_GSPN_ID 0x0118
214#define SLI_CTNS_GPT_ID 0x011A
215#define SLI_CTNS_GID_PN 0x0121
216#define SLI_CTNS_GID_NN 0x0131
217#define SLI_CTNS_GIP_NN 0x0135
218#define SLI_CTNS_GIPA_NN 0x0136
219#define SLI_CTNS_GSNN_NN 0x0139
220#define SLI_CTNS_GNN_IP 0x0153
221#define SLI_CTNS_GIPA_IP 0x0156
222#define SLI_CTNS_GID_FT 0x0171
223#define SLI_CTNS_GID_PT 0x01A1
224#define SLI_CTNS_RPN_ID 0x0212
225#define SLI_CTNS_RNN_ID 0x0213
226#define SLI_CTNS_RCS_ID 0x0214
227#define SLI_CTNS_RFT_ID 0x0217
228#define SLI_CTNS_RSPN_ID 0x0218
229#define SLI_CTNS_RPT_ID 0x021A
230#define SLI_CTNS_RIP_NN 0x0235
231#define SLI_CTNS_RIPA_NN 0x0236
232#define SLI_CTNS_RSNN_NN 0x0239
233#define SLI_CTNS_DA_ID 0x0300
234
235/*
236 * Port Types
237 */
238
239#define SLI_CTPT_N_PORT 0x01
240#define SLI_CTPT_NL_PORT 0x02
241#define SLI_CTPT_FNL_PORT 0x03
242#define SLI_CTPT_IP 0x04
243#define SLI_CTPT_FCP 0x08
244#define SLI_CTPT_NX_PORT 0x7F
245#define SLI_CTPT_F_PORT 0x81
246#define SLI_CTPT_FL_PORT 0x82
247#define SLI_CTPT_E_PORT 0x84
248
249#define SLI_CT_LAST_ENTRY 0x80000000
250
251/* Fibre Channel Service Parameter definitions */
252
253#define FC_PH_4_0 6 /* FC-PH version 4.0 */
254#define FC_PH_4_1 7 /* FC-PH version 4.1 */
255#define FC_PH_4_2 8 /* FC-PH version 4.2 */
256#define FC_PH_4_3 9 /* FC-PH version 4.3 */
257
258#define FC_PH_LOW 8 /* Lowest supported FC-PH version */
259#define FC_PH_HIGH 9 /* Highest supported FC-PH version */
260#define FC_PH3 0x20 /* FC-PH-3 version */
261
262#define FF_FRAME_SIZE 2048
263
264struct lpfc_name {
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700265 union {
266 struct {
dea31012005-04-17 16:05:31 -0500267#ifdef __BIG_ENDIAN_BITFIELD
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700268 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
269 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit 8:11 of IEEE ext */
dea31012005-04-17 16:05:31 -0500270#else /* __LITTLE_ENDIAN_BITFIELD */
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700271 uint8_t IEEEextMsn:4; /* FC Word 0, bit 24:27, bit 8:11 of IEEE ext */
272 uint8_t nameType:4; /* FC Word 0, bit 28:31 */
dea31012005-04-17 16:05:31 -0500273#endif
274
275#define NAME_IEEE 0x1 /* IEEE name - nameType */
276#define NAME_IEEE_EXT 0x2 /* IEEE extended name */
277#define NAME_FC_TYPE 0x3 /* FC native name type */
278#define NAME_IP_TYPE 0x4 /* IP address */
279#define NAME_CCITT_TYPE 0xC
280#define NAME_CCITT_GR_TYPE 0xE
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700281 uint8_t IEEEextLsb; /* FC Word 0, bit 16:23, IEEE extended Lsb */
282 uint8_t IEEE[6]; /* FC IEEE address */
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700283 } s;
Andrew Vasquezf631b4b2005-08-31 15:23:12 -0700284 uint8_t wwn[8];
Andrew Morton68ce1eb2005-09-21 09:46:54 -0700285 } u;
dea31012005-04-17 16:05:31 -0500286};
287
288struct csp {
289 uint8_t fcphHigh; /* FC Word 0, byte 0 */
290 uint8_t fcphLow;
291 uint8_t bbCreditMsb;
292 uint8_t bbCreditlsb; /* FC Word 0, byte 3 */
293
294#ifdef __BIG_ENDIAN_BITFIELD
295 uint16_t increasingOffset:1; /* FC Word 1, bit 31 */
296 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
297 uint16_t word1Reserved2:1; /* FC Word 1, bit 29 */
298 uint16_t fPort:1; /* FC Word 1, bit 28 */
299 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
300 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
301 uint16_t multicast:1; /* FC Word 1, bit 25 */
302 uint16_t broadcast:1; /* FC Word 1, bit 24 */
303
304 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
305 uint16_t simplex:1; /* FC Word 1, bit 22 */
306 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
307 uint16_t dhd:1; /* FC Word 1, bit 18 */
308 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
309 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
310#else /* __LITTLE_ENDIAN_BITFIELD */
311 uint16_t broadcast:1; /* FC Word 1, bit 24 */
312 uint16_t multicast:1; /* FC Word 1, bit 25 */
313 uint16_t edtovResolution:1; /* FC Word 1, bit 26 */
314 uint16_t altBbCredit:1; /* FC Word 1, bit 27 */
315 uint16_t fPort:1; /* FC Word 1, bit 28 */
316 uint16_t word1Reserved2:1; /* FC Word 1, bit 29 */
317 uint16_t randomOffset:1; /* FC Word 1, bit 30 */
318 uint16_t increasingOffset:1; /* FC Word 1, bit 31 */
319
320 uint16_t payloadlength:1; /* FC Word 1, bit 16 */
321 uint16_t contIncSeqCnt:1; /* FC Word 1, bit 17 */
322 uint16_t dhd:1; /* FC Word 1, bit 18 */
323 uint16_t word1Reserved1:3; /* FC Word 1, bit 21:19 */
324 uint16_t simplex:1; /* FC Word 1, bit 22 */
325 uint16_t huntgroup:1; /* FC Word 1, bit 23 */
326#endif
327
328 uint8_t bbRcvSizeMsb; /* Upper nibble is reserved */
329 uint8_t bbRcvSizeLsb; /* FC Word 1, byte 3 */
330 union {
331 struct {
332 uint8_t word2Reserved1; /* FC Word 2 byte 0 */
333
334 uint8_t totalConcurrSeq; /* FC Word 2 byte 1 */
335 uint8_t roByCategoryMsb; /* FC Word 2 byte 2 */
336
337 uint8_t roByCategoryLsb; /* FC Word 2 byte 3 */
338 } nPort;
339 uint32_t r_a_tov; /* R_A_TOV must be in B.E. format */
340 } w2;
341
342 uint32_t e_d_tov; /* E_D_TOV must be in B.E. format */
343};
344
345struct class_parms {
346#ifdef __BIG_ENDIAN_BITFIELD
347 uint8_t classValid:1; /* FC Word 0, bit 31 */
348 uint8_t intermix:1; /* FC Word 0, bit 30 */
349 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
350 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
351 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
352 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
353#else /* __LITTLE_ENDIAN_BITFIELD */
354 uint8_t word0Reserved1:3; /* FC Word 0, bit 24:26 */
355 uint8_t seqDelivery:1; /* FC Word 0, bit 27 */
356 uint8_t stackedLockDown:1; /* FC Word 0, bit 28 */
357 uint8_t stackedXparent:1; /* FC Word 0, bit 29 */
358 uint8_t intermix:1; /* FC Word 0, bit 30 */
359 uint8_t classValid:1; /* FC Word 0, bit 31 */
360
361#endif
362
363 uint8_t word0Reserved2; /* FC Word 0, bit 16:23 */
364
365#ifdef __BIG_ENDIAN_BITFIELD
366 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
367 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
368 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
369 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
370 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
371#else /* __LITTLE_ENDIAN_BITFIELD */
372 uint8_t word0Reserved3:2; /* FC Word 0, bit 8: 9 */
373 uint8_t iCtlAckNcapable:1; /* FC Word 0, bit 10 */
374 uint8_t iCtlAck0capable:1; /* FC Word 0, bit 11 */
375 uint8_t iCtlInitialPa:2; /* FC Word 0, bit 12:13 */
376 uint8_t iCtlXidReAssgn:2; /* FC Word 0, Bit 14:15 */
377#endif
378
379 uint8_t word0Reserved4; /* FC Word 0, bit 0: 7 */
380
381#ifdef __BIG_ENDIAN_BITFIELD
382 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
383 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
384 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
385 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
386 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
387 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
388#else /* __LITTLE_ENDIAN_BITFIELD */
389 uint8_t rCtlCatPerSeq:2; /* FC Word 1, bit 24:25 */
390 uint8_t word1Reserved1:1; /* FC Word 1, bit 26 */
391 uint8_t rCtlErrorPolicy:2; /* FC Word 1, bit 27:28 */
392 uint8_t rCtlXidInterlck:1; /* FC Word 1, bit 29 */
393 uint8_t rCtlAckNcapable:1; /* FC Word 1, bit 30 */
394 uint8_t rCtlAck0capable:1; /* FC Word 1, bit 31 */
395#endif
396
397 uint8_t word1Reserved2; /* FC Word 1, bit 16:23 */
398 uint8_t rcvDataSizeMsb; /* FC Word 1, bit 8:15 */
399 uint8_t rcvDataSizeLsb; /* FC Word 1, bit 0: 7 */
400
401 uint8_t concurrentSeqMsb; /* FC Word 2, bit 24:31 */
402 uint8_t concurrentSeqLsb; /* FC Word 2, bit 16:23 */
403 uint8_t EeCreditSeqMsb; /* FC Word 2, bit 8:15 */
404 uint8_t EeCreditSeqLsb; /* FC Word 2, bit 0: 7 */
405
406 uint8_t openSeqPerXchgMsb; /* FC Word 3, bit 24:31 */
407 uint8_t openSeqPerXchgLsb; /* FC Word 3, bit 16:23 */
408 uint8_t word3Reserved1; /* Fc Word 3, bit 8:15 */
409 uint8_t word3Reserved2; /* Fc Word 3, bit 0: 7 */
410};
411
412struct serv_parm { /* Structure is in Big Endian format */
413 struct csp cmn;
414 struct lpfc_name portName;
415 struct lpfc_name nodeName;
416 struct class_parms cls1;
417 struct class_parms cls2;
418 struct class_parms cls3;
419 struct class_parms cls4;
420 uint8_t vendorVersion[16];
421};
422
423/*
424 * Extended Link Service LS_COMMAND codes (Payload Word 0)
425 */
426#ifdef __BIG_ENDIAN_BITFIELD
427#define ELS_CMD_MASK 0xffff0000
428#define ELS_RSP_MASK 0xff000000
429#define ELS_CMD_LS_RJT 0x01000000
430#define ELS_CMD_ACC 0x02000000
431#define ELS_CMD_PLOGI 0x03000000
432#define ELS_CMD_FLOGI 0x04000000
433#define ELS_CMD_LOGO 0x05000000
434#define ELS_CMD_ABTX 0x06000000
435#define ELS_CMD_RCS 0x07000000
436#define ELS_CMD_RES 0x08000000
437#define ELS_CMD_RSS 0x09000000
438#define ELS_CMD_RSI 0x0A000000
439#define ELS_CMD_ESTS 0x0B000000
440#define ELS_CMD_ESTC 0x0C000000
441#define ELS_CMD_ADVC 0x0D000000
442#define ELS_CMD_RTV 0x0E000000
443#define ELS_CMD_RLS 0x0F000000
444#define ELS_CMD_ECHO 0x10000000
445#define ELS_CMD_TEST 0x11000000
446#define ELS_CMD_RRQ 0x12000000
447#define ELS_CMD_PRLI 0x20100014
448#define ELS_CMD_PRLO 0x21100014
449#define ELS_CMD_PDISC 0x50000000
450#define ELS_CMD_FDISC 0x51000000
451#define ELS_CMD_ADISC 0x52000000
452#define ELS_CMD_FARP 0x54000000
453#define ELS_CMD_FARPR 0x55000000
454#define ELS_CMD_FAN 0x60000000
455#define ELS_CMD_RSCN 0x61040000
456#define ELS_CMD_SCR 0x62000000
457#define ELS_CMD_RNID 0x78000000
458#else /* __LITTLE_ENDIAN_BITFIELD */
459#define ELS_CMD_MASK 0xffff
460#define ELS_RSP_MASK 0xff
461#define ELS_CMD_LS_RJT 0x01
462#define ELS_CMD_ACC 0x02
463#define ELS_CMD_PLOGI 0x03
464#define ELS_CMD_FLOGI 0x04
465#define ELS_CMD_LOGO 0x05
466#define ELS_CMD_ABTX 0x06
467#define ELS_CMD_RCS 0x07
468#define ELS_CMD_RES 0x08
469#define ELS_CMD_RSS 0x09
470#define ELS_CMD_RSI 0x0A
471#define ELS_CMD_ESTS 0x0B
472#define ELS_CMD_ESTC 0x0C
473#define ELS_CMD_ADVC 0x0D
474#define ELS_CMD_RTV 0x0E
475#define ELS_CMD_RLS 0x0F
476#define ELS_CMD_ECHO 0x10
477#define ELS_CMD_TEST 0x11
478#define ELS_CMD_RRQ 0x12
479#define ELS_CMD_PRLI 0x14001020
480#define ELS_CMD_PRLO 0x14001021
481#define ELS_CMD_PDISC 0x50
482#define ELS_CMD_FDISC 0x51
483#define ELS_CMD_ADISC 0x52
484#define ELS_CMD_FARP 0x54
485#define ELS_CMD_FARPR 0x55
486#define ELS_CMD_FAN 0x60
487#define ELS_CMD_RSCN 0x0461
488#define ELS_CMD_SCR 0x62
489#define ELS_CMD_RNID 0x78
490#endif
491
492/*
493 * LS_RJT Payload Definition
494 */
495
496struct ls_rjt { /* Structure is in Big Endian format */
497 union {
498 uint32_t lsRjtError;
499 struct {
500 uint8_t lsRjtRsvd0; /* FC Word 0, bit 24:31 */
501
502 uint8_t lsRjtRsnCode; /* FC Word 0, bit 16:23 */
503 /* LS_RJT reason codes */
504#define LSRJT_INVALID_CMD 0x01
505#define LSRJT_LOGICAL_ERR 0x03
506#define LSRJT_LOGICAL_BSY 0x05
507#define LSRJT_PROTOCOL_ERR 0x07
508#define LSRJT_UNABLE_TPC 0x09 /* Unable to perform command */
509#define LSRJT_CMD_UNSUPPORTED 0x0B
510#define LSRJT_VENDOR_UNIQUE 0xFF /* See Byte 3 */
511
512 uint8_t lsRjtRsnCodeExp; /* FC Word 0, bit 8:15 */
513 /* LS_RJT reason explanation */
514#define LSEXP_NOTHING_MORE 0x00
515#define LSEXP_SPARM_OPTIONS 0x01
516#define LSEXP_SPARM_ICTL 0x03
517#define LSEXP_SPARM_RCTL 0x05
518#define LSEXP_SPARM_RCV_SIZE 0x07
519#define LSEXP_SPARM_CONCUR_SEQ 0x09
520#define LSEXP_SPARM_CREDIT 0x0B
521#define LSEXP_INVALID_PNAME 0x0D
522#define LSEXP_INVALID_NNAME 0x0E
523#define LSEXP_INVALID_CSP 0x0F
524#define LSEXP_INVALID_ASSOC_HDR 0x11
525#define LSEXP_ASSOC_HDR_REQ 0x13
526#define LSEXP_INVALID_O_SID 0x15
527#define LSEXP_INVALID_OX_RX 0x17
528#define LSEXP_CMD_IN_PROGRESS 0x19
529#define LSEXP_INVALID_NPORT_ID 0x1F
530#define LSEXP_INVALID_SEQ_ID 0x21
531#define LSEXP_INVALID_XCHG 0x23
532#define LSEXP_INACTIVE_XCHG 0x25
533#define LSEXP_RQ_REQUIRED 0x27
534#define LSEXP_OUT_OF_RESOURCE 0x29
535#define LSEXP_CANT_GIVE_DATA 0x2A
536#define LSEXP_REQ_UNSUPPORTED 0x2C
537 uint8_t vendorUnique; /* FC Word 0, bit 0: 7 */
538 } b;
539 } un;
540};
541
542/*
543 * N_Port Login (FLOGO/PLOGO Request) Payload Definition
544 */
545
546typedef struct _LOGO { /* Structure is in Big Endian format */
547 union {
548 uint32_t nPortId32; /* Access nPortId as a word */
549 struct {
550 uint8_t word1Reserved1; /* FC Word 1, bit 31:24 */
551 uint8_t nPortIdByte0; /* N_port ID bit 16:23 */
552 uint8_t nPortIdByte1; /* N_port ID bit 8:15 */
553 uint8_t nPortIdByte2; /* N_port ID bit 0: 7 */
554 } b;
555 } un;
556 struct lpfc_name portName; /* N_port name field */
557} LOGO;
558
559/*
560 * FCP Login (PRLI Request / ACC) Payload Definition
561 */
562
563#define PRLX_PAGE_LEN 0x10
564#define TPRLO_PAGE_LEN 0x14
565
566typedef struct _PRLI { /* Structure is in Big Endian format */
567 uint8_t prliType; /* FC Parm Word 0, bit 24:31 */
568
569#define PRLI_FCP_TYPE 0x08
570 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
571
572#ifdef __BIG_ENDIAN_BITFIELD
573 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
574 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
575 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
576
577 /* ACC = imagePairEstablished */
578 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
579 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
580#else /* __LITTLE_ENDIAN_BITFIELD */
581 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
582 uint8_t word0Reserved2:1; /* FC Parm Word 0, bit 12 */
583 uint8_t estabImagePair:1; /* FC Parm Word 0, bit 13 */
584 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
585 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
586 /* ACC = imagePairEstablished */
587#endif
588
589#define PRLI_REQ_EXECUTED 0x1 /* acceptRspCode */
590#define PRLI_NO_RESOURCES 0x2
591#define PRLI_INIT_INCOMPLETE 0x3
592#define PRLI_NO_SUCH_PA 0x4
593#define PRLI_PREDEF_CONFIG 0x5
594#define PRLI_PARTIAL_SUCCESS 0x6
595#define PRLI_INVALID_PAGE_CNT 0x7
596 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
597
598 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
599
600 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
601
602 uint8_t word3Reserved1; /* FC Parm Word 3, bit 24:31 */
603 uint8_t word3Reserved2; /* FC Parm Word 3, bit 16:23 */
604
605#ifdef __BIG_ENDIAN_BITFIELD
606 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
607 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
608 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
609 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
610 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
611 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
612 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
613 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
614 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
615 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
616 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
617 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
618 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
619 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
620 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
621 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
622#else /* __LITTLE_ENDIAN_BITFIELD */
623 uint16_t Retry:1; /* FC Parm Word 3, bit 8 */
624 uint16_t TaskRetryIdReq:1; /* FC Parm Word 3, bit 9 */
625 uint16_t Word3bit10Resved:1; /* FC Parm Word 3, bit 10 */
626 uint16_t Word3bit11Resved:1; /* FC Parm Word 3, bit 11 */
627 uint16_t Word3bit12Resved:1; /* FC Parm Word 3, bit 12 */
628 uint16_t Word3bit13Resved:1; /* FC Parm Word 3, bit 13 */
629 uint16_t Word3bit14Resved:1; /* FC Parm Word 3, bit 14 */
630 uint16_t Word3bit15Resved:1; /* FC Parm Word 3, bit 15 */
631 uint16_t writeXferRdyDis:1; /* FC Parm Word 3, bit 0 */
632 uint16_t readXferRdyDis:1; /* FC Parm Word 3, bit 1 */
633 uint16_t dataRspMixEna:1; /* FC Parm Word 3, bit 2 */
634 uint16_t cmdDataMixEna:1; /* FC Parm Word 3, bit 3 */
635 uint16_t targetFunc:1; /* FC Parm Word 3, bit 4 */
636 uint16_t initiatorFunc:1; /* FC Parm Word 3, bit 5 */
637 uint16_t dataOverLay:1; /* FC Parm Word 3, bit 6 */
638 uint16_t ConfmComplAllowed:1; /* FC Parm Word 3, bit 7 */
639#endif
640} PRLI;
641
642/*
643 * FCP Logout (PRLO Request / ACC) Payload Definition
644 */
645
646typedef struct _PRLO { /* Structure is in Big Endian format */
647 uint8_t prloType; /* FC Parm Word 0, bit 24:31 */
648
649#define PRLO_FCP_TYPE 0x08
650 uint8_t word0Reserved1; /* FC Parm Word 0, bit 16:23 */
651
652#ifdef __BIG_ENDIAN_BITFIELD
653 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
654 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
655 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
656 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
657#else /* __LITTLE_ENDIAN_BITFIELD */
658 uint8_t acceptRspCode:4; /* FC Parm Word 0, bit 8:11, ACC ONLY */
659 uint8_t word0Reserved2:2; /* FC Parm Word 0, bit 12:13 */
660 uint8_t respProcAssocV:1; /* FC Parm Word 0, bit 14 */
661 uint8_t origProcAssocV:1; /* FC Parm Word 0, bit 15 */
662#endif
663
664#define PRLO_REQ_EXECUTED 0x1 /* acceptRspCode */
665#define PRLO_NO_SUCH_IMAGE 0x4
666#define PRLO_INVALID_PAGE_CNT 0x7
667
668 uint8_t word0Reserved3; /* FC Parm Word 0, bit 0:7 */
669
670 uint32_t origProcAssoc; /* FC Parm Word 1, bit 0:31 */
671
672 uint32_t respProcAssoc; /* FC Parm Word 2, bit 0:31 */
673
674 uint32_t word3Reserved1; /* FC Parm Word 3, bit 0:31 */
675} PRLO;
676
677typedef struct _ADISC { /* Structure is in Big Endian format */
678 uint32_t hardAL_PA;
679 struct lpfc_name portName;
680 struct lpfc_name nodeName;
681 uint32_t DID;
682} ADISC;
683
684typedef struct _FARP { /* Structure is in Big Endian format */
685 uint32_t Mflags:8;
686 uint32_t Odid:24;
687#define FARP_NO_ACTION 0 /* FARP information enclosed, no
688 action */
689#define FARP_MATCH_PORT 0x1 /* Match on Responder Port Name */
690#define FARP_MATCH_NODE 0x2 /* Match on Responder Node Name */
691#define FARP_MATCH_IP 0x4 /* Match on IP address, not supported */
692#define FARP_MATCH_IPV4 0x5 /* Match on IPV4 address, not
693 supported */
694#define FARP_MATCH_IPV6 0x6 /* Match on IPV6 address, not
695 supported */
696 uint32_t Rflags:8;
697 uint32_t Rdid:24;
698#define FARP_REQUEST_PLOGI 0x1 /* Request for PLOGI */
699#define FARP_REQUEST_FARPR 0x2 /* Request for FARP Response */
700 struct lpfc_name OportName;
701 struct lpfc_name OnodeName;
702 struct lpfc_name RportName;
703 struct lpfc_name RnodeName;
704 uint8_t Oipaddr[16];
705 uint8_t Ripaddr[16];
706} FARP;
707
708typedef struct _FAN { /* Structure is in Big Endian format */
709 uint32_t Fdid;
710 struct lpfc_name FportName;
711 struct lpfc_name FnodeName;
712} FAN;
713
714typedef struct _SCR { /* Structure is in Big Endian format */
715 uint8_t resvd1;
716 uint8_t resvd2;
717 uint8_t resvd3;
718 uint8_t Function;
719#define SCR_FUNC_FABRIC 0x01
720#define SCR_FUNC_NPORT 0x02
721#define SCR_FUNC_FULL 0x03
722#define SCR_CLEAR 0xff
723} SCR;
724
725typedef struct _RNID_TOP_DISC {
726 struct lpfc_name portName;
727 uint8_t resvd[8];
728 uint32_t unitType;
729#define RNID_HBA 0x7
730#define RNID_HOST 0xa
731#define RNID_DRIVER 0xd
732 uint32_t physPort;
733 uint32_t attachedNodes;
734 uint16_t ipVersion;
735#define RNID_IPV4 0x1
736#define RNID_IPV6 0x2
737 uint16_t UDPport;
738 uint8_t ipAddr[16];
739 uint16_t resvd1;
740 uint16_t flags;
741#define RNID_TD_SUPPORT 0x1
742#define RNID_LP_VALID 0x2
743} RNID_TOP_DISC;
744
745typedef struct _RNID { /* Structure is in Big Endian format */
746 uint8_t Format;
747#define RNID_TOPOLOGY_DISC 0xdf
748 uint8_t CommonLen;
749 uint8_t resvd1;
750 uint8_t SpecificLen;
751 struct lpfc_name portName;
752 struct lpfc_name nodeName;
753 union {
754 RNID_TOP_DISC topologyDisc; /* topology disc (0xdf) */
755 } un;
756} RNID;
757
758typedef struct _RRQ { /* Structure is in Big Endian format */
759 uint32_t SID;
760 uint16_t Oxid;
761 uint16_t Rxid;
762 uint8_t resv[32]; /* optional association hdr */
763} RRQ;
764
765/* This is used for RSCN command */
766typedef struct _D_ID { /* Structure is in Big Endian format */
767 union {
768 uint32_t word;
769 struct {
770#ifdef __BIG_ENDIAN_BITFIELD
771 uint8_t resv;
772 uint8_t domain;
773 uint8_t area;
774 uint8_t id;
775#else /* __LITTLE_ENDIAN_BITFIELD */
776 uint8_t id;
777 uint8_t area;
778 uint8_t domain;
779 uint8_t resv;
780#endif
781 } b;
782 } un;
783} D_ID;
784
785/*
786 * Structure to define all ELS Payload types
787 */
788
789typedef struct _ELS_PKT { /* Structure is in Big Endian format */
790 uint8_t elsCode; /* FC Word 0, bit 24:31 */
791 uint8_t elsByte1;
792 uint8_t elsByte2;
793 uint8_t elsByte3;
794 union {
795 struct ls_rjt lsRjt; /* Payload for LS_RJT ELS response */
796 struct serv_parm logi; /* Payload for PLOGI/FLOGI/PDISC/ACC */
797 LOGO logo; /* Payload for PLOGO/FLOGO/ACC */
798 PRLI prli; /* Payload for PRLI/ACC */
799 PRLO prlo; /* Payload for PRLO/ACC */
800 ADISC adisc; /* Payload for ADISC/ACC */
801 FARP farp; /* Payload for FARP/ACC */
802 FAN fan; /* Payload for FAN */
803 SCR scr; /* Payload for SCR/ACC */
804 RRQ rrq; /* Payload for RRQ */
805 RNID rnid; /* Payload for RNID */
806 uint8_t pad[128 - 4]; /* Pad out to payload of 128 bytes */
807 } un;
808} ELS_PKT;
809
810/*
811 * FDMI
812 * HBA MAnagement Operations Command Codes
813 */
814#define SLI_MGMT_GRHL 0x100 /* Get registered HBA list */
815#define SLI_MGMT_GHAT 0x101 /* Get HBA attributes */
816#define SLI_MGMT_GRPL 0x102 /* Get registered Port list */
817#define SLI_MGMT_GPAT 0x110 /* Get Port attributes */
818#define SLI_MGMT_RHBA 0x200 /* Register HBA */
819#define SLI_MGMT_RHAT 0x201 /* Register HBA atttributes */
820#define SLI_MGMT_RPRT 0x210 /* Register Port */
821#define SLI_MGMT_RPA 0x211 /* Register Port attributes */
822#define SLI_MGMT_DHBA 0x300 /* De-register HBA */
823#define SLI_MGMT_DPRT 0x310 /* De-register Port */
824
825/*
826 * Management Service Subtypes
827 */
828#define SLI_CT_FDMI_Subtypes 0x10
829
830/*
831 * HBA Management Service Reject Code
832 */
833#define REJECT_CODE 0x9 /* Unable to perform command request */
834
835/*
836 * HBA Management Service Reject Reason Code
837 * Please refer to the Reason Codes above
838 */
839
840/*
841 * HBA Attribute Types
842 */
843#define NODE_NAME 0x1
844#define MANUFACTURER 0x2
845#define SERIAL_NUMBER 0x3
846#define MODEL 0x4
847#define MODEL_DESCRIPTION 0x5
848#define HARDWARE_VERSION 0x6
849#define DRIVER_VERSION 0x7
850#define OPTION_ROM_VERSION 0x8
851#define FIRMWARE_VERSION 0x9
852#define OS_NAME_VERSION 0xa
853#define MAX_CT_PAYLOAD_LEN 0xb
854
855/*
856 * Port Attrubute Types
857 */
858#define SUPPORTED_FC4_TYPES 0x1
859#define SUPPORTED_SPEED 0x2
860#define PORT_SPEED 0x3
861#define MAX_FRAME_SIZE 0x4
862#define OS_DEVICE_NAME 0x5
863#define HOST_NAME 0x6
864
865union AttributesDef {
866 /* Structure is in Big Endian format */
867 struct {
868 uint32_t AttrType:16;
869 uint32_t AttrLen:16;
870 } bits;
871 uint32_t word;
872};
873
874
875/*
876 * HBA Attribute Entry (8 - 260 bytes)
877 */
878typedef struct {
879 union AttributesDef ad;
880 union {
881 uint32_t VendorSpecific;
882 uint8_t Manufacturer[64];
883 uint8_t SerialNumber[64];
884 uint8_t Model[256];
885 uint8_t ModelDescription[256];
886 uint8_t HardwareVersion[256];
887 uint8_t DriverVersion[256];
888 uint8_t OptionROMVersion[256];
889 uint8_t FirmwareVersion[256];
890 struct lpfc_name NodeName;
891 uint8_t SupportFC4Types[32];
892 uint32_t SupportSpeed;
893 uint32_t PortSpeed;
894 uint32_t MaxFrameSize;
895 uint8_t OsDeviceName[256];
896 uint8_t OsNameVersion[256];
897 uint32_t MaxCTPayloadLen;
898 uint8_t HostName[256];
899 } un;
900} ATTRIBUTE_ENTRY;
901
902/*
903 * HBA Attribute Block
904 */
905typedef struct {
906 uint32_t EntryCnt; /* Number of HBA attribute entries */
907 ATTRIBUTE_ENTRY Entry; /* Variable-length array */
908} ATTRIBUTE_BLOCK;
909
910/*
911 * Port Entry
912 */
913typedef struct {
914 struct lpfc_name PortName;
915} PORT_ENTRY;
916
917/*
918 * HBA Identifier
919 */
920typedef struct {
921 struct lpfc_name PortName;
922} HBA_IDENTIFIER;
923
924/*
925 * Registered Port List Format
926 */
927typedef struct {
928 uint32_t EntryCnt;
929 PORT_ENTRY pe; /* Variable-length array */
930} REG_PORT_LIST;
931
932/*
933 * Register HBA(RHBA)
934 */
935typedef struct {
936 HBA_IDENTIFIER hi;
937 REG_PORT_LIST rpl; /* variable-length array */
938/* ATTRIBUTE_BLOCK ab; */
939} REG_HBA;
940
941/*
942 * Register HBA Attributes (RHAT)
943 */
944typedef struct {
945 struct lpfc_name HBA_PortName;
946 ATTRIBUTE_BLOCK ab;
947} REG_HBA_ATTRIBUTE;
948
949/*
950 * Register Port Attributes (RPA)
951 */
952typedef struct {
953 struct lpfc_name PortName;
954 ATTRIBUTE_BLOCK ab;
955} REG_PORT_ATTRIBUTE;
956
957/*
958 * Get Registered HBA List (GRHL) Accept Payload Format
959 */
960typedef struct {
961 uint32_t HBA__Entry_Cnt; /* Number of Registered HBA Identifiers */
962 struct lpfc_name HBA_PortName; /* Variable-length array */
963} GRHL_ACC_PAYLOAD;
964
965/*
966 * Get Registered Port List (GRPL) Accept Payload Format
967 */
968typedef struct {
969 uint32_t RPL_Entry_Cnt; /* Number of Registered Port Entries */
970 PORT_ENTRY Reg_Port_Entry[1]; /* Variable-length array */
971} GRPL_ACC_PAYLOAD;
972
973/*
974 * Get Port Attributes (GPAT) Accept Payload Format
975 */
976
977typedef struct {
978 ATTRIBUTE_BLOCK pab;
979} GPAT_ACC_PAYLOAD;
980
981
982/*
983 * Begin HBA configuration parameters.
984 * The PCI configuration register BAR assignments are:
985 * BAR0, offset 0x10 - SLIM base memory address
986 * BAR1, offset 0x14 - SLIM base memory high address
987 * BAR2, offset 0x18 - REGISTER base memory address
988 * BAR3, offset 0x1c - REGISTER base memory high address
989 * BAR4, offset 0x20 - BIU I/O registers
990 * BAR5, offset 0x24 - REGISTER base io high address
991 */
992
993/* Number of rings currently used and available. */
994#define MAX_CONFIGURED_RINGS 3
995#define MAX_RINGS 4
996
997/* IOCB / Mailbox is owned by FireFly */
998#define OWN_CHIP 1
999
1000/* IOCB / Mailbox is owned by Host */
1001#define OWN_HOST 0
1002
1003/* Number of 4-byte words in an IOCB. */
1004#define IOCB_WORD_SZ 8
1005
1006/* defines for type field in fc header */
1007#define FC_ELS_DATA 0x1
1008#define FC_LLC_SNAP 0x5
1009#define FC_FCP_DATA 0x8
1010#define FC_COMMON_TRANSPORT_ULP 0x20
1011
1012/* defines for rctl field in fc header */
1013#define FC_DEV_DATA 0x0
1014#define FC_UNSOL_CTL 0x2
1015#define FC_SOL_CTL 0x3
1016#define FC_UNSOL_DATA 0x4
1017#define FC_FCP_CMND 0x6
1018#define FC_ELS_REQ 0x22
1019#define FC_ELS_RSP 0x23
1020
1021/* network headers for Dfctl field */
1022#define FC_NET_HDR 0x20
1023
1024/* Start FireFly Register definitions */
1025#define PCI_VENDOR_ID_EMULEX 0x10df
1026#define PCI_DEVICE_ID_FIREFLY 0x1ae5
1027#define PCI_DEVICE_ID_SUPERFLY 0xf700
1028#define PCI_DEVICE_ID_DRAGONFLY 0xf800
1029#define PCI_DEVICE_ID_RFLY 0xf095
1030#define PCI_DEVICE_ID_PFLY 0xf098
1031#define PCI_DEVICE_ID_TFLY 0xf0a5
1032#define PCI_DEVICE_ID_CENTAUR 0xf900
1033#define PCI_DEVICE_ID_PEGASUS 0xf980
1034#define PCI_DEVICE_ID_THOR 0xfa00
1035#define PCI_DEVICE_ID_VIPER 0xfb00
1036#define PCI_DEVICE_ID_HELIOS 0xfd00
1037#define PCI_DEVICE_ID_BMID 0xf0d5
1038#define PCI_DEVICE_ID_BSMB 0xf0d1
1039#define PCI_DEVICE_ID_ZEPHYR 0xfe00
1040#define PCI_DEVICE_ID_ZMID 0xf0e5
1041#define PCI_DEVICE_ID_ZSMB 0xf0e1
1042#define PCI_DEVICE_ID_LP101 0xf0a1
1043#define PCI_DEVICE_ID_LP10000S 0xfc00
1044
1045#define JEDEC_ID_ADDRESS 0x0080001c
1046#define FIREFLY_JEDEC_ID 0x1ACC
1047#define SUPERFLY_JEDEC_ID 0x0020
1048#define DRAGONFLY_JEDEC_ID 0x0021
1049#define DRAGONFLY_V2_JEDEC_ID 0x0025
1050#define CENTAUR_2G_JEDEC_ID 0x0026
1051#define CENTAUR_1G_JEDEC_ID 0x0028
1052#define PEGASUS_ORION_JEDEC_ID 0x0036
1053#define PEGASUS_JEDEC_ID 0x0038
1054#define THOR_JEDEC_ID 0x0012
1055#define HELIOS_JEDEC_ID 0x0364
1056#define ZEPHYR_JEDEC_ID 0x0577
1057#define VIPER_JEDEC_ID 0x4838
1058
1059#define JEDEC_ID_MASK 0x0FFFF000
1060#define JEDEC_ID_SHIFT 12
1061#define FC_JEDEC_ID(id) ((id & JEDEC_ID_MASK) >> JEDEC_ID_SHIFT)
1062
1063typedef struct { /* FireFly BIU registers */
1064 uint32_t hostAtt; /* See definitions for Host Attention
1065 register */
1066 uint32_t chipAtt; /* See definitions for Chip Attention
1067 register */
1068 uint32_t hostStatus; /* See definitions for Host Status register */
1069 uint32_t hostControl; /* See definitions for Host Control register */
1070 uint32_t buiConfig; /* See definitions for BIU configuration
1071 register */
1072} FF_REGS;
1073
1074/* IO Register size in bytes */
1075#define FF_REG_AREA_SIZE 256
1076
1077/* Host Attention Register */
1078
1079#define HA_REG_OFFSET 0 /* Byte offset from register base address */
1080
1081#define HA_R0RE_REQ 0x00000001 /* Bit 0 */
1082#define HA_R0CE_RSP 0x00000002 /* Bit 1 */
1083#define HA_R0ATT 0x00000008 /* Bit 3 */
1084#define HA_R1RE_REQ 0x00000010 /* Bit 4 */
1085#define HA_R1CE_RSP 0x00000020 /* Bit 5 */
1086#define HA_R1ATT 0x00000080 /* Bit 7 */
1087#define HA_R2RE_REQ 0x00000100 /* Bit 8 */
1088#define HA_R2CE_RSP 0x00000200 /* Bit 9 */
1089#define HA_R2ATT 0x00000800 /* Bit 11 */
1090#define HA_R3RE_REQ 0x00001000 /* Bit 12 */
1091#define HA_R3CE_RSP 0x00002000 /* Bit 13 */
1092#define HA_R3ATT 0x00008000 /* Bit 15 */
1093#define HA_LATT 0x20000000 /* Bit 29 */
1094#define HA_MBATT 0x40000000 /* Bit 30 */
1095#define HA_ERATT 0x80000000 /* Bit 31 */
1096
1097#define HA_RXRE_REQ 0x00000001 /* Bit 0 */
1098#define HA_RXCE_RSP 0x00000002 /* Bit 1 */
1099#define HA_RXATT 0x00000008 /* Bit 3 */
1100#define HA_RXMASK 0x0000000f
1101
1102/* Chip Attention Register */
1103
1104#define CA_REG_OFFSET 4 /* Byte offset from register base address */
1105
1106#define CA_R0CE_REQ 0x00000001 /* Bit 0 */
1107#define CA_R0RE_RSP 0x00000002 /* Bit 1 */
1108#define CA_R0ATT 0x00000008 /* Bit 3 */
1109#define CA_R1CE_REQ 0x00000010 /* Bit 4 */
1110#define CA_R1RE_RSP 0x00000020 /* Bit 5 */
1111#define CA_R1ATT 0x00000080 /* Bit 7 */
1112#define CA_R2CE_REQ 0x00000100 /* Bit 8 */
1113#define CA_R2RE_RSP 0x00000200 /* Bit 9 */
1114#define CA_R2ATT 0x00000800 /* Bit 11 */
1115#define CA_R3CE_REQ 0x00001000 /* Bit 12 */
1116#define CA_R3RE_RSP 0x00002000 /* Bit 13 */
1117#define CA_R3ATT 0x00008000 /* Bit 15 */
1118#define CA_MBATT 0x40000000 /* Bit 30 */
1119
1120/* Host Status Register */
1121
1122#define HS_REG_OFFSET 8 /* Byte offset from register base address */
1123
1124#define HS_MBRDY 0x00400000 /* Bit 22 */
1125#define HS_FFRDY 0x00800000 /* Bit 23 */
1126#define HS_FFER8 0x01000000 /* Bit 24 */
1127#define HS_FFER7 0x02000000 /* Bit 25 */
1128#define HS_FFER6 0x04000000 /* Bit 26 */
1129#define HS_FFER5 0x08000000 /* Bit 27 */
1130#define HS_FFER4 0x10000000 /* Bit 28 */
1131#define HS_FFER3 0x20000000 /* Bit 29 */
1132#define HS_FFER2 0x40000000 /* Bit 30 */
1133#define HS_FFER1 0x80000000 /* Bit 31 */
1134#define HS_FFERM 0xFF000000 /* Mask for error bits 31:24 */
1135
1136/* Host Control Register */
1137
1138#define HC_REG_OFFSET 12 /* Word offset from register base address */
1139
1140#define HC_MBINT_ENA 0x00000001 /* Bit 0 */
1141#define HC_R0INT_ENA 0x00000002 /* Bit 1 */
1142#define HC_R1INT_ENA 0x00000004 /* Bit 2 */
1143#define HC_R2INT_ENA 0x00000008 /* Bit 3 */
1144#define HC_R3INT_ENA 0x00000010 /* Bit 4 */
1145#define HC_INITHBI 0x02000000 /* Bit 25 */
1146#define HC_INITMB 0x04000000 /* Bit 26 */
1147#define HC_INITFF 0x08000000 /* Bit 27 */
1148#define HC_LAINT_ENA 0x20000000 /* Bit 29 */
1149#define HC_ERINT_ENA 0x80000000 /* Bit 31 */
1150
1151/* Mailbox Commands */
1152#define MBX_SHUTDOWN 0x00 /* terminate testing */
1153#define MBX_LOAD_SM 0x01
1154#define MBX_READ_NV 0x02
1155#define MBX_WRITE_NV 0x03
1156#define MBX_RUN_BIU_DIAG 0x04
1157#define MBX_INIT_LINK 0x05
1158#define MBX_DOWN_LINK 0x06
1159#define MBX_CONFIG_LINK 0x07
1160#define MBX_CONFIG_RING 0x09
1161#define MBX_RESET_RING 0x0A
1162#define MBX_READ_CONFIG 0x0B
1163#define MBX_READ_RCONFIG 0x0C
1164#define MBX_READ_SPARM 0x0D
1165#define MBX_READ_STATUS 0x0E
1166#define MBX_READ_RPI 0x0F
1167#define MBX_READ_XRI 0x10
1168#define MBX_READ_REV 0x11
1169#define MBX_READ_LNK_STAT 0x12
1170#define MBX_REG_LOGIN 0x13
1171#define MBX_UNREG_LOGIN 0x14
1172#define MBX_READ_LA 0x15
1173#define MBX_CLEAR_LA 0x16
1174#define MBX_DUMP_MEMORY 0x17
1175#define MBX_DUMP_CONTEXT 0x18
1176#define MBX_RUN_DIAGS 0x19
1177#define MBX_RESTART 0x1A
1178#define MBX_UPDATE_CFG 0x1B
1179#define MBX_DOWN_LOAD 0x1C
1180#define MBX_DEL_LD_ENTRY 0x1D
1181#define MBX_RUN_PROGRAM 0x1E
1182#define MBX_SET_MASK 0x20
1183#define MBX_SET_SLIM 0x21
1184#define MBX_UNREG_D_ID 0x23
1185#define MBX_CONFIG_FARP 0x25
1186
1187#define MBX_LOAD_AREA 0x81
1188#define MBX_RUN_BIU_DIAG64 0x84
1189#define MBX_CONFIG_PORT 0x88
1190#define MBX_READ_SPARM64 0x8D
1191#define MBX_READ_RPI64 0x8F
1192#define MBX_REG_LOGIN64 0x93
1193#define MBX_READ_LA64 0x95
1194
1195#define MBX_FLASH_WR_ULA 0x98
1196#define MBX_SET_DEBUG 0x99
1197#define MBX_LOAD_EXP_ROM 0x9C
1198
1199#define MBX_MAX_CMDS 0x9D
1200#define MBX_SLI2_CMD_MASK 0x80
1201
1202/* IOCB Commands */
1203
1204#define CMD_RCV_SEQUENCE_CX 0x01
1205#define CMD_XMIT_SEQUENCE_CR 0x02
1206#define CMD_XMIT_SEQUENCE_CX 0x03
1207#define CMD_XMIT_BCAST_CN 0x04
1208#define CMD_XMIT_BCAST_CX 0x05
1209#define CMD_QUE_RING_BUF_CN 0x06
1210#define CMD_QUE_XRI_BUF_CX 0x07
1211#define CMD_IOCB_CONTINUE_CN 0x08
1212#define CMD_RET_XRI_BUF_CX 0x09
1213#define CMD_ELS_REQUEST_CR 0x0A
1214#define CMD_ELS_REQUEST_CX 0x0B
1215#define CMD_RCV_ELS_REQ_CX 0x0D
1216#define CMD_ABORT_XRI_CN 0x0E
1217#define CMD_ABORT_XRI_CX 0x0F
1218#define CMD_CLOSE_XRI_CN 0x10
1219#define CMD_CLOSE_XRI_CX 0x11
1220#define CMD_CREATE_XRI_CR 0x12
1221#define CMD_CREATE_XRI_CX 0x13
1222#define CMD_GET_RPI_CN 0x14
1223#define CMD_XMIT_ELS_RSP_CX 0x15
1224#define CMD_GET_RPI_CR 0x16
1225#define CMD_XRI_ABORTED_CX 0x17
1226#define CMD_FCP_IWRITE_CR 0x18
1227#define CMD_FCP_IWRITE_CX 0x19
1228#define CMD_FCP_IREAD_CR 0x1A
1229#define CMD_FCP_IREAD_CX 0x1B
1230#define CMD_FCP_ICMND_CR 0x1C
1231#define CMD_FCP_ICMND_CX 0x1D
1232
1233#define CMD_ADAPTER_MSG 0x20
1234#define CMD_ADAPTER_DUMP 0x22
1235
1236/* SLI_2 IOCB Command Set */
1237
1238#define CMD_RCV_SEQUENCE64_CX 0x81
1239#define CMD_XMIT_SEQUENCE64_CR 0x82
1240#define CMD_XMIT_SEQUENCE64_CX 0x83
1241#define CMD_XMIT_BCAST64_CN 0x84
1242#define CMD_XMIT_BCAST64_CX 0x85
1243#define CMD_QUE_RING_BUF64_CN 0x86
1244#define CMD_QUE_XRI_BUF64_CX 0x87
1245#define CMD_IOCB_CONTINUE64_CN 0x88
1246#define CMD_RET_XRI_BUF64_CX 0x89
1247#define CMD_ELS_REQUEST64_CR 0x8A
1248#define CMD_ELS_REQUEST64_CX 0x8B
1249#define CMD_ABORT_MXRI64_CN 0x8C
1250#define CMD_RCV_ELS_REQ64_CX 0x8D
1251#define CMD_XMIT_ELS_RSP64_CX 0x95
1252#define CMD_FCP_IWRITE64_CR 0x98
1253#define CMD_FCP_IWRITE64_CX 0x99
1254#define CMD_FCP_IREAD64_CR 0x9A
1255#define CMD_FCP_IREAD64_CX 0x9B
1256#define CMD_FCP_ICMND64_CR 0x9C
1257#define CMD_FCP_ICMND64_CX 0x9D
1258
1259#define CMD_GEN_REQUEST64_CR 0xC2
1260#define CMD_GEN_REQUEST64_CX 0xC3
1261
1262#define CMD_MAX_IOCB_CMD 0xE6
1263#define CMD_IOCB_MASK 0xff
1264
1265#define MAX_MSG_DATA 28 /* max msg data in CMD_ADAPTER_MSG
1266 iocb */
1267#define LPFC_MAX_ADPTMSG 32 /* max msg data */
1268/*
1269 * Define Status
1270 */
1271#define MBX_SUCCESS 0
1272#define MBXERR_NUM_RINGS 1
1273#define MBXERR_NUM_IOCBS 2
1274#define MBXERR_IOCBS_EXCEEDED 3
1275#define MBXERR_BAD_RING_NUMBER 4
1276#define MBXERR_MASK_ENTRIES_RANGE 5
1277#define MBXERR_MASKS_EXCEEDED 6
1278#define MBXERR_BAD_PROFILE 7
1279#define MBXERR_BAD_DEF_CLASS 8
1280#define MBXERR_BAD_MAX_RESPONDER 9
1281#define MBXERR_BAD_MAX_ORIGINATOR 10
1282#define MBXERR_RPI_REGISTERED 11
1283#define MBXERR_RPI_FULL 12
1284#define MBXERR_NO_RESOURCES 13
1285#define MBXERR_BAD_RCV_LENGTH 14
1286#define MBXERR_DMA_ERROR 15
1287#define MBXERR_ERROR 16
1288#define MBX_NOT_FINISHED 255
1289
1290#define MBX_BUSY 0xffffff /* Attempted cmd to busy Mailbox */
1291#define MBX_TIMEOUT 0xfffffe /* time-out expired waiting for */
1292
1293/*
1294 * Begin Structure Definitions for Mailbox Commands
1295 */
1296
1297typedef struct {
1298#ifdef __BIG_ENDIAN_BITFIELD
1299 uint8_t tval;
1300 uint8_t tmask;
1301 uint8_t rval;
1302 uint8_t rmask;
1303#else /* __LITTLE_ENDIAN_BITFIELD */
1304 uint8_t rmask;
1305 uint8_t rval;
1306 uint8_t tmask;
1307 uint8_t tval;
1308#endif
1309} RR_REG;
1310
1311struct ulp_bde {
1312 uint32_t bdeAddress;
1313#ifdef __BIG_ENDIAN_BITFIELD
1314 uint32_t bdeReserved:4;
1315 uint32_t bdeAddrHigh:4;
1316 uint32_t bdeSize:24;
1317#else /* __LITTLE_ENDIAN_BITFIELD */
1318 uint32_t bdeSize:24;
1319 uint32_t bdeAddrHigh:4;
1320 uint32_t bdeReserved:4;
1321#endif
1322};
1323
1324struct ulp_bde64 { /* SLI-2 */
1325 union ULP_BDE_TUS {
1326 uint32_t w;
1327 struct {
1328#ifdef __BIG_ENDIAN_BITFIELD
1329 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1330 VALUE !! */
1331 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1332#else /* __LITTLE_ENDIAN_BITFIELD */
1333 uint32_t bdeSize:24; /* Size of buffer (in bytes) */
1334 uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
1335 VALUE !! */
1336#endif
1337
1338#define BUFF_USE_RSVD 0x01 /* bdeFlags */
1339#define BUFF_USE_INTRPT 0x02 /* Not Implemented with LP6000 */
1340#define BUFF_USE_CMND 0x04 /* Optional, 1=cmd/rsp 0=data buffer */
1341#define BUFF_USE_RCV 0x08 /* "" "", 1=rcv buffer, 0=xmit
1342 buffer */
1343#define BUFF_TYPE_32BIT 0x10 /* "" "", 1=32 bit addr 0=64 bit
1344 addr */
1345#define BUFF_TYPE_SPECIAL 0x20 /* Not Implemented with LP6000 */
1346#define BUFF_TYPE_BDL 0x40 /* Optional, may be set in BDL */
1347#define BUFF_TYPE_INVALID 0x80 /* "" "" */
1348 } f;
1349 } tus;
1350 uint32_t addrLow;
1351 uint32_t addrHigh;
1352};
1353#define BDE64_SIZE_WORD 0
1354#define BPL64_SIZE_WORD 0x40
1355
1356typedef struct ULP_BDL { /* SLI-2 */
1357#ifdef __BIG_ENDIAN_BITFIELD
1358 uint32_t bdeFlags:8; /* BDL Flags */
1359 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1360#else /* __LITTLE_ENDIAN_BITFIELD */
1361 uint32_t bdeSize:24; /* Size of BDL array in host memory (bytes) */
1362 uint32_t bdeFlags:8; /* BDL Flags */
1363#endif
1364
1365 uint32_t addrLow; /* Address 0:31 */
1366 uint32_t addrHigh; /* Address 32:63 */
1367 uint32_t ulpIoTag32; /* Can be used for 32 bit I/O Tag */
1368} ULP_BDL;
1369
1370/* Structure for MB Command LOAD_SM and DOWN_LOAD */
1371
1372typedef struct {
1373#ifdef __BIG_ENDIAN_BITFIELD
1374 uint32_t rsvd2:25;
1375 uint32_t acknowledgment:1;
1376 uint32_t version:1;
1377 uint32_t erase_or_prog:1;
1378 uint32_t update_flash:1;
1379 uint32_t update_ram:1;
1380 uint32_t method:1;
1381 uint32_t load_cmplt:1;
1382#else /* __LITTLE_ENDIAN_BITFIELD */
1383 uint32_t load_cmplt:1;
1384 uint32_t method:1;
1385 uint32_t update_ram:1;
1386 uint32_t update_flash:1;
1387 uint32_t erase_or_prog:1;
1388 uint32_t version:1;
1389 uint32_t acknowledgment:1;
1390 uint32_t rsvd2:25;
1391#endif
1392
1393 uint32_t dl_to_adr_low;
1394 uint32_t dl_to_adr_high;
1395 uint32_t dl_len;
1396 union {
1397 uint32_t dl_from_mbx_offset;
1398 struct ulp_bde dl_from_bde;
1399 struct ulp_bde64 dl_from_bde64;
1400 } un;
1401
1402} LOAD_SM_VAR;
1403
1404/* Structure for MB Command READ_NVPARM (02) */
1405
1406typedef struct {
1407 uint32_t rsvd1[3]; /* Read as all one's */
1408 uint32_t rsvd2; /* Read as all zero's */
1409 uint32_t portname[2]; /* N_PORT name */
1410 uint32_t nodename[2]; /* NODE name */
1411
1412#ifdef __BIG_ENDIAN_BITFIELD
1413 uint32_t pref_DID:24;
1414 uint32_t hardAL_PA:8;
1415#else /* __LITTLE_ENDIAN_BITFIELD */
1416 uint32_t hardAL_PA:8;
1417 uint32_t pref_DID:24;
1418#endif
1419
1420 uint32_t rsvd3[21]; /* Read as all one's */
1421} READ_NV_VAR;
1422
1423/* Structure for MB Command WRITE_NVPARMS (03) */
1424
1425typedef struct {
1426 uint32_t rsvd1[3]; /* Must be all one's */
1427 uint32_t rsvd2; /* Must be all zero's */
1428 uint32_t portname[2]; /* N_PORT name */
1429 uint32_t nodename[2]; /* NODE name */
1430
1431#ifdef __BIG_ENDIAN_BITFIELD
1432 uint32_t pref_DID:24;
1433 uint32_t hardAL_PA:8;
1434#else /* __LITTLE_ENDIAN_BITFIELD */
1435 uint32_t hardAL_PA:8;
1436 uint32_t pref_DID:24;
1437#endif
1438
1439 uint32_t rsvd3[21]; /* Must be all one's */
1440} WRITE_NV_VAR;
1441
1442/* Structure for MB Command RUN_BIU_DIAG (04) */
1443/* Structure for MB Command RUN_BIU_DIAG64 (0x84) */
1444
1445typedef struct {
1446 uint32_t rsvd1;
1447 union {
1448 struct {
1449 struct ulp_bde xmit_bde;
1450 struct ulp_bde rcv_bde;
1451 } s1;
1452 struct {
1453 struct ulp_bde64 xmit_bde64;
1454 struct ulp_bde64 rcv_bde64;
1455 } s2;
1456 } un;
1457} BIU_DIAG_VAR;
1458
1459/* Structure for MB Command INIT_LINK (05) */
1460
1461typedef struct {
1462#ifdef __BIG_ENDIAN_BITFIELD
1463 uint32_t rsvd1:24;
1464 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1465#else /* __LITTLE_ENDIAN_BITFIELD */
1466 uint32_t lipsr_AL_PA:8; /* AL_PA to issue Lip Selective Reset to */
1467 uint32_t rsvd1:24;
1468#endif
1469
1470#ifdef __BIG_ENDIAN_BITFIELD
1471 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1472 uint8_t rsvd2;
1473 uint16_t link_flags;
1474#else /* __LITTLE_ENDIAN_BITFIELD */
1475 uint16_t link_flags;
1476 uint8_t rsvd2;
1477 uint8_t fabric_AL_PA; /* If using a Fabric Assigned AL_PA */
1478#endif
1479
1480#define FLAGS_LOCAL_LB 0x01 /* link_flags (=1) ENDEC loopback */
1481#define FLAGS_TOPOLOGY_MODE_LOOP_PT 0x00 /* Attempt loop then pt-pt */
1482#define FLAGS_TOPOLOGY_MODE_PT_PT 0x02 /* Attempt pt-pt only */
1483#define FLAGS_TOPOLOGY_MODE_LOOP 0x04 /* Attempt loop only */
1484#define FLAGS_TOPOLOGY_MODE_PT_LOOP 0x06 /* Attempt pt-pt then loop */
1485#define FLAGS_LIRP_LILP 0x80 /* LIRP / LILP is disabled */
1486
1487#define FLAGS_TOPOLOGY_FAILOVER 0x0400 /* Bit 10 */
1488#define FLAGS_LINK_SPEED 0x0800 /* Bit 11 */
1489
1490 uint32_t link_speed;
1491#define LINK_SPEED_AUTO 0 /* Auto selection */
1492#define LINK_SPEED_1G 1 /* 1 Gigabaud */
1493#define LINK_SPEED_2G 2 /* 2 Gigabaud */
1494#define LINK_SPEED_4G 4 /* 4 Gigabaud */
1495#define LINK_SPEED_8G 8 /* 4 Gigabaud */
1496#define LINK_SPEED_10G 16 /* 10 Gigabaud */
1497
1498} INIT_LINK_VAR;
1499
1500/* Structure for MB Command DOWN_LINK (06) */
1501
1502typedef struct {
1503 uint32_t rsvd1;
1504} DOWN_LINK_VAR;
1505
1506/* Structure for MB Command CONFIG_LINK (07) */
1507
1508typedef struct {
1509#ifdef __BIG_ENDIAN_BITFIELD
1510 uint32_t cr:1;
1511 uint32_t ci:1;
1512 uint32_t cr_delay:6;
1513 uint32_t cr_count:8;
1514 uint32_t rsvd1:8;
1515 uint32_t MaxBBC:8;
1516#else /* __LITTLE_ENDIAN_BITFIELD */
1517 uint32_t MaxBBC:8;
1518 uint32_t rsvd1:8;
1519 uint32_t cr_count:8;
1520 uint32_t cr_delay:6;
1521 uint32_t ci:1;
1522 uint32_t cr:1;
1523#endif
1524
1525 uint32_t myId;
1526 uint32_t rsvd2;
1527 uint32_t edtov;
1528 uint32_t arbtov;
1529 uint32_t ratov;
1530 uint32_t rttov;
1531 uint32_t altov;
1532 uint32_t crtov;
1533 uint32_t citov;
1534#ifdef __BIG_ENDIAN_BITFIELD
1535 uint32_t rrq_enable:1;
1536 uint32_t rrq_immed:1;
1537 uint32_t rsvd4:29;
1538 uint32_t ack0_enable:1;
1539#else /* __LITTLE_ENDIAN_BITFIELD */
1540 uint32_t ack0_enable:1;
1541 uint32_t rsvd4:29;
1542 uint32_t rrq_immed:1;
1543 uint32_t rrq_enable:1;
1544#endif
1545} CONFIG_LINK;
1546
1547/* Structure for MB Command PART_SLIM (08)
1548 * will be removed since SLI1 is no longer supported!
1549 */
1550typedef struct {
1551#ifdef __BIG_ENDIAN_BITFIELD
1552 uint16_t offCiocb;
1553 uint16_t numCiocb;
1554 uint16_t offRiocb;
1555 uint16_t numRiocb;
1556#else /* __LITTLE_ENDIAN_BITFIELD */
1557 uint16_t numCiocb;
1558 uint16_t offCiocb;
1559 uint16_t numRiocb;
1560 uint16_t offRiocb;
1561#endif
1562} RING_DEF;
1563
1564typedef struct {
1565#ifdef __BIG_ENDIAN_BITFIELD
1566 uint32_t unused1:24;
1567 uint32_t numRing:8;
1568#else /* __LITTLE_ENDIAN_BITFIELD */
1569 uint32_t numRing:8;
1570 uint32_t unused1:24;
1571#endif
1572
1573 RING_DEF ringdef[4];
1574 uint32_t hbainit;
1575} PART_SLIM_VAR;
1576
1577/* Structure for MB Command CONFIG_RING (09) */
1578
1579typedef struct {
1580#ifdef __BIG_ENDIAN_BITFIELD
1581 uint32_t unused2:6;
1582 uint32_t recvSeq:1;
1583 uint32_t recvNotify:1;
1584 uint32_t numMask:8;
1585 uint32_t profile:8;
1586 uint32_t unused1:4;
1587 uint32_t ring:4;
1588#else /* __LITTLE_ENDIAN_BITFIELD */
1589 uint32_t ring:4;
1590 uint32_t unused1:4;
1591 uint32_t profile:8;
1592 uint32_t numMask:8;
1593 uint32_t recvNotify:1;
1594 uint32_t recvSeq:1;
1595 uint32_t unused2:6;
1596#endif
1597
1598#ifdef __BIG_ENDIAN_BITFIELD
1599 uint16_t maxRespXchg;
1600 uint16_t maxOrigXchg;
1601#else /* __LITTLE_ENDIAN_BITFIELD */
1602 uint16_t maxOrigXchg;
1603 uint16_t maxRespXchg;
1604#endif
1605
1606 RR_REG rrRegs[6];
1607} CONFIG_RING_VAR;
1608
1609/* Structure for MB Command RESET_RING (10) */
1610
1611typedef struct {
1612 uint32_t ring_no;
1613} RESET_RING_VAR;
1614
1615/* Structure for MB Command READ_CONFIG (11) */
1616
1617typedef struct {
1618#ifdef __BIG_ENDIAN_BITFIELD
1619 uint32_t cr:1;
1620 uint32_t ci:1;
1621 uint32_t cr_delay:6;
1622 uint32_t cr_count:8;
1623 uint32_t InitBBC:8;
1624 uint32_t MaxBBC:8;
1625#else /* __LITTLE_ENDIAN_BITFIELD */
1626 uint32_t MaxBBC:8;
1627 uint32_t InitBBC:8;
1628 uint32_t cr_count:8;
1629 uint32_t cr_delay:6;
1630 uint32_t ci:1;
1631 uint32_t cr:1;
1632#endif
1633
1634#ifdef __BIG_ENDIAN_BITFIELD
1635 uint32_t topology:8;
1636 uint32_t myDid:24;
1637#else /* __LITTLE_ENDIAN_BITFIELD */
1638 uint32_t myDid:24;
1639 uint32_t topology:8;
1640#endif
1641
1642 /* Defines for topology (defined previously) */
1643#ifdef __BIG_ENDIAN_BITFIELD
1644 uint32_t AR:1;
1645 uint32_t IR:1;
1646 uint32_t rsvd1:29;
1647 uint32_t ack0:1;
1648#else /* __LITTLE_ENDIAN_BITFIELD */
1649 uint32_t ack0:1;
1650 uint32_t rsvd1:29;
1651 uint32_t IR:1;
1652 uint32_t AR:1;
1653#endif
1654
1655 uint32_t edtov;
1656 uint32_t arbtov;
1657 uint32_t ratov;
1658 uint32_t rttov;
1659 uint32_t altov;
1660 uint32_t lmt;
1661#define LMT_RESERVED 0x0 /* Not used */
1662#define LMT_266_10bit 0x1 /* 265.625 Mbaud 10 bit iface */
1663#define LMT_532_10bit 0x2 /* 531.25 Mbaud 10 bit iface */
1664#define LMT_1063_20bit 0x3 /* 1062.5 Mbaud 20 bit iface */
1665#define LMT_1063_10bit 0x4 /* 1062.5 Mbaud 10 bit iface */
1666#define LMT_2125_10bit 0x8 /* 2125 Mbaud 10 bit iface */
1667#define LMT_4250_10bit 0x40 /* 4250 Mbaud 10 bit iface */
1668
1669 uint32_t rsvd2;
1670 uint32_t rsvd3;
1671 uint32_t max_xri;
1672 uint32_t max_iocb;
1673 uint32_t max_rpi;
1674 uint32_t avail_xri;
1675 uint32_t avail_iocb;
1676 uint32_t avail_rpi;
1677 uint32_t default_rpi;
1678} READ_CONFIG_VAR;
1679
1680/* Structure for MB Command READ_RCONFIG (12) */
1681
1682typedef struct {
1683#ifdef __BIG_ENDIAN_BITFIELD
1684 uint32_t rsvd2:7;
1685 uint32_t recvNotify:1;
1686 uint32_t numMask:8;
1687 uint32_t profile:8;
1688 uint32_t rsvd1:4;
1689 uint32_t ring:4;
1690#else /* __LITTLE_ENDIAN_BITFIELD */
1691 uint32_t ring:4;
1692 uint32_t rsvd1:4;
1693 uint32_t profile:8;
1694 uint32_t numMask:8;
1695 uint32_t recvNotify:1;
1696 uint32_t rsvd2:7;
1697#endif
1698
1699#ifdef __BIG_ENDIAN_BITFIELD
1700 uint16_t maxResp;
1701 uint16_t maxOrig;
1702#else /* __LITTLE_ENDIAN_BITFIELD */
1703 uint16_t maxOrig;
1704 uint16_t maxResp;
1705#endif
1706
1707 RR_REG rrRegs[6];
1708
1709#ifdef __BIG_ENDIAN_BITFIELD
1710 uint16_t cmdRingOffset;
1711 uint16_t cmdEntryCnt;
1712 uint16_t rspRingOffset;
1713 uint16_t rspEntryCnt;
1714 uint16_t nextCmdOffset;
1715 uint16_t rsvd3;
1716 uint16_t nextRspOffset;
1717 uint16_t rsvd4;
1718#else /* __LITTLE_ENDIAN_BITFIELD */
1719 uint16_t cmdEntryCnt;
1720 uint16_t cmdRingOffset;
1721 uint16_t rspEntryCnt;
1722 uint16_t rspRingOffset;
1723 uint16_t rsvd3;
1724 uint16_t nextCmdOffset;
1725 uint16_t rsvd4;
1726 uint16_t nextRspOffset;
1727#endif
1728} READ_RCONF_VAR;
1729
1730/* Structure for MB Command READ_SPARM (13) */
1731/* Structure for MB Command READ_SPARM64 (0x8D) */
1732
1733typedef struct {
1734 uint32_t rsvd1;
1735 uint32_t rsvd2;
1736 union {
1737 struct ulp_bde sp; /* This BDE points to struct serv_parm
1738 structure */
1739 struct ulp_bde64 sp64;
1740 } un;
1741} READ_SPARM_VAR;
1742
1743/* Structure for MB Command READ_STATUS (14) */
1744
1745typedef struct {
1746#ifdef __BIG_ENDIAN_BITFIELD
1747 uint32_t rsvd1:31;
1748 uint32_t clrCounters:1;
1749 uint16_t activeXriCnt;
1750 uint16_t activeRpiCnt;
1751#else /* __LITTLE_ENDIAN_BITFIELD */
1752 uint32_t clrCounters:1;
1753 uint32_t rsvd1:31;
1754 uint16_t activeRpiCnt;
1755 uint16_t activeXriCnt;
1756#endif
1757
1758 uint32_t xmitByteCnt;
1759 uint32_t rcvByteCnt;
1760 uint32_t xmitFrameCnt;
1761 uint32_t rcvFrameCnt;
1762 uint32_t xmitSeqCnt;
1763 uint32_t rcvSeqCnt;
1764 uint32_t totalOrigExchanges;
1765 uint32_t totalRespExchanges;
1766 uint32_t rcvPbsyCnt;
1767 uint32_t rcvFbsyCnt;
1768} READ_STATUS_VAR;
1769
1770/* Structure for MB Command READ_RPI (15) */
1771/* Structure for MB Command READ_RPI64 (0x8F) */
1772
1773typedef struct {
1774#ifdef __BIG_ENDIAN_BITFIELD
1775 uint16_t nextRpi;
1776 uint16_t reqRpi;
1777 uint32_t rsvd2:8;
1778 uint32_t DID:24;
1779#else /* __LITTLE_ENDIAN_BITFIELD */
1780 uint16_t reqRpi;
1781 uint16_t nextRpi;
1782 uint32_t DID:24;
1783 uint32_t rsvd2:8;
1784#endif
1785
1786 union {
1787 struct ulp_bde sp;
1788 struct ulp_bde64 sp64;
1789 } un;
1790
1791} READ_RPI_VAR;
1792
1793/* Structure for MB Command READ_XRI (16) */
1794
1795typedef struct {
1796#ifdef __BIG_ENDIAN_BITFIELD
1797 uint16_t nextXri;
1798 uint16_t reqXri;
1799 uint16_t rsvd1;
1800 uint16_t rpi;
1801 uint32_t rsvd2:8;
1802 uint32_t DID:24;
1803 uint32_t rsvd3:8;
1804 uint32_t SID:24;
1805 uint32_t rsvd4;
1806 uint8_t seqId;
1807 uint8_t rsvd5;
1808 uint16_t seqCount;
1809 uint16_t oxId;
1810 uint16_t rxId;
1811 uint32_t rsvd6:30;
1812 uint32_t si:1;
1813 uint32_t exchOrig:1;
1814#else /* __LITTLE_ENDIAN_BITFIELD */
1815 uint16_t reqXri;
1816 uint16_t nextXri;
1817 uint16_t rpi;
1818 uint16_t rsvd1;
1819 uint32_t DID:24;
1820 uint32_t rsvd2:8;
1821 uint32_t SID:24;
1822 uint32_t rsvd3:8;
1823 uint32_t rsvd4;
1824 uint16_t seqCount;
1825 uint8_t rsvd5;
1826 uint8_t seqId;
1827 uint16_t rxId;
1828 uint16_t oxId;
1829 uint32_t exchOrig:1;
1830 uint32_t si:1;
1831 uint32_t rsvd6:30;
1832#endif
1833} READ_XRI_VAR;
1834
1835/* Structure for MB Command READ_REV (17) */
1836
1837typedef struct {
1838#ifdef __BIG_ENDIAN_BITFIELD
1839 uint32_t cv:1;
1840 uint32_t rr:1;
1841 uint32_t rsvd1:29;
1842 uint32_t rv:1;
1843#else /* __LITTLE_ENDIAN_BITFIELD */
1844 uint32_t rv:1;
1845 uint32_t rsvd1:29;
1846 uint32_t rr:1;
1847 uint32_t cv:1;
1848#endif
1849
1850 uint32_t biuRev;
1851 uint32_t smRev;
1852 union {
1853 uint32_t smFwRev;
1854 struct {
1855#ifdef __BIG_ENDIAN_BITFIELD
1856 uint8_t ProgType;
1857 uint8_t ProgId;
1858 uint16_t ProgVer:4;
1859 uint16_t ProgRev:4;
1860 uint16_t ProgFixLvl:2;
1861 uint16_t ProgDistType:2;
1862 uint16_t DistCnt:4;
1863#else /* __LITTLE_ENDIAN_BITFIELD */
1864 uint16_t DistCnt:4;
1865 uint16_t ProgDistType:2;
1866 uint16_t ProgFixLvl:2;
1867 uint16_t ProgRev:4;
1868 uint16_t ProgVer:4;
1869 uint8_t ProgId;
1870 uint8_t ProgType;
1871#endif
1872
1873 } b;
1874 } un;
1875 uint32_t endecRev;
1876#ifdef __BIG_ENDIAN_BITFIELD
1877 uint8_t feaLevelHigh;
1878 uint8_t feaLevelLow;
1879 uint8_t fcphHigh;
1880 uint8_t fcphLow;
1881#else /* __LITTLE_ENDIAN_BITFIELD */
1882 uint8_t fcphLow;
1883 uint8_t fcphHigh;
1884 uint8_t feaLevelLow;
1885 uint8_t feaLevelHigh;
1886#endif
1887
1888 uint32_t postKernRev;
1889 uint32_t opFwRev;
1890 uint8_t opFwName[16];
1891 uint32_t sli1FwRev;
1892 uint8_t sli1FwName[16];
1893 uint32_t sli2FwRev;
1894 uint8_t sli2FwName[16];
1895 uint32_t rsvd2;
1896 uint32_t RandomData[7];
1897} READ_REV_VAR;
1898
1899/* Structure for MB Command READ_LINK_STAT (18) */
1900
1901typedef struct {
1902 uint32_t rsvd1;
1903 uint32_t linkFailureCnt;
1904 uint32_t lossSyncCnt;
1905
1906 uint32_t lossSignalCnt;
1907 uint32_t primSeqErrCnt;
1908 uint32_t invalidXmitWord;
1909 uint32_t crcCnt;
1910 uint32_t primSeqTimeout;
1911 uint32_t elasticOverrun;
1912 uint32_t arbTimeout;
1913} READ_LNK_VAR;
1914
1915/* Structure for MB Command REG_LOGIN (19) */
1916/* Structure for MB Command REG_LOGIN64 (0x93) */
1917
1918typedef struct {
1919#ifdef __BIG_ENDIAN_BITFIELD
1920 uint16_t rsvd1;
1921 uint16_t rpi;
1922 uint32_t rsvd2:8;
1923 uint32_t did:24;
1924#else /* __LITTLE_ENDIAN_BITFIELD */
1925 uint16_t rpi;
1926 uint16_t rsvd1;
1927 uint32_t did:24;
1928 uint32_t rsvd2:8;
1929#endif
1930
1931 union {
1932 struct ulp_bde sp;
1933 struct ulp_bde64 sp64;
1934 } un;
1935
1936} REG_LOGIN_VAR;
1937
1938/* Word 30 contents for REG_LOGIN */
1939typedef union {
1940 struct {
1941#ifdef __BIG_ENDIAN_BITFIELD
1942 uint16_t rsvd1:12;
1943 uint16_t wd30_class:4;
1944 uint16_t xri;
1945#else /* __LITTLE_ENDIAN_BITFIELD */
1946 uint16_t xri;
1947 uint16_t wd30_class:4;
1948 uint16_t rsvd1:12;
1949#endif
1950 } f;
1951 uint32_t word;
1952} REG_WD30;
1953
1954/* Structure for MB Command UNREG_LOGIN (20) */
1955
1956typedef struct {
1957#ifdef __BIG_ENDIAN_BITFIELD
1958 uint16_t rsvd1;
1959 uint16_t rpi;
1960#else /* __LITTLE_ENDIAN_BITFIELD */
1961 uint16_t rpi;
1962 uint16_t rsvd1;
1963#endif
1964} UNREG_LOGIN_VAR;
1965
1966/* Structure for MB Command UNREG_D_ID (0x23) */
1967
1968typedef struct {
1969 uint32_t did;
1970} UNREG_D_ID_VAR;
1971
1972/* Structure for MB Command READ_LA (21) */
1973/* Structure for MB Command READ_LA64 (0x95) */
1974
1975typedef struct {
1976 uint32_t eventTag; /* Event tag */
1977#ifdef __BIG_ENDIAN_BITFIELD
1978 uint32_t rsvd1:22;
1979 uint32_t pb:1;
1980 uint32_t il:1;
1981 uint32_t attType:8;
1982#else /* __LITTLE_ENDIAN_BITFIELD */
1983 uint32_t attType:8;
1984 uint32_t il:1;
1985 uint32_t pb:1;
1986 uint32_t rsvd1:22;
1987#endif
1988
1989#define AT_RESERVED 0x00 /* Reserved - attType */
1990#define AT_LINK_UP 0x01 /* Link is up */
1991#define AT_LINK_DOWN 0x02 /* Link is down */
1992
1993#ifdef __BIG_ENDIAN_BITFIELD
1994 uint8_t granted_AL_PA;
1995 uint8_t lipAlPs;
1996 uint8_t lipType;
1997 uint8_t topology;
1998#else /* __LITTLE_ENDIAN_BITFIELD */
1999 uint8_t topology;
2000 uint8_t lipType;
2001 uint8_t lipAlPs;
2002 uint8_t granted_AL_PA;
2003#endif
2004
2005#define TOPOLOGY_PT_PT 0x01 /* Topology is pt-pt / pt-fabric */
2006#define TOPOLOGY_LOOP 0x02 /* Topology is FC-AL */
2007
2008 union {
2009 struct ulp_bde lilpBde; /* This BDE points to a 128 byte buffer
2010 to */
2011 /* store the LILP AL_PA position map into */
2012 struct ulp_bde64 lilpBde64;
2013 } un;
2014
2015#ifdef __BIG_ENDIAN_BITFIELD
2016 uint32_t Dlu:1;
2017 uint32_t Dtf:1;
2018 uint32_t Drsvd2:14;
2019 uint32_t DlnkSpeed:8;
2020 uint32_t DnlPort:4;
2021 uint32_t Dtx:2;
2022 uint32_t Drx:2;
2023#else /* __LITTLE_ENDIAN_BITFIELD */
2024 uint32_t Drx:2;
2025 uint32_t Dtx:2;
2026 uint32_t DnlPort:4;
2027 uint32_t DlnkSpeed:8;
2028 uint32_t Drsvd2:14;
2029 uint32_t Dtf:1;
2030 uint32_t Dlu:1;
2031#endif
2032
2033#ifdef __BIG_ENDIAN_BITFIELD
2034 uint32_t Ulu:1;
2035 uint32_t Utf:1;
2036 uint32_t Ursvd2:14;
2037 uint32_t UlnkSpeed:8;
2038 uint32_t UnlPort:4;
2039 uint32_t Utx:2;
2040 uint32_t Urx:2;
2041#else /* __LITTLE_ENDIAN_BITFIELD */
2042 uint32_t Urx:2;
2043 uint32_t Utx:2;
2044 uint32_t UnlPort:4;
2045 uint32_t UlnkSpeed:8;
2046 uint32_t Ursvd2:14;
2047 uint32_t Utf:1;
2048 uint32_t Ulu:1;
2049#endif
2050
2051#define LA_UNKNW_LINK 0x0 /* lnkSpeed */
2052#define LA_1GHZ_LINK 0x04 /* lnkSpeed */
2053#define LA_2GHZ_LINK 0x08 /* lnkSpeed */
2054#define LA_4GHZ_LINK 0x10 /* lnkSpeed */
2055#define LA_8GHZ_LINK 0x20 /* lnkSpeed */
2056#define LA_10GHZ_LINK 0x40 /* lnkSpeed */
2057
2058} READ_LA_VAR;
2059
2060/* Structure for MB Command CLEAR_LA (22) */
2061
2062typedef struct {
2063 uint32_t eventTag; /* Event tag */
2064 uint32_t rsvd1;
2065} CLEAR_LA_VAR;
2066
2067/* Structure for MB Command DUMP */
2068
2069typedef struct {
2070#ifdef __BIG_ENDIAN_BITFIELD
2071 uint32_t rsvd:25;
2072 uint32_t ra:1;
2073 uint32_t co:1;
2074 uint32_t cv:1;
2075 uint32_t type:4;
2076 uint32_t entry_index:16;
2077 uint32_t region_id:16;
2078#else /* __LITTLE_ENDIAN_BITFIELD */
2079 uint32_t type:4;
2080 uint32_t cv:1;
2081 uint32_t co:1;
2082 uint32_t ra:1;
2083 uint32_t rsvd:25;
2084 uint32_t region_id:16;
2085 uint32_t entry_index:16;
2086#endif
2087
2088 uint32_t rsvd1;
2089 uint32_t word_cnt;
2090 uint32_t resp_offset;
2091} DUMP_VAR;
2092
2093#define DMP_MEM_REG 0x1
2094#define DMP_NV_PARAMS 0x2
2095
2096#define DMP_REGION_VPD 0xe
2097#define DMP_VPD_SIZE 0x400 /* maximum amount of VPD */
2098#define DMP_RSP_OFFSET 0x14 /* word 5 contains first word of rsp */
2099#define DMP_RSP_SIZE 0x6C /* maximum of 27 words of rsp data */
2100
2101/* Structure for MB Command CONFIG_PORT (0x88) */
2102
2103typedef struct {
2104 uint32_t pcbLen;
2105 uint32_t pcbLow; /* bit 31:0 of memory based port config block */
2106 uint32_t pcbHigh; /* bit 63:32 of memory based port config block */
2107 uint32_t hbainit[5];
2108} CONFIG_PORT_VAR;
2109
2110/* SLI-2 Port Control Block */
2111
2112/* SLIM POINTER */
2113#define SLIMOFF 0x30 /* WORD */
2114
2115typedef struct _SLI2_RDSC {
2116 uint32_t cmdEntries;
2117 uint32_t cmdAddrLow;
2118 uint32_t cmdAddrHigh;
2119
2120 uint32_t rspEntries;
2121 uint32_t rspAddrLow;
2122 uint32_t rspAddrHigh;
2123} SLI2_RDSC;
2124
2125typedef struct _PCB {
2126#ifdef __BIG_ENDIAN_BITFIELD
2127 uint32_t type:8;
2128#define TYPE_NATIVE_SLI2 0x01;
2129 uint32_t feature:8;
2130#define FEATURE_INITIAL_SLI2 0x01;
2131 uint32_t rsvd:12;
2132 uint32_t maxRing:4;
2133#else /* __LITTLE_ENDIAN_BITFIELD */
2134 uint32_t maxRing:4;
2135 uint32_t rsvd:12;
2136 uint32_t feature:8;
2137#define FEATURE_INITIAL_SLI2 0x01;
2138 uint32_t type:8;
2139#define TYPE_NATIVE_SLI2 0x01;
2140#endif
2141
2142 uint32_t mailBoxSize;
2143 uint32_t mbAddrLow;
2144 uint32_t mbAddrHigh;
2145
2146 uint32_t hgpAddrLow;
2147 uint32_t hgpAddrHigh;
2148
2149 uint32_t pgpAddrLow;
2150 uint32_t pgpAddrHigh;
2151 SLI2_RDSC rdsc[MAX_RINGS];
2152} PCB_t;
2153
2154/* NEW_FEATURE */
2155typedef struct {
2156#ifdef __BIG_ENDIAN_BITFIELD
2157 uint32_t rsvd0:27;
2158 uint32_t discardFarp:1;
2159 uint32_t IPEnable:1;
2160 uint32_t nodeName:1;
2161 uint32_t portName:1;
2162 uint32_t filterEnable:1;
2163#else /* __LITTLE_ENDIAN_BITFIELD */
2164 uint32_t filterEnable:1;
2165 uint32_t portName:1;
2166 uint32_t nodeName:1;
2167 uint32_t IPEnable:1;
2168 uint32_t discardFarp:1;
2169 uint32_t rsvd:27;
2170#endif
2171
2172 uint8_t portname[8]; /* Used to be struct lpfc_name */
2173 uint8_t nodename[8];
2174 uint32_t rsvd1;
2175 uint32_t rsvd2;
2176 uint32_t rsvd3;
2177 uint32_t IPAddress;
2178} CONFIG_FARP_VAR;
2179
2180/* Union of all Mailbox Command types */
2181#define MAILBOX_CMD_WSIZE 32
2182#define MAILBOX_CMD_SIZE (MAILBOX_CMD_WSIZE * sizeof(uint32_t))
2183
2184typedef union {
2185 uint32_t varWords[MAILBOX_CMD_WSIZE - 1];
2186 LOAD_SM_VAR varLdSM; /* cmd = 1 (LOAD_SM) */
2187 READ_NV_VAR varRDnvp; /* cmd = 2 (READ_NVPARMS) */
2188 WRITE_NV_VAR varWTnvp; /* cmd = 3 (WRITE_NVPARMS) */
2189 BIU_DIAG_VAR varBIUdiag; /* cmd = 4 (RUN_BIU_DIAG) */
2190 INIT_LINK_VAR varInitLnk; /* cmd = 5 (INIT_LINK) */
2191 DOWN_LINK_VAR varDwnLnk; /* cmd = 6 (DOWN_LINK) */
2192 CONFIG_LINK varCfgLnk; /* cmd = 7 (CONFIG_LINK) */
2193 PART_SLIM_VAR varSlim; /* cmd = 8 (PART_SLIM) */
2194 CONFIG_RING_VAR varCfgRing; /* cmd = 9 (CONFIG_RING) */
2195 RESET_RING_VAR varRstRing; /* cmd = 10 (RESET_RING) */
2196 READ_CONFIG_VAR varRdConfig; /* cmd = 11 (READ_CONFIG) */
2197 READ_RCONF_VAR varRdRConfig; /* cmd = 12 (READ_RCONFIG) */
2198 READ_SPARM_VAR varRdSparm; /* cmd = 13 (READ_SPARM(64)) */
2199 READ_STATUS_VAR varRdStatus; /* cmd = 14 (READ_STATUS) */
2200 READ_RPI_VAR varRdRPI; /* cmd = 15 (READ_RPI(64)) */
2201 READ_XRI_VAR varRdXRI; /* cmd = 16 (READ_XRI) */
2202 READ_REV_VAR varRdRev; /* cmd = 17 (READ_REV) */
2203 READ_LNK_VAR varRdLnk; /* cmd = 18 (READ_LNK_STAT) */
2204 REG_LOGIN_VAR varRegLogin; /* cmd = 19 (REG_LOGIN(64)) */
2205 UNREG_LOGIN_VAR varUnregLogin; /* cmd = 20 (UNREG_LOGIN) */
2206 READ_LA_VAR varReadLA; /* cmd = 21 (READ_LA(64)) */
2207 CLEAR_LA_VAR varClearLA; /* cmd = 22 (CLEAR_LA) */
2208 DUMP_VAR varDmp; /* Warm Start DUMP mbx cmd */
2209 UNREG_D_ID_VAR varUnregDID; /* cmd = 0x23 (UNREG_D_ID) */
2210 CONFIG_FARP_VAR varCfgFarp; /* cmd = 0x25 (CONFIG_FARP) NEW_FEATURE */
2211 CONFIG_PORT_VAR varCfgPort; /* cmd = 0x88 (CONFIG_PORT) */
2212} MAILVARIANTS;
2213
2214/*
2215 * SLI-2 specific structures
2216 */
2217
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002218struct lpfc_hgp {
2219 __le32 cmdPutInx;
2220 __le32 rspGetInx;
2221};
dea31012005-04-17 16:05:31 -05002222
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002223struct lpfc_pgp {
2224 __le32 cmdGetInx;
2225 __le32 rspPutInx;
2226};
dea31012005-04-17 16:05:31 -05002227
2228typedef struct _SLI2_DESC {
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002229 struct lpfc_hgp host[MAX_RINGS];
dea31012005-04-17 16:05:31 -05002230 uint32_t unused1[16];
James.Smart@Emulex.Com4cc2da12005-06-25 10:34:00 -04002231 struct lpfc_pgp port[MAX_RINGS];
dea31012005-04-17 16:05:31 -05002232} SLI2_DESC;
2233
2234typedef union {
2235 SLI2_DESC s2;
2236} SLI_VAR;
2237
2238typedef struct {
2239#ifdef __BIG_ENDIAN_BITFIELD
2240 uint16_t mbxStatus;
2241 uint8_t mbxCommand;
2242 uint8_t mbxReserved:6;
2243 uint8_t mbxHc:1;
2244 uint8_t mbxOwner:1; /* Low order bit first word */
2245#else /* __LITTLE_ENDIAN_BITFIELD */
2246 uint8_t mbxOwner:1; /* Low order bit first word */
2247 uint8_t mbxHc:1;
2248 uint8_t mbxReserved:6;
2249 uint8_t mbxCommand;
2250 uint16_t mbxStatus;
2251#endif
2252
2253 MAILVARIANTS un;
2254 SLI_VAR us;
2255} MAILBOX_t;
2256
2257/*
2258 * Begin Structure Definitions for IOCB Commands
2259 */
2260
2261typedef struct {
2262#ifdef __BIG_ENDIAN_BITFIELD
2263 uint8_t statAction;
2264 uint8_t statRsn;
2265 uint8_t statBaExp;
2266 uint8_t statLocalError;
2267#else /* __LITTLE_ENDIAN_BITFIELD */
2268 uint8_t statLocalError;
2269 uint8_t statBaExp;
2270 uint8_t statRsn;
2271 uint8_t statAction;
2272#endif
2273 /* statRsn P/F_RJT reason codes */
2274#define RJT_BAD_D_ID 0x01 /* Invalid D_ID field */
2275#define RJT_BAD_S_ID 0x02 /* Invalid S_ID field */
2276#define RJT_UNAVAIL_TEMP 0x03 /* N_Port unavailable temp. */
2277#define RJT_UNAVAIL_PERM 0x04 /* N_Port unavailable perm. */
2278#define RJT_UNSUP_CLASS 0x05 /* Class not supported */
2279#define RJT_DELIM_ERR 0x06 /* Delimiter usage error */
2280#define RJT_UNSUP_TYPE 0x07 /* Type not supported */
2281#define RJT_BAD_CONTROL 0x08 /* Invalid link conrtol */
2282#define RJT_BAD_RCTL 0x09 /* R_CTL invalid */
2283#define RJT_BAD_FCTL 0x0A /* F_CTL invalid */
2284#define RJT_BAD_OXID 0x0B /* OX_ID invalid */
2285#define RJT_BAD_RXID 0x0C /* RX_ID invalid */
2286#define RJT_BAD_SEQID 0x0D /* SEQ_ID invalid */
2287#define RJT_BAD_DFCTL 0x0E /* DF_CTL invalid */
2288#define RJT_BAD_SEQCNT 0x0F /* SEQ_CNT invalid */
2289#define RJT_BAD_PARM 0x10 /* Param. field invalid */
2290#define RJT_XCHG_ERR 0x11 /* Exchange error */
2291#define RJT_PROT_ERR 0x12 /* Protocol error */
2292#define RJT_BAD_LENGTH 0x13 /* Invalid Length */
2293#define RJT_UNEXPECTED_ACK 0x14 /* Unexpected ACK */
2294#define RJT_LOGIN_REQUIRED 0x16 /* Login required */
2295#define RJT_TOO_MANY_SEQ 0x17 /* Excessive sequences */
2296#define RJT_XCHG_NOT_STRT 0x18 /* Exchange not started */
2297#define RJT_UNSUP_SEC_HDR 0x19 /* Security hdr not supported */
2298#define RJT_UNAVAIL_PATH 0x1A /* Fabric Path not available */
2299#define RJT_VENDOR_UNIQUE 0xFF /* Vendor unique error */
2300
2301#define IOERR_SUCCESS 0x00 /* statLocalError */
2302#define IOERR_MISSING_CONTINUE 0x01
2303#define IOERR_SEQUENCE_TIMEOUT 0x02
2304#define IOERR_INTERNAL_ERROR 0x03
2305#define IOERR_INVALID_RPI 0x04
2306#define IOERR_NO_XRI 0x05
2307#define IOERR_ILLEGAL_COMMAND 0x06
2308#define IOERR_XCHG_DROPPED 0x07
2309#define IOERR_ILLEGAL_FIELD 0x08
2310#define IOERR_BAD_CONTINUE 0x09
2311#define IOERR_TOO_MANY_BUFFERS 0x0A
2312#define IOERR_RCV_BUFFER_WAITING 0x0B
2313#define IOERR_NO_CONNECTION 0x0C
2314#define IOERR_TX_DMA_FAILED 0x0D
2315#define IOERR_RX_DMA_FAILED 0x0E
2316#define IOERR_ILLEGAL_FRAME 0x0F
2317#define IOERR_EXTRA_DATA 0x10
2318#define IOERR_NO_RESOURCES 0x11
2319#define IOERR_RESERVED 0x12
2320#define IOERR_ILLEGAL_LENGTH 0x13
2321#define IOERR_UNSUPPORTED_FEATURE 0x14
2322#define IOERR_ABORT_IN_PROGRESS 0x15
2323#define IOERR_ABORT_REQUESTED 0x16
2324#define IOERR_RECEIVE_BUFFER_TIMEOUT 0x17
2325#define IOERR_LOOP_OPEN_FAILURE 0x18
2326#define IOERR_RING_RESET 0x19
2327#define IOERR_LINK_DOWN 0x1A
2328#define IOERR_CORRUPTED_DATA 0x1B
2329#define IOERR_CORRUPTED_RPI 0x1C
2330#define IOERR_OUT_OF_ORDER_DATA 0x1D
2331#define IOERR_OUT_OF_ORDER_ACK 0x1E
2332#define IOERR_DUP_FRAME 0x1F
2333#define IOERR_LINK_CONTROL_FRAME 0x20 /* ACK_N received */
2334#define IOERR_BAD_HOST_ADDRESS 0x21
2335#define IOERR_RCV_HDRBUF_WAITING 0x22
2336#define IOERR_MISSING_HDR_BUFFER 0x23
2337#define IOERR_MSEQ_CHAIN_CORRUPTED 0x24
2338#define IOERR_ABORTMULT_REQUESTED 0x25
2339#define IOERR_BUFFER_SHORTAGE 0x28
2340#define IOERR_DEFAULT 0x29
2341#define IOERR_CNT 0x2A
2342
2343#define IOERR_DRVR_MASK 0x100
2344#define IOERR_SLI_DOWN 0x101 /* ulpStatus - Driver defined */
2345#define IOERR_SLI_BRESET 0x102
2346#define IOERR_SLI_ABORTED 0x103
2347} PARM_ERR;
2348
2349typedef union {
2350 struct {
2351#ifdef __BIG_ENDIAN_BITFIELD
2352 uint8_t Rctl; /* R_CTL field */
2353 uint8_t Type; /* TYPE field */
2354 uint8_t Dfctl; /* DF_CTL field */
2355 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2356#else /* __LITTLE_ENDIAN_BITFIELD */
2357 uint8_t Fctl; /* Bits 0-7 of IOCB word 5 */
2358 uint8_t Dfctl; /* DF_CTL field */
2359 uint8_t Type; /* TYPE field */
2360 uint8_t Rctl; /* R_CTL field */
2361#endif
2362
2363#define BC 0x02 /* Broadcast Received - Fctl */
2364#define SI 0x04 /* Sequence Initiative */
2365#define LA 0x08 /* Ignore Link Attention state */
2366#define LS 0x80 /* Last Sequence */
2367 } hcsw;
2368 uint32_t reserved;
2369} WORD5;
2370
2371/* IOCB Command template for a generic response */
2372typedef struct {
2373 uint32_t reserved[4];
2374 PARM_ERR perr;
2375} GENERIC_RSP;
2376
2377/* IOCB Command template for XMIT / XMIT_BCAST / RCV_SEQUENCE / XMIT_ELS */
2378typedef struct {
2379 struct ulp_bde xrsqbde[2];
2380 uint32_t xrsqRo; /* Starting Relative Offset */
2381 WORD5 w5; /* Header control/status word */
2382} XR_SEQ_FIELDS;
2383
2384/* IOCB Command template for ELS_REQUEST */
2385typedef struct {
2386 struct ulp_bde elsReq;
2387 struct ulp_bde elsRsp;
2388
2389#ifdef __BIG_ENDIAN_BITFIELD
2390 uint32_t word4Rsvd:7;
2391 uint32_t fl:1;
2392 uint32_t myID:24;
2393 uint32_t word5Rsvd:8;
2394 uint32_t remoteID:24;
2395#else /* __LITTLE_ENDIAN_BITFIELD */
2396 uint32_t myID:24;
2397 uint32_t fl:1;
2398 uint32_t word4Rsvd:7;
2399 uint32_t remoteID:24;
2400 uint32_t word5Rsvd:8;
2401#endif
2402} ELS_REQUEST;
2403
2404/* IOCB Command template for RCV_ELS_REQ */
2405typedef struct {
2406 struct ulp_bde elsReq[2];
2407 uint32_t parmRo;
2408
2409#ifdef __BIG_ENDIAN_BITFIELD
2410 uint32_t word5Rsvd:8;
2411 uint32_t remoteID:24;
2412#else /* __LITTLE_ENDIAN_BITFIELD */
2413 uint32_t remoteID:24;
2414 uint32_t word5Rsvd:8;
2415#endif
2416} RCV_ELS_REQ;
2417
2418/* IOCB Command template for ABORT / CLOSE_XRI */
2419typedef struct {
2420 uint32_t rsvd[3];
2421 uint32_t abortType;
2422#define ABORT_TYPE_ABTX 0x00000000
2423#define ABORT_TYPE_ABTS 0x00000001
2424 uint32_t parm;
2425#ifdef __BIG_ENDIAN_BITFIELD
2426 uint16_t abortContextTag; /* ulpContext from command to abort/close */
2427 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
2428#else /* __LITTLE_ENDIAN_BITFIELD */
2429 uint16_t abortIoTag; /* ulpIoTag from command to abort/close */
2430 uint16_t abortContextTag; /* ulpContext from command to abort/close */
2431#endif
2432} AC_XRI;
2433
2434/* IOCB Command template for ABORT_MXRI64 */
2435typedef struct {
2436 uint32_t rsvd[3];
2437 uint32_t abortType;
2438 uint32_t parm;
2439 uint32_t iotag32;
2440} A_MXRI64;
2441
2442/* IOCB Command template for GET_RPI */
2443typedef struct {
2444 uint32_t rsvd[4];
2445 uint32_t parmRo;
2446#ifdef __BIG_ENDIAN_BITFIELD
2447 uint32_t word5Rsvd:8;
2448 uint32_t remoteID:24;
2449#else /* __LITTLE_ENDIAN_BITFIELD */
2450 uint32_t remoteID:24;
2451 uint32_t word5Rsvd:8;
2452#endif
2453} GET_RPI;
2454
2455/* IOCB Command template for all FCP Initiator commands */
2456typedef struct {
2457 struct ulp_bde fcpi_cmnd; /* FCP_CMND payload descriptor */
2458 struct ulp_bde fcpi_rsp; /* Rcv buffer */
2459 uint32_t fcpi_parm;
2460 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
2461} FCPI_FIELDS;
2462
2463/* IOCB Command template for all FCP Target commands */
2464typedef struct {
2465 struct ulp_bde fcpt_Buffer[2]; /* FCP_CMND payload descriptor */
2466 uint32_t fcpt_Offset;
2467 uint32_t fcpt_Length; /* transfer ready for IWRITE */
2468} FCPT_FIELDS;
2469
2470/* SLI-2 IOCB structure definitions */
2471
2472/* IOCB Command template for 64 bit XMIT / XMIT_BCAST / XMIT_ELS */
2473typedef struct {
2474 ULP_BDL bdl;
2475 uint32_t xrsqRo; /* Starting Relative Offset */
2476 WORD5 w5; /* Header control/status word */
2477} XMT_SEQ_FIELDS64;
2478
2479/* IOCB Command template for 64 bit RCV_SEQUENCE64 */
2480typedef struct {
2481 struct ulp_bde64 rcvBde;
2482 uint32_t rsvd1;
2483 uint32_t xrsqRo; /* Starting Relative Offset */
2484 WORD5 w5; /* Header control/status word */
2485} RCV_SEQ_FIELDS64;
2486
2487/* IOCB Command template for ELS_REQUEST64 */
2488typedef struct {
2489 ULP_BDL bdl;
2490#ifdef __BIG_ENDIAN_BITFIELD
2491 uint32_t word4Rsvd:7;
2492 uint32_t fl:1;
2493 uint32_t myID:24;
2494 uint32_t word5Rsvd:8;
2495 uint32_t remoteID:24;
2496#else /* __LITTLE_ENDIAN_BITFIELD */
2497 uint32_t myID:24;
2498 uint32_t fl:1;
2499 uint32_t word4Rsvd:7;
2500 uint32_t remoteID:24;
2501 uint32_t word5Rsvd:8;
2502#endif
2503} ELS_REQUEST64;
2504
2505/* IOCB Command template for GEN_REQUEST64 */
2506typedef struct {
2507 ULP_BDL bdl;
2508 uint32_t xrsqRo; /* Starting Relative Offset */
2509 WORD5 w5; /* Header control/status word */
2510} GEN_REQUEST64;
2511
2512/* IOCB Command template for RCV_ELS_REQ64 */
2513typedef struct {
2514 struct ulp_bde64 elsReq;
2515 uint32_t rcvd1;
2516 uint32_t parmRo;
2517
2518#ifdef __BIG_ENDIAN_BITFIELD
2519 uint32_t word5Rsvd:8;
2520 uint32_t remoteID:24;
2521#else /* __LITTLE_ENDIAN_BITFIELD */
2522 uint32_t remoteID:24;
2523 uint32_t word5Rsvd:8;
2524#endif
2525} RCV_ELS_REQ64;
2526
2527/* IOCB Command template for all 64 bit FCP Initiator commands */
2528typedef struct {
2529 ULP_BDL bdl;
2530 uint32_t fcpi_parm;
2531 uint32_t fcpi_XRdy; /* transfer ready for IWRITE */
2532} FCPI_FIELDS64;
2533
2534/* IOCB Command template for all 64 bit FCP Target commands */
2535typedef struct {
2536 ULP_BDL bdl;
2537 uint32_t fcpt_Offset;
2538 uint32_t fcpt_Length; /* transfer ready for IWRITE */
2539} FCPT_FIELDS64;
2540
2541typedef struct _IOCB { /* IOCB structure */
2542 union {
2543 GENERIC_RSP grsp; /* Generic response */
2544 XR_SEQ_FIELDS xrseq; /* XMIT / BCAST / RCV_SEQUENCE cmd */
2545 struct ulp_bde cont[3]; /* up to 3 continuation bdes */
2546 RCV_ELS_REQ rcvels; /* RCV_ELS_REQ template */
2547 AC_XRI acxri; /* ABORT / CLOSE_XRI template */
2548 A_MXRI64 amxri; /* abort multiple xri command overlay */
2549 GET_RPI getrpi; /* GET_RPI template */
2550 FCPI_FIELDS fcpi; /* FCP Initiator template */
2551 FCPT_FIELDS fcpt; /* FCP target template */
2552
2553 /* SLI-2 structures */
2554
2555 struct ulp_bde64 cont64[2]; /* up to 2 64 bit continuation
2556 bde_64s */
2557 ELS_REQUEST64 elsreq64; /* ELS_REQUEST template */
2558 GEN_REQUEST64 genreq64; /* GEN_REQUEST template */
2559 RCV_ELS_REQ64 rcvels64; /* RCV_ELS_REQ template */
2560 XMT_SEQ_FIELDS64 xseq64; /* XMIT / BCAST cmd */
2561 FCPI_FIELDS64 fcpi64; /* FCP 64 bit Initiator template */
2562 FCPT_FIELDS64 fcpt64; /* FCP 64 bit target template */
2563
2564 uint32_t ulpWord[IOCB_WORD_SZ - 2]; /* generic 6 'words' */
2565 } un;
2566 union {
2567 struct {
2568#ifdef __BIG_ENDIAN_BITFIELD
2569 uint16_t ulpContext; /* High order bits word 6 */
2570 uint16_t ulpIoTag; /* Low order bits word 6 */
2571#else /* __LITTLE_ENDIAN_BITFIELD */
2572 uint16_t ulpIoTag; /* Low order bits word 6 */
2573 uint16_t ulpContext; /* High order bits word 6 */
2574#endif
2575 } t1;
2576 struct {
2577#ifdef __BIG_ENDIAN_BITFIELD
2578 uint16_t ulpContext; /* High order bits word 6 */
2579 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
2580 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
2581#else /* __LITTLE_ENDIAN_BITFIELD */
2582 uint16_t ulpIoTag0:14; /* Low order bits word 6 */
2583 uint16_t ulpIoTag1:2; /* Low order bits word 6 */
2584 uint16_t ulpContext; /* High order bits word 6 */
2585#endif
2586 } t2;
2587 } un1;
2588#define ulpContext un1.t1.ulpContext
2589#define ulpIoTag un1.t1.ulpIoTag
2590#define ulpIoTag0 un1.t2.ulpIoTag0
2591
2592#ifdef __BIG_ENDIAN_BITFIELD
2593 uint32_t ulpTimeout:8;
2594 uint32_t ulpXS:1;
2595 uint32_t ulpFCP2Rcvy:1;
2596 uint32_t ulpPU:2;
2597 uint32_t ulpIr:1;
2598 uint32_t ulpClass:3;
2599 uint32_t ulpCommand:8;
2600 uint32_t ulpStatus:4;
2601 uint32_t ulpBdeCount:2;
2602 uint32_t ulpLe:1;
2603 uint32_t ulpOwner:1; /* Low order bit word 7 */
2604#else /* __LITTLE_ENDIAN_BITFIELD */
2605 uint32_t ulpOwner:1; /* Low order bit word 7 */
2606 uint32_t ulpLe:1;
2607 uint32_t ulpBdeCount:2;
2608 uint32_t ulpStatus:4;
2609 uint32_t ulpCommand:8;
2610 uint32_t ulpClass:3;
2611 uint32_t ulpIr:1;
2612 uint32_t ulpPU:2;
2613 uint32_t ulpFCP2Rcvy:1;
2614 uint32_t ulpXS:1;
2615 uint32_t ulpTimeout:8;
2616#endif
2617
2618#define PARM_UNUSED 0 /* PU field (Word 4) not used */
2619#define PARM_REL_OFF 1 /* PU field (Word 4) = R. O. */
2620#define PARM_READ_CHECK 2 /* PU field (Word 4) = Data Transfer Length */
2621#define CLASS1 0 /* Class 1 */
2622#define CLASS2 1 /* Class 2 */
2623#define CLASS3 2 /* Class 3 */
2624#define CLASS_FCP_INTERMIX 7 /* FCP Data->Cls 1, all else->Cls 2 */
2625
2626#define IOSTAT_SUCCESS 0x0 /* ulpStatus - HBA defined */
2627#define IOSTAT_FCP_RSP_ERROR 0x1
2628#define IOSTAT_REMOTE_STOP 0x2
2629#define IOSTAT_LOCAL_REJECT 0x3
2630#define IOSTAT_NPORT_RJT 0x4
2631#define IOSTAT_FABRIC_RJT 0x5
2632#define IOSTAT_NPORT_BSY 0x6
2633#define IOSTAT_FABRIC_BSY 0x7
2634#define IOSTAT_INTERMED_RSP 0x8
2635#define IOSTAT_LS_RJT 0x9
2636#define IOSTAT_BA_RJT 0xA
2637#define IOSTAT_RSVD1 0xB
2638#define IOSTAT_RSVD2 0xC
2639#define IOSTAT_RSVD3 0xD
2640#define IOSTAT_RSVD4 0xE
2641#define IOSTAT_RSVD5 0xF
2642#define IOSTAT_DRIVER_REJECT 0x10 /* ulpStatus - Driver defined */
2643#define IOSTAT_DEFAULT 0xF /* Same as rsvd5 for now */
2644#define IOSTAT_CNT 0x11
2645
2646} IOCB_t;
2647
2648
2649#define SLI1_SLIM_SIZE (4 * 1024)
2650
2651/* Up to 498 IOCBs will fit into 16k
2652 * 256 (MAILBOX_t) + 140 (PCB_t) + ( 32 (IOCB_t) * 498 ) = < 16384
2653 */
2654#define SLI2_SLIM_SIZE (16 * 1024)
2655
2656/* Maximum IOCBs that will fit in SLI2 slim */
2657#define MAX_SLI2_IOCB 498
2658
2659struct lpfc_sli2_slim {
2660 MAILBOX_t mbx;
2661 PCB_t pcb;
2662 IOCB_t IOCBs[MAX_SLI2_IOCB];
2663};
2664
2665/*******************************************************************
2666This macro check PCI device to allow special handling for LC HBAs.
2667
2668Parameters:
2669device : struct pci_dev 's device field
2670
2671return 1 => TRUE
2672 0 => FALSE
2673 *******************************************************************/
2674static inline int
2675lpfc_is_LC_HBA(unsigned short device)
2676{
2677 if ((device == PCI_DEVICE_ID_TFLY) ||
2678 (device == PCI_DEVICE_ID_PFLY) ||
2679 (device == PCI_DEVICE_ID_LP101) ||
2680 (device == PCI_DEVICE_ID_BMID) ||
2681 (device == PCI_DEVICE_ID_BSMB) ||
2682 (device == PCI_DEVICE_ID_ZMID) ||
2683 (device == PCI_DEVICE_ID_ZSMB) ||
2684 (device == PCI_DEVICE_ID_RFLY))
2685 return 1;
2686 else
2687 return 0;
2688}