blob: 457e2f1d4b432e3305bc83a92e8d501bca4463d5 [file] [log] [blame]
Ben Hutchings8ceee662008-04-27 12:55:59 +01001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
4 * Copyright 2005-2008 Solarflare Communications Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11/* Common definitions for all Efx net driver code */
12
13#ifndef EFX_NET_DRIVER_H
14#define EFX_NET_DRIVER_H
15
16#include <linux/version.h>
17#include <linux/netdevice.h>
18#include <linux/etherdevice.h>
19#include <linux/ethtool.h>
20#include <linux/if_vlan.h>
21#include <linux/timer.h>
Ben Hutchings68e7f452009-04-29 08:05:08 +000022#include <linux/mdio.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010023#include <linux/list.h>
24#include <linux/pci.h>
25#include <linux/device.h>
26#include <linux/highmem.h>
27#include <linux/workqueue.h>
Ben Hutchings37b5a602008-05-30 22:27:04 +010028#include <linux/i2c.h>
Ben Hutchings8ceee662008-04-27 12:55:59 +010029
30#include "enum.h"
31#include "bitfield.h"
Ben Hutchings8ceee662008-04-27 12:55:59 +010032
Ben Hutchings8ceee662008-04-27 12:55:59 +010033/**************************************************************************
34 *
35 * Build definitions
36 *
37 **************************************************************************/
38#ifndef EFX_DRIVER_NAME
39#define EFX_DRIVER_NAME "sfc"
40#endif
Ben Hutchingsa7a81fc2008-12-12 22:10:23 -080041#define EFX_DRIVER_VERSION "2.3"
Ben Hutchings8ceee662008-04-27 12:55:59 +010042
43#ifdef EFX_ENABLE_DEBUG
44#define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
45#define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
46#else
47#define EFX_BUG_ON_PARANOID(x) do {} while (0)
48#define EFX_WARN_ON_PARANOID(x) do {} while (0)
49#endif
50
Ben Hutchings8ceee662008-04-27 12:55:59 +010051/* Un-rate-limited logging */
52#define EFX_ERR(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010053dev_err(&((efx)->pci_dev->dev), "ERR: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010054
55#define EFX_INFO(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010056dev_info(&((efx)->pci_dev->dev), "INFO: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010057
58#ifdef EFX_ENABLE_DEBUG
59#define EFX_LOG(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010060dev_info(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010061#else
62#define EFX_LOG(efx, fmt, args...) \
Ben Hutchings55668612008-05-16 21:16:10 +010063dev_dbg(&((efx)->pci_dev->dev), "DBG: %s " fmt, efx_dev_name(efx), ##args)
Ben Hutchings8ceee662008-04-27 12:55:59 +010064#endif
65
66#define EFX_TRACE(efx, fmt, args...) do {} while (0)
67
68#define EFX_REGDUMP(efx, fmt, args...) do {} while (0)
69
70/* Rate-limited logging */
71#define EFX_ERR_RL(efx, fmt, args...) \
72do {if (net_ratelimit()) EFX_ERR(efx, fmt, ##args); } while (0)
73
74#define EFX_INFO_RL(efx, fmt, args...) \
75do {if (net_ratelimit()) EFX_INFO(efx, fmt, ##args); } while (0)
76
77#define EFX_LOG_RL(efx, fmt, args...) \
78do {if (net_ratelimit()) EFX_LOG(efx, fmt, ##args); } while (0)
79
Ben Hutchings8ceee662008-04-27 12:55:59 +010080/**************************************************************************
81 *
82 * Efx data structures
83 *
84 **************************************************************************/
85
86#define EFX_MAX_CHANNELS 32
Ben Hutchings8ceee662008-04-27 12:55:59 +010087#define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
88
Ben Hutchings60ac1062008-09-01 12:44:59 +010089#define EFX_TX_QUEUE_OFFLOAD_CSUM 0
90#define EFX_TX_QUEUE_NO_CSUM 1
91#define EFX_TX_QUEUE_COUNT 2
92
Ben Hutchings8ceee662008-04-27 12:55:59 +010093/**
94 * struct efx_special_buffer - An Efx special buffer
95 * @addr: CPU base address of the buffer
96 * @dma_addr: DMA base address of the buffer
97 * @len: Buffer length, in bytes
98 * @index: Buffer index within controller;s buffer table
99 * @entries: Number of buffer table entries
100 *
101 * Special buffers are used for the event queues and the TX and RX
102 * descriptor queues for each channel. They are *not* used for the
103 * actual transmit and receive buffers.
104 *
105 * Note that for Falcon, TX and RX descriptor queues live in host memory.
106 * Allocation and freeing procedures must take this into account.
107 */
108struct efx_special_buffer {
109 void *addr;
110 dma_addr_t dma_addr;
111 unsigned int len;
112 int index;
113 int entries;
114};
115
116/**
117 * struct efx_tx_buffer - An Efx TX buffer
118 * @skb: The associated socket buffer.
119 * Set only on the final fragment of a packet; %NULL for all other
120 * fragments. When this fragment completes, then we can free this
121 * skb.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100122 * @tsoh: The associated TSO header structure, or %NULL if this
123 * buffer is not a TSO header.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100124 * @dma_addr: DMA address of the fragment.
125 * @len: Length of this fragment.
126 * This field is zero when the queue slot is empty.
127 * @continuation: True if this fragment is not the end of a packet.
128 * @unmap_single: True if pci_unmap_single should be used.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100129 * @unmap_len: Length of this fragment to unmap
130 */
131struct efx_tx_buffer {
132 const struct sk_buff *skb;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100133 struct efx_tso_header *tsoh;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100134 dma_addr_t dma_addr;
135 unsigned short len;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100136 bool continuation;
137 bool unmap_single;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100138 unsigned short unmap_len;
139};
140
141/**
142 * struct efx_tx_queue - An Efx TX queue
143 *
144 * This is a ring buffer of TX fragments.
145 * Since the TX completion path always executes on the same
146 * CPU and the xmit path can operate on different CPUs,
147 * performance is increased by ensuring that the completion
148 * path and the xmit path operate on different cache lines.
149 * This is particularly important if the xmit path is always
150 * executing on one CPU which is different from the completion
151 * path. There is also a cache line for members which are
152 * read but not written on the fast path.
153 *
154 * @efx: The associated Efx NIC
155 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100156 * @channel: The associated channel
157 * @buffer: The software buffer ring
158 * @txd: The hardware descriptor ring
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100159 * @flushed: Used when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100160 * @read_count: Current read pointer.
161 * This is the number of buffers that have been removed from both rings.
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100162 * @stopped: Stopped count.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100163 * Set if this TX queue is currently stopping its port.
164 * @insert_count: Current insert pointer
165 * This is the number of buffers that have been added to the
166 * software ring.
167 * @write_count: Current write pointer
168 * This is the number of buffers that have been added to the
169 * hardware ring.
170 * @old_read_count: The value of read_count when last checked.
171 * This is here for performance reasons. The xmit path will
172 * only get the up-to-date value of read_count if this
173 * variable indicates that the queue is full. This is to
174 * avoid cache-line ping-pong between the xmit path and the
175 * completion path.
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100176 * @tso_headers_free: A list of TSO headers allocated for this TX queue
177 * that are not in use, and so available for new TSO sends. The list
178 * is protected by the TX queue lock.
179 * @tso_bursts: Number of times TSO xmit invoked by kernel
180 * @tso_long_headers: Number of packets with headers too long for standard
181 * blocks
182 * @tso_packets: Number of packets via the TSO xmit path
Ben Hutchings8ceee662008-04-27 12:55:59 +0100183 */
184struct efx_tx_queue {
185 /* Members which don't change on the fast path */
186 struct efx_nic *efx ____cacheline_aligned_in_smp;
187 int queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100188 struct efx_channel *channel;
189 struct efx_nic *nic;
190 struct efx_tx_buffer *buffer;
191 struct efx_special_buffer txd;
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100192 bool flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100193
194 /* Members used mainly on the completion path */
195 unsigned int read_count ____cacheline_aligned_in_smp;
196 int stopped;
197
198 /* Members used only on the xmit path */
199 unsigned int insert_count ____cacheline_aligned_in_smp;
200 unsigned int write_count;
201 unsigned int old_read_count;
Ben Hutchingsb9b39b62008-05-07 12:51:12 +0100202 struct efx_tso_header *tso_headers_free;
203 unsigned int tso_bursts;
204 unsigned int tso_long_headers;
205 unsigned int tso_packets;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100206};
207
208/**
209 * struct efx_rx_buffer - An Efx RX data buffer
210 * @dma_addr: DMA base address of the buffer
211 * @skb: The associated socket buffer, if any.
212 * If both this and page are %NULL, the buffer slot is currently free.
213 * @page: The associated page buffer, if any.
214 * If both this and skb are %NULL, the buffer slot is currently free.
215 * @data: Pointer to ethernet header
216 * @len: Buffer length, in bytes.
217 * @unmap_addr: DMA address to unmap
218 */
219struct efx_rx_buffer {
220 dma_addr_t dma_addr;
221 struct sk_buff *skb;
222 struct page *page;
223 char *data;
224 unsigned int len;
225 dma_addr_t unmap_addr;
226};
227
228/**
229 * struct efx_rx_queue - An Efx RX queue
230 * @efx: The associated Efx NIC
231 * @queue: DMA queue number
Ben Hutchings8ceee662008-04-27 12:55:59 +0100232 * @channel: The associated channel
233 * @buffer: The software buffer ring
234 * @rxd: The hardware descriptor ring
235 * @added_count: Number of buffers added to the receive queue.
236 * @notified_count: Number of buffers given to NIC (<= @added_count).
237 * @removed_count: Number of buffers removed from the receive queue.
238 * @add_lock: Receive queue descriptor add spin lock.
239 * This lock must be held in order to add buffers to the RX
240 * descriptor ring (rxd and buffer) and to update added_count (but
241 * not removed_count).
242 * @max_fill: RX descriptor maximum fill level (<= ring size)
243 * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
244 * (<= @max_fill)
245 * @fast_fill_limit: The level to which a fast fill will fill
246 * (@fast_fill_trigger <= @fast_fill_limit <= @max_fill)
247 * @min_fill: RX descriptor minimum non-zero fill level.
248 * This records the minimum fill level observed when a ring
249 * refill was triggered.
250 * @min_overfill: RX descriptor minimum overflow fill level.
251 * This records the minimum fill level at which RX queue
252 * overflow was observed. It should never be set.
253 * @alloc_page_count: RX allocation strategy counter.
254 * @alloc_skb_count: RX allocation strategy counter.
255 * @work: Descriptor push work thread
256 * @buf_page: Page for next RX buffer.
257 * We can use a single page for multiple RX buffers. This tracks
258 * the remaining space in the allocation.
259 * @buf_dma_addr: Page's DMA address.
260 * @buf_data: Page's host address.
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100261 * @flushed: Use when handling queue flushing
Ben Hutchings8ceee662008-04-27 12:55:59 +0100262 */
263struct efx_rx_queue {
264 struct efx_nic *efx;
265 int queue;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100266 struct efx_channel *channel;
267 struct efx_rx_buffer *buffer;
268 struct efx_special_buffer rxd;
269
270 int added_count;
271 int notified_count;
272 int removed_count;
273 spinlock_t add_lock;
274 unsigned int max_fill;
275 unsigned int fast_fill_trigger;
276 unsigned int fast_fill_limit;
277 unsigned int min_fill;
278 unsigned int min_overfill;
279 unsigned int alloc_page_count;
280 unsigned int alloc_skb_count;
281 struct delayed_work work;
282 unsigned int slow_fill_count;
283
284 struct page *buf_page;
285 dma_addr_t buf_dma_addr;
286 char *buf_data;
Ben Hutchings6bc5d3a2008-09-01 12:49:37 +0100287 bool flushed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100288};
289
290/**
291 * struct efx_buffer - An Efx general-purpose buffer
292 * @addr: host base address of the buffer
293 * @dma_addr: DMA base address of the buffer
294 * @len: Buffer length, in bytes
295 *
296 * Falcon uses these buffers for its interrupt status registers and
297 * MAC stats dumps.
298 */
299struct efx_buffer {
300 void *addr;
301 dma_addr_t dma_addr;
302 unsigned int len;
303};
304
305
306/* Flags for channel->used_flags */
307#define EFX_USED_BY_RX 1
308#define EFX_USED_BY_TX 2
309#define EFX_USED_BY_RX_TX (EFX_USED_BY_RX | EFX_USED_BY_TX)
310
311enum efx_rx_alloc_method {
312 RX_ALLOC_METHOD_AUTO = 0,
313 RX_ALLOC_METHOD_SKB = 1,
314 RX_ALLOC_METHOD_PAGE = 2,
315};
316
317/**
318 * struct efx_channel - An Efx channel
319 *
320 * A channel comprises an event queue, at least one TX queue, at least
321 * one RX queue, and an associated tasklet for processing the event
322 * queue.
323 *
324 * @efx: Associated Efx NIC
Ben Hutchings8ceee662008-04-27 12:55:59 +0100325 * @channel: Channel instance number
Ben Hutchings56536e92008-12-12 21:37:02 -0800326 * @name: Name for channel and IRQ
Ben Hutchings8ceee662008-04-27 12:55:59 +0100327 * @used_flags: Channel is used by net driver
328 * @enabled: Channel enabled indicator
329 * @irq: IRQ number (MSI and MSI-X only)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100330 * @irq_moderation: IRQ moderation value (in us)
331 * @napi_dev: Net device used with NAPI
332 * @napi_str: NAPI control structure
333 * @reset_work: Scheduled reset work thread
334 * @work_pending: Is work pending via NAPI?
335 * @eventq: Event queue buffer
336 * @eventq_read_ptr: Event queue read pointer
337 * @last_eventq_read_ptr: Last event queue read pointer value.
338 * @eventq_magic: Event queue magic value for driver-generated test events
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000339 * @irq_count: Number of IRQs since last adaptive moderation decision
340 * @irq_mod_score: IRQ moderation score
Ben Hutchings8ceee662008-04-27 12:55:59 +0100341 * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
342 * and diagnostic counters
343 * @rx_alloc_push_pages: RX allocation method currently in use for pushing
344 * descriptors
Ben Hutchings8ceee662008-04-27 12:55:59 +0100345 * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
346 * @n_rx_ip_frag_err: Count of RX IP fragment errors
347 * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
348 * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
349 * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
350 * @n_rx_overlength: Count of RX_OVERLENGTH errors
351 * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
352 */
353struct efx_channel {
354 struct efx_nic *efx;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100355 int channel;
Ben Hutchings56536e92008-12-12 21:37:02 -0800356 char name[IFNAMSIZ + 6];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100357 int used_flags;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100358 bool enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100359 int irq;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100360 unsigned int irq_moderation;
361 struct net_device *napi_dev;
362 struct napi_struct napi_str;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100363 bool work_pending;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100364 struct efx_special_buffer eventq;
365 unsigned int eventq_read_ptr;
366 unsigned int last_eventq_read_ptr;
367 unsigned int eventq_magic;
368
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000369 unsigned int irq_count;
370 unsigned int irq_mod_score;
371
Ben Hutchings8ceee662008-04-27 12:55:59 +0100372 int rx_alloc_level;
373 int rx_alloc_push_pages;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100374
375 unsigned n_rx_tobe_disc;
376 unsigned n_rx_ip_frag_err;
377 unsigned n_rx_ip_hdr_chksum_err;
378 unsigned n_rx_tcp_udp_chksum_err;
379 unsigned n_rx_frm_trunc;
380 unsigned n_rx_overlength;
381 unsigned n_skbuff_leaks;
382
383 /* Used to pipeline received packets in order to optimise memory
384 * access with prefetches.
385 */
386 struct efx_rx_buffer *rx_pkt;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100387 bool rx_pkt_csummed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100388
389};
390
391/**
392 * struct efx_blinker - S/W LED blinking context
Ben Hutchings8ceee662008-04-27 12:55:59 +0100393 * @state: Current state - on or off
394 * @resubmit: Timer resubmission flag
395 * @timer: Control timer for blinking
396 */
397struct efx_blinker {
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100398 bool state;
399 bool resubmit;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100400 struct timer_list timer;
401};
402
403
404/**
405 * struct efx_board - board information
406 * @type: Board model type
407 * @major: Major rev. ('A', 'B' ...)
408 * @minor: Minor rev. (0, 1, ...)
409 * @init: Initialisation function
Ben Hutchings8129d212009-02-27 13:08:03 +0000410 * @init_leds: Sets up board LEDs. May be called repeatedly.
411 * @set_id_led: Turns the identification LED on or off
Ben Hutchings8ceee662008-04-27 12:55:59 +0100412 * @blink: Starts/stops blinking
Ben Hutchings3e133c42008-11-04 20:34:56 +0000413 * @monitor: Board-specific health check function
Ben Hutchings37b5a602008-05-30 22:27:04 +0100414 * @fini: Cleanup function
Ben Hutchings8ceee662008-04-27 12:55:59 +0100415 * @blinker: used to blink LEDs in software
Ben Hutchings37b5a602008-05-30 22:27:04 +0100416 * @hwmon_client: I2C client for hardware monitor
417 * @ioexp_client: I2C client for power/port control
Ben Hutchings8ceee662008-04-27 12:55:59 +0100418 */
419struct efx_board {
420 int type;
421 int major;
422 int minor;
423 int (*init) (struct efx_nic *nic);
424 /* As the LEDs are typically attached to the PHY, LEDs
425 * have a separate init callback that happens later than
426 * board init. */
Ben Hutchings8129d212009-02-27 13:08:03 +0000427 void (*init_leds)(struct efx_nic *efx);
428 void (*set_id_led) (struct efx_nic *efx, bool state);
Ben Hutchings3e133c42008-11-04 20:34:56 +0000429 int (*monitor) (struct efx_nic *nic);
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100430 void (*blink) (struct efx_nic *efx, bool start);
Ben Hutchings37b5a602008-05-30 22:27:04 +0100431 void (*fini) (struct efx_nic *nic);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100432 struct efx_blinker blinker;
Ben Hutchings37b5a602008-05-30 22:27:04 +0100433 struct i2c_client *hwmon_client, *ioexp_client;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100434};
435
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100436#define STRING_TABLE_LOOKUP(val, member) \
437 member ## _names[val]
438
Ben Hutchings8ceee662008-04-27 12:55:59 +0100439enum efx_int_mode {
440 /* Be careful if altering to correct macro below */
441 EFX_INT_MODE_MSIX = 0,
442 EFX_INT_MODE_MSI = 1,
443 EFX_INT_MODE_LEGACY = 2,
444 EFX_INT_MODE_MAX /* Insert any new items before this */
445};
446#define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
447
448enum phy_type {
449 PHY_TYPE_NONE = 0,
Ben Hutchingsab377352008-12-12 22:06:54 -0800450 PHY_TYPE_TXC43128 = 1,
451 PHY_TYPE_88E1111 = 2,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800452 PHY_TYPE_SFX7101 = 3,
Ben Hutchingsab377352008-12-12 22:06:54 -0800453 PHY_TYPE_QT2022C2 = 4,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100454 PHY_TYPE_PM8358 = 6,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800455 PHY_TYPE_SFT9001A = 8,
Ben Hutchingsd2d2c372009-02-27 13:07:33 +0000456 PHY_TYPE_QT2025C = 9,
Ben Hutchingse6fa2eb2008-12-12 22:00:17 -0800457 PHY_TYPE_SFT9001B = 10,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100458 PHY_TYPE_MAX /* Insert any new items before this */
459};
460
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800461#define EFX_IS10G(efx) ((efx)->link_speed == 10000)
462
Ben Hutchings8ceee662008-04-27 12:55:59 +0100463enum nic_state {
464 STATE_INIT = 0,
465 STATE_RUNNING = 1,
466 STATE_FINI = 2,
Ben Hutchings3c787082008-09-01 12:49:08 +0100467 STATE_DISABLED = 3,
Ben Hutchings8ceee662008-04-27 12:55:59 +0100468 STATE_MAX,
469};
470
471/*
472 * Alignment of page-allocated RX buffers
473 *
474 * Controls the number of bytes inserted at the start of an RX buffer.
475 * This is the equivalent of NET_IP_ALIGN [which controls the alignment
476 * of the skb->head for hardware DMA].
477 */
Ben Hutchings13e9ab12008-09-01 12:50:28 +0100478#ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
Ben Hutchings8ceee662008-04-27 12:55:59 +0100479#define EFX_PAGE_IP_ALIGN 0
480#else
481#define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
482#endif
483
484/*
485 * Alignment of the skb->head which wraps a page-allocated RX buffer
486 *
487 * The skb allocated to wrap an rx_buffer can have this alignment. Since
488 * the data is memcpy'd from the rx_buf, it does not need to be equal to
489 * EFX_PAGE_IP_ALIGN.
490 */
491#define EFX_PAGE_SKB_ALIGN 2
492
493/* Forward declaration */
494struct efx_nic;
495
496/* Pseudo bit-mask flow control field */
497enum efx_fc_type {
498 EFX_FC_RX = 1,
499 EFX_FC_TX = 2,
500 EFX_FC_AUTO = 4,
501};
502
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800503/* Supported MAC bit-mask */
504enum efx_mac_type {
505 EFX_GMAC = 1,
506 EFX_XMAC = 2,
507};
508
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800509static inline unsigned int efx_fc_advertise(enum efx_fc_type wanted_fc)
510{
511 unsigned int adv = 0;
512 if (wanted_fc & EFX_FC_RX)
513 adv = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
514 if (wanted_fc & EFX_FC_TX)
515 adv ^= ADVERTISE_PAUSE_ASYM;
516 return adv;
517}
518
519static inline enum efx_fc_type efx_fc_resolve(enum efx_fc_type wanted_fc,
520 unsigned int lpa)
521{
522 unsigned int adv = efx_fc_advertise(wanted_fc);
523
524 if (!(wanted_fc & EFX_FC_AUTO))
525 return wanted_fc;
526
527 if (adv & lpa & ADVERTISE_PAUSE_CAP)
528 return EFX_FC_RX | EFX_FC_TX;
529 if (adv & lpa & ADVERTISE_PAUSE_ASYM) {
530 if (adv & ADVERTISE_PAUSE_CAP)
531 return EFX_FC_RX;
532 if (lpa & ADVERTISE_PAUSE_CAP)
533 return EFX_FC_TX;
534 }
535 return 0;
536}
537
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800538/**
539 * struct efx_mac_operations - Efx MAC operations table
540 * @reconfigure: Reconfigure MAC. Serialised by the mac_lock
541 * @update_stats: Update statistics
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800542 * @irq: Hardware MAC event callback. Serialised by the mac_lock
543 * @poll: Poll for hardware state. Serialised by the mac_lock
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800544 */
545struct efx_mac_operations {
546 void (*reconfigure) (struct efx_nic *efx);
547 void (*update_stats) (struct efx_nic *efx);
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800548 void (*irq) (struct efx_nic *efx);
549 void (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800550};
551
Ben Hutchings8ceee662008-04-27 12:55:59 +0100552/**
553 * struct efx_phy_operations - Efx PHY operations table
554 * @init: Initialise PHY
555 * @fini: Shut down PHY
556 * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
557 * @clear_interrupt: Clear down interrupt
558 * @blink: Blink LEDs
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800559 * @poll: Poll for hardware state. Serialised by the mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800560 * @get_settings: Get ethtool settings. Serialised by the mac_lock.
561 * @set_settings: Set ethtool settings. Serialised by the mac_lock.
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000562 * @set_npage_adv: Set abilities advertised in (Extended) Next Page
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800563 * (only needed where AN bit is set in mmds)
Ben Hutchings17967212008-12-26 13:47:25 -0800564 * @num_tests: Number of PHY-specific tests/results
565 * @test_names: Names of the tests/results
566 * @run_tests: Run tests and record results as appropriate.
567 * Flags are the ethtool tests flags.
Ben Hutchings8ceee662008-04-27 12:55:59 +0100568 * @mmds: MMD presence mask
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100569 * @loopbacks: Supported loopback modes mask
Ben Hutchings8ceee662008-04-27 12:55:59 +0100570 */
571struct efx_phy_operations {
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800572 enum efx_mac_type macs;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100573 int (*init) (struct efx_nic *efx);
574 void (*fini) (struct efx_nic *efx);
575 void (*reconfigure) (struct efx_nic *efx);
576 void (*clear_interrupt) (struct efx_nic *efx);
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800577 void (*poll) (struct efx_nic *efx);
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800578 void (*get_settings) (struct efx_nic *efx,
579 struct ethtool_cmd *ecmd);
580 int (*set_settings) (struct efx_nic *efx,
581 struct ethtool_cmd *ecmd);
Ben Hutchingsaf4ad9b2009-01-29 17:59:37 +0000582 void (*set_npage_adv) (struct efx_nic *efx, u32);
Ben Hutchings17967212008-12-26 13:47:25 -0800583 u32 num_tests;
584 const char *const *test_names;
585 int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
Ben Hutchings8ceee662008-04-27 12:55:59 +0100586 int mmds;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100587 unsigned loopbacks;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100588};
589
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100590/**
591 * @enum efx_phy_mode - PHY operating mode flags
592 * @PHY_MODE_NORMAL: on and should pass traffic
593 * @PHY_MODE_TX_DISABLED: on with TX disabled
Ben Hutchings3e133c42008-11-04 20:34:56 +0000594 * @PHY_MODE_LOW_POWER: set to low power through MDIO
595 * @PHY_MODE_OFF: switched off through external control
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100596 * @PHY_MODE_SPECIAL: on but will not pass traffic
597 */
598enum efx_phy_mode {
599 PHY_MODE_NORMAL = 0,
600 PHY_MODE_TX_DISABLED = 1,
Ben Hutchings3e133c42008-11-04 20:34:56 +0000601 PHY_MODE_LOW_POWER = 2,
602 PHY_MODE_OFF = 4,
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100603 PHY_MODE_SPECIAL = 8,
604};
605
606static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
607{
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100608 return !!(mode & ~PHY_MODE_TX_DISABLED);
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100609}
610
Ben Hutchings8ceee662008-04-27 12:55:59 +0100611/*
612 * Efx extended statistics
613 *
614 * Not all statistics are provided by all supported MACs. The purpose
615 * is this structure is to contain the raw statistics provided by each
616 * MAC.
617 */
618struct efx_mac_stats {
619 u64 tx_bytes;
620 u64 tx_good_bytes;
621 u64 tx_bad_bytes;
622 unsigned long tx_packets;
623 unsigned long tx_bad;
624 unsigned long tx_pause;
625 unsigned long tx_control;
626 unsigned long tx_unicast;
627 unsigned long tx_multicast;
628 unsigned long tx_broadcast;
629 unsigned long tx_lt64;
630 unsigned long tx_64;
631 unsigned long tx_65_to_127;
632 unsigned long tx_128_to_255;
633 unsigned long tx_256_to_511;
634 unsigned long tx_512_to_1023;
635 unsigned long tx_1024_to_15xx;
636 unsigned long tx_15xx_to_jumbo;
637 unsigned long tx_gtjumbo;
638 unsigned long tx_collision;
639 unsigned long tx_single_collision;
640 unsigned long tx_multiple_collision;
641 unsigned long tx_excessive_collision;
642 unsigned long tx_deferred;
643 unsigned long tx_late_collision;
644 unsigned long tx_excessive_deferred;
645 unsigned long tx_non_tcpudp;
646 unsigned long tx_mac_src_error;
647 unsigned long tx_ip_src_error;
648 u64 rx_bytes;
649 u64 rx_good_bytes;
650 u64 rx_bad_bytes;
651 unsigned long rx_packets;
652 unsigned long rx_good;
653 unsigned long rx_bad;
654 unsigned long rx_pause;
655 unsigned long rx_control;
656 unsigned long rx_unicast;
657 unsigned long rx_multicast;
658 unsigned long rx_broadcast;
659 unsigned long rx_lt64;
660 unsigned long rx_64;
661 unsigned long rx_65_to_127;
662 unsigned long rx_128_to_255;
663 unsigned long rx_256_to_511;
664 unsigned long rx_512_to_1023;
665 unsigned long rx_1024_to_15xx;
666 unsigned long rx_15xx_to_jumbo;
667 unsigned long rx_gtjumbo;
668 unsigned long rx_bad_lt64;
669 unsigned long rx_bad_64_to_15xx;
670 unsigned long rx_bad_15xx_to_jumbo;
671 unsigned long rx_bad_gtjumbo;
672 unsigned long rx_overflow;
673 unsigned long rx_missed;
674 unsigned long rx_false_carrier;
675 unsigned long rx_symbol_error;
676 unsigned long rx_align_error;
677 unsigned long rx_length_error;
678 unsigned long rx_internal_error;
679 unsigned long rx_good_lt64;
680};
681
682/* Number of bits used in a multicast filter hash address */
683#define EFX_MCAST_HASH_BITS 8
684
685/* Number of (single-bit) entries in a multicast filter hash */
686#define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
687
688/* An Efx multicast filter hash */
689union efx_multicast_hash {
690 u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
691 efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
692};
693
694/**
695 * struct efx_nic - an Efx NIC
696 * @name: Device name (net device name or bus id before net device registered)
697 * @pci_dev: The PCI device
698 * @type: Controller type attributes
699 * @legacy_irq: IRQ number
Ben Hutchings8d9853d2008-07-18 19:01:20 +0100700 * @workqueue: Workqueue for port reconfigures and the HW monitor.
701 * Work items do not hold and must not acquire RTNL.
Ben Hutchings6977dc62008-12-26 13:44:39 -0800702 * @workqueue_name: Name of workqueue
Ben Hutchings8ceee662008-04-27 12:55:59 +0100703 * @reset_work: Scheduled reset workitem
704 * @monitor_work: Hardware monitor workitem
705 * @membase_phys: Memory BAR value as physical address
706 * @membase: Memory BAR value
707 * @biu_lock: BIU (bus interface unit) lock
708 * @interrupt_mode: Interrupt mode
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000709 * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
710 * @irq_rx_moderation: IRQ moderation time for RX event queues
Ben Hutchings37b5a602008-05-30 22:27:04 +0100711 * @i2c_adap: I2C adapter
Ben Hutchings8ceee662008-04-27 12:55:59 +0100712 * @board_info: Board-level information
713 * @state: Device state flag. Serialised by the rtnl_lock.
714 * @reset_pending: Pending reset method (normally RESET_TYPE_NONE)
715 * @tx_queue: TX DMA queues
716 * @rx_queue: RX DMA queues
717 * @channel: Channels
Ben Hutchings8831da72008-09-01 12:47:48 +0100718 * @n_rx_queues: Number of RX queues
Neil Turton28b581a2008-12-12 21:41:06 -0800719 * @n_channels: Number of channels in use
Ben Hutchings8ceee662008-04-27 12:55:59 +0100720 * @rx_buffer_len: RX buffer length
721 * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
722 * @irq_status: Interrupt status buffer
723 * @last_irq_cpu: Last CPU to handle interrupt.
724 * This register is written with the SMP processor ID whenever an
725 * interrupt is handled. It is used by falcon_test_interrupt()
726 * to verify that an interrupt has occurred.
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100727 * @spi_flash: SPI flash device
728 * This field will be %NULL if no flash device is present.
729 * @spi_eeprom: SPI EEPROM device
730 * This field will be %NULL if no EEPROM device is present.
Ben Hutchingsf4150722008-11-04 20:34:28 +0000731 * @spi_lock: SPI bus lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100732 * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
733 * @nic_data: Hardware dependant state
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100734 * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
735 * @port_inhibited, efx_monitor() and efx_reconfigure_port()
Ben Hutchings8ceee662008-04-27 12:55:59 +0100736 * @port_enabled: Port enabled indicator.
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800737 * Serialises efx_stop_all(), efx_start_all(), efx_monitor(),
738 * efx_phy_work(), and efx_mac_work() with kernel interfaces. Safe to read
739 * under any one of the rtnl_lock, mac_lock, or netif_tx_lock, but all
740 * three must be held to modify it.
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100741 * @port_inhibited: If set, the netif_carrier is always off. Hold the mac_lock
Ben Hutchings8ceee662008-04-27 12:55:59 +0100742 * @port_initialized: Port initialized?
743 * @net_dev: Operating system network device. Consider holding the rtnl lock
744 * @rx_checksum_enabled: RX checksumming enabled
745 * @netif_stop_count: Port stop count
746 * @netif_stop_lock: Port stop lock
747 * @mac_stats: MAC statistics. These include all statistics the MACs
748 * can provide. Generic code converts these into a standard
749 * &struct net_device_stats.
750 * @stats_buffer: DMA buffer for statistics
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100751 * @stats_lock: Statistics update lock. Serialises statistics fetches
Ben Hutchings1974cc22009-01-29 18:00:07 +0000752 * @stats_disable_count: Nest count for disabling statistics fetches
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800753 * @mac_op: MAC interface
Ben Hutchings8ceee662008-04-27 12:55:59 +0100754 * @mac_address: Permanent MAC address
755 * @phy_type: PHY type
756 * @phy_lock: PHY access lock
757 * @phy_op: PHY interface
758 * @phy_data: PHY private data (including PHY-specific stats)
Ben Hutchings68e7f452009-04-29 08:05:08 +0000759 * @mdio: PHY MDIO interface
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100760 * @phy_mode: PHY operating mode. Serialised by @mac_lock.
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800761 * @mac_up: MAC link state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100762 * @link_up: Link status
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800763 * @link_fd: Link is full duplex
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800764 * @link_fc: Actualy flow control flags
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800765 * @link_speed: Link speed (Mbps)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100766 * @n_link_state_changes: Number of times the link has changed state
767 * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
768 * @multicast_hash: Multicast hash table
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800769 * @wanted_fc: Wanted flow control flags
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800770 * @phy_work: work item for dealing with PHY events
771 * @mac_work: work item for dealing with MAC events
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100772 * @loopback_mode: Loopback status
773 * @loopback_modes: Supported loopback mode bitmask
774 * @loopback_selftest: Offline self-test private state
Ben Hutchings8ceee662008-04-27 12:55:59 +0100775 *
776 * The @priv field of the corresponding &struct net_device points to
777 * this.
778 */
779struct efx_nic {
780 char name[IFNAMSIZ];
781 struct pci_dev *pci_dev;
782 const struct efx_nic_type *type;
783 int legacy_irq;
784 struct workqueue_struct *workqueue;
Ben Hutchings6977dc62008-12-26 13:44:39 -0800785 char workqueue_name[16];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100786 struct work_struct reset_work;
787 struct delayed_work monitor_work;
Ben Hutchings086ea352008-05-16 21:17:06 +0100788 resource_size_t membase_phys;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100789 void __iomem *membase;
790 spinlock_t biu_lock;
791 enum efx_int_mode interrupt_mode;
Ben Hutchings6fb70fd2009-03-20 13:30:37 +0000792 bool irq_rx_adaptive;
793 unsigned int irq_rx_moderation;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100794
Ben Hutchings37b5a602008-05-30 22:27:04 +0100795 struct i2c_adapter i2c_adap;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100796 struct efx_board board_info;
797
798 enum nic_state state;
799 enum reset_type reset_pending;
800
Ben Hutchings60ac1062008-09-01 12:44:59 +0100801 struct efx_tx_queue tx_queue[EFX_TX_QUEUE_COUNT];
Ben Hutchings8ceee662008-04-27 12:55:59 +0100802 struct efx_rx_queue rx_queue[EFX_MAX_RX_QUEUES];
803 struct efx_channel channel[EFX_MAX_CHANNELS];
804
Ben Hutchings8831da72008-09-01 12:47:48 +0100805 int n_rx_queues;
Neil Turton28b581a2008-12-12 21:41:06 -0800806 int n_channels;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100807 unsigned int rx_buffer_len;
808 unsigned int rx_buffer_order;
809
810 struct efx_buffer irq_status;
811 volatile signed int last_irq_cpu;
812
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100813 struct efx_spi_device *spi_flash;
814 struct efx_spi_device *spi_eeprom;
Ben Hutchingsf4150722008-11-04 20:34:28 +0000815 struct mutex spi_lock;
Ben Hutchings4a5b5042008-09-01 12:47:16 +0100816
Ben Hutchings8ceee662008-04-27 12:55:59 +0100817 unsigned n_rx_nodesc_drop_cnt;
818
Ben Hutchings5daab962008-05-16 21:19:43 +0100819 struct falcon_nic_data *nic_data;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100820
821 struct mutex mac_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800822 struct work_struct mac_work;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100823 bool port_enabled;
Ben Hutchings8c8661e2008-09-01 12:49:02 +0100824 bool port_inhibited;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100825
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100826 bool port_initialized;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100827 struct net_device *net_dev;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100828 bool rx_checksum_enabled;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100829
830 atomic_t netif_stop_count;
831 spinlock_t netif_stop_lock;
832
833 struct efx_mac_stats mac_stats;
834 struct efx_buffer stats_buffer;
835 spinlock_t stats_lock;
Ben Hutchings1974cc22009-01-29 18:00:07 +0000836 unsigned int stats_disable_count;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100837
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800838 struct efx_mac_operations *mac_op;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100839 unsigned char mac_address[ETH_ALEN];
840
841 enum phy_type phy_type;
842 spinlock_t phy_lock;
Ben Hutchings766ca0f2008-12-12 21:59:24 -0800843 struct work_struct phy_work;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100844 struct efx_phy_operations *phy_op;
845 void *phy_data;
Ben Hutchings68e7f452009-04-29 08:05:08 +0000846 struct mdio_if_info mdio;
Ben Hutchingsf8b87c12008-09-01 12:48:17 +0100847 enum efx_phy_mode phy_mode;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100848
Ben Hutchings177dfcd2008-12-12 21:50:08 -0800849 bool mac_up;
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100850 bool link_up;
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800851 bool link_fd;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800852 enum efx_fc_type link_fc;
Ben Hutchingsf31a45d2008-12-12 21:43:33 -0800853 unsigned int link_speed;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100854 unsigned int n_link_state_changes;
855
Ben Hutchingsdc8cfa52008-09-01 12:46:50 +0100856 bool promiscuous;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100857 union efx_multicast_hash multicast_hash;
Ben Hutchings04cc8ca2008-12-12 21:50:46 -0800858 enum efx_fc_type wanted_fc;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100859
860 atomic_t rx_reset;
Ben Hutchings3273c2e2008-05-07 13:36:19 +0100861 enum efx_loopback_mode loopback_mode;
862 unsigned int loopback_modes;
863
864 void *loopback_selftest;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100865};
866
Ben Hutchings55668612008-05-16 21:16:10 +0100867static inline int efx_dev_registered(struct efx_nic *efx)
868{
869 return efx->net_dev->reg_state == NETREG_REGISTERED;
870}
871
872/* Net device name, for inclusion in log messages if it has been registered.
873 * Use efx->name not efx->net_dev->name so that races with (un)registration
874 * are harmless.
875 */
876static inline const char *efx_dev_name(struct efx_nic *efx)
877{
878 return efx_dev_registered(efx) ? efx->name : "";
879}
880
Ben Hutchings8ceee662008-04-27 12:55:59 +0100881/**
882 * struct efx_nic_type - Efx device type definition
883 * @mem_bar: Memory BAR number
884 * @mem_map_size: Memory BAR mapped size
885 * @txd_ptr_tbl_base: TX descriptor ring base address
886 * @rxd_ptr_tbl_base: RX descriptor ring base address
887 * @buf_tbl_base: Buffer table base address
888 * @evq_ptr_tbl_base: Event queue pointer table base address
889 * @evq_rptr_tbl_base: Event queue read-pointer table base address
890 * @txd_ring_mask: TX descriptor ring size - 1 (must be a power of two - 1)
891 * @rxd_ring_mask: RX descriptor ring size - 1 (must be a power of two - 1)
892 * @evq_size: Event queue size (must be a power of two)
893 * @max_dma_mask: Maximum possible DMA mask
894 * @tx_dma_mask: TX DMA mask
895 * @bug5391_mask: Address mask for bug 5391 workaround
896 * @rx_xoff_thresh: RX FIFO XOFF watermark (bytes)
897 * @rx_xon_thresh: RX FIFO XON watermark (bytes)
898 * @rx_buffer_padding: Padding added to each RX buffer
899 * @max_interrupt_mode: Highest capability interrupt mode supported
900 * from &enum efx_init_mode.
901 * @phys_addr_channels: Number of channels with physically addressed
902 * descriptors
903 */
904struct efx_nic_type {
905 unsigned int mem_bar;
906 unsigned int mem_map_size;
907 unsigned int txd_ptr_tbl_base;
908 unsigned int rxd_ptr_tbl_base;
909 unsigned int buf_tbl_base;
910 unsigned int evq_ptr_tbl_base;
911 unsigned int evq_rptr_tbl_base;
912
913 unsigned int txd_ring_mask;
914 unsigned int rxd_ring_mask;
915 unsigned int evq_size;
Ben Hutchings9bbd7d92008-05-16 21:18:48 +0100916 u64 max_dma_mask;
Ben Hutchings8ceee662008-04-27 12:55:59 +0100917 unsigned int tx_dma_mask;
918 unsigned bug5391_mask;
919
920 int rx_xoff_thresh;
921 int rx_xon_thresh;
922 unsigned int rx_buffer_padding;
923 unsigned int max_interrupt_mode;
924 unsigned int phys_addr_channels;
925};
926
927/**************************************************************************
928 *
929 * Prototypes and inline functions
930 *
931 *************************************************************************/
932
933/* Iterate over all used channels */
934#define efx_for_each_channel(_channel, _efx) \
935 for (_channel = &_efx->channel[0]; \
936 _channel < &_efx->channel[EFX_MAX_CHANNELS]; \
937 _channel++) \
938 if (!_channel->used_flags) \
939 continue; \
940 else
941
Ben Hutchings8ceee662008-04-27 12:55:59 +0100942/* Iterate over all used TX queues */
943#define efx_for_each_tx_queue(_tx_queue, _efx) \
944 for (_tx_queue = &_efx->tx_queue[0]; \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100945 _tx_queue < &_efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
946 _tx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100947
948/* Iterate over all TX queues belonging to a channel */
949#define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
950 for (_tx_queue = &_channel->efx->tx_queue[0]; \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100951 _tx_queue < &_channel->efx->tx_queue[EFX_TX_QUEUE_COUNT]; \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100952 _tx_queue++) \
Ben Hutchings60ac1062008-09-01 12:44:59 +0100953 if (_tx_queue->channel != _channel) \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100954 continue; \
955 else
956
957/* Iterate over all used RX queues */
958#define efx_for_each_rx_queue(_rx_queue, _efx) \
959 for (_rx_queue = &_efx->rx_queue[0]; \
Ben Hutchings8831da72008-09-01 12:47:48 +0100960 _rx_queue < &_efx->rx_queue[_efx->n_rx_queues]; \
961 _rx_queue++)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100962
963/* Iterate over all RX queues belonging to a channel */
964#define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
Ben Hutchingsa2589022008-09-01 12:47:57 +0100965 for (_rx_queue = &_channel->efx->rx_queue[_channel->channel]; \
966 _rx_queue; \
967 _rx_queue = NULL) \
Ben Hutchings8831da72008-09-01 12:47:48 +0100968 if (_rx_queue->channel != _channel) \
Ben Hutchings8ceee662008-04-27 12:55:59 +0100969 continue; \
970 else
971
972/* Returns a pointer to the specified receive buffer in the RX
973 * descriptor queue.
974 */
975static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
976 unsigned int index)
977{
978 return (&rx_queue->buffer[index]);
979}
980
981/* Set bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100982static inline void set_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100983{
984 addr[nr / 8] |= (1 << (nr % 8));
985}
986
987/* Clear bit in a little-endian bitfield */
Ben Hutchings18c2fc02008-09-01 12:43:39 +0100988static inline void clear_bit_le(unsigned nr, unsigned char *addr)
Ben Hutchings8ceee662008-04-27 12:55:59 +0100989{
990 addr[nr / 8] &= ~(1 << (nr % 8));
991}
992
993
994/**
995 * EFX_MAX_FRAME_LEN - calculate maximum frame length
996 *
997 * This calculates the maximum frame length that will be used for a
998 * given MTU. The frame length will be equal to the MTU plus a
999 * constant amount of header space and padding. This is the quantity
1000 * that the net driver will program into the MAC as the maximum frame
1001 * length.
1002 *
1003 * The 10G MAC used in Falcon requires 8-byte alignment on the frame
1004 * length, so we round up to the nearest 8.
1005 */
1006#define EFX_MAX_FRAME_LEN(mtu) \
1007 ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */) + 7) & ~7)
1008
1009
1010#endif /* EFX_NET_DRIVER_H */