blob: aa6ea5a84240d1f6f79c301e5575df5c9021d00f [file] [log] [blame]
Kevin Winchesterde0428a2011-08-30 20:41:05 -03001/*
2 * Performance events x86 architecture header
3 *
4 * Copyright (C) 2008 Thomas Gleixner <tglx@linutronix.de>
5 * Copyright (C) 2008-2009 Red Hat, Inc., Ingo Molnar
6 * Copyright (C) 2009 Jaswinder Singh Rajput
7 * Copyright (C) 2009 Advanced Micro Devices, Inc., Robert Richter
Peter Zijlstra90eec102015-11-16 11:08:45 +01008 * Copyright (C) 2008-2009 Red Hat, Inc., Peter Zijlstra
Kevin Winchesterde0428a2011-08-30 20:41:05 -03009 * Copyright (C) 2009 Intel Corporation, <markus.t.metzger@intel.com>
10 * Copyright (C) 2009 Google, Inc., Stephane Eranian
11 *
12 * For licencing details see kernel-base/COPYING
13 */
14
15#include <linux/perf_event.h>
16
Andi Kleenf1ad4482015-12-01 17:01:00 -080017/* To enable MSR tracing please use the generic trace points. */
Peter Zijlstra1c2ac3f2012-05-14 15:25:34 +020018
Kevin Winchesterde0428a2011-08-30 20:41:05 -030019/*
20 * | NHM/WSM | SNB |
21 * register -------------------------------
22 * | HT | no HT | HT | no HT |
23 *-----------------------------------------
24 * offcore | core | core | cpu | core |
25 * lbr_sel | core | core | cpu | core |
26 * ld_lat | cpu | core | cpu | core |
27 *-----------------------------------------
28 *
29 * Given that there is a small number of shared regs,
30 * we can pre-allocate their slot in the per-cpu
31 * per-core reg tables.
32 */
33enum extra_reg_type {
34 EXTRA_REG_NONE = -1, /* not used */
35
36 EXTRA_REG_RSP_0 = 0, /* offcore_response_0 */
37 EXTRA_REG_RSP_1 = 1, /* offcore_response_1 */
Stephane Eranianb36817e2012-02-09 23:20:53 +010038 EXTRA_REG_LBR = 2, /* lbr_select */
Stephane Eranianf20093e2013-01-24 16:10:32 +010039 EXTRA_REG_LDLAT = 3, /* ld_lat_threshold */
Andi Kleend0dc8492015-09-09 14:53:59 -070040 EXTRA_REG_FE = 4, /* fe_* */
Kevin Winchesterde0428a2011-08-30 20:41:05 -030041
42 EXTRA_REG_MAX /* number of entries needed */
43};
44
45struct event_constraint {
46 union {
47 unsigned long idxmsk[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
48 u64 idxmsk64;
49 };
50 u64 code;
51 u64 cmask;
52 int weight;
Robert Richterbc1738f2011-11-18 12:35:22 +010053 int overlap;
Stephane Eranian9fac2cf2013-01-24 16:10:27 +010054 int flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -030055};
Stephane Eranianf20093e2013-01-24 16:10:32 +010056/*
Stephane Eranian2f7f73a2013-06-20 18:42:54 +020057 * struct hw_perf_event.flags flags
Stephane Eranianf20093e2013-01-24 16:10:32 +010058 */
Peter Zijlstrac857eb52015-04-15 20:14:53 +020059#define PERF_X86_EVENT_PEBS_LDLAT 0x0001 /* ld+ldlat data address sampling */
60#define PERF_X86_EVENT_PEBS_ST 0x0002 /* st data address sampling */
61#define PERF_X86_EVENT_PEBS_ST_HSW 0x0004 /* haswell style datala, store */
62#define PERF_X86_EVENT_COMMITTED 0x0008 /* event passed commit_txn */
63#define PERF_X86_EVENT_PEBS_LD_HSW 0x0010 /* haswell style datala, load */
64#define PERF_X86_EVENT_PEBS_NA_HSW 0x0020 /* haswell style datala, unknown */
65#define PERF_X86_EVENT_EXCL 0x0040 /* HT exclusivity on counter */
66#define PERF_X86_EVENT_DYNAMIC 0x0080 /* dynamic alloc'd constraint */
67#define PERF_X86_EVENT_RDPMC_ALLOWED 0x0100 /* grant rdpmc permission */
Peter Zijlstracc1790c2015-05-21 10:57:17 +020068#define PERF_X86_EVENT_EXCL_ACCT 0x0200 /* accounted EXCL event */
Yan, Zheng851559e2015-05-06 15:33:47 -040069#define PERF_X86_EVENT_AUTO_RELOAD 0x0400 /* use PEBS auto-reload */
Yan, Zheng3569c0d2015-05-06 15:33:50 -040070#define PERF_X86_EVENT_FREERUNNING 0x0800 /* use freerunning PEBS */
Andy Lutomirski7911d3f2014-10-24 15:58:12 -070071
Kevin Winchesterde0428a2011-08-30 20:41:05 -030072
73struct amd_nb {
74 int nb_id; /* NorthBridge id */
75 int refcnt; /* reference count */
76 struct perf_event *owners[X86_PMC_IDX_MAX];
77 struct event_constraint event_constraints[X86_PMC_IDX_MAX];
78};
79
80/* The maximal number of PEBS events: */
Andi Kleen70ab7002012-06-05 17:56:48 -070081#define MAX_PEBS_EVENTS 8
Kevin Winchesterde0428a2011-08-30 20:41:05 -030082
83/*
Yan, Zheng3569c0d2015-05-06 15:33:50 -040084 * Flags PEBS can handle without an PMI.
85 *
Yan, Zheng9c964ef2015-05-06 15:33:51 -040086 * TID can only be handled by flushing at context switch.
87 *
Yan, Zheng3569c0d2015-05-06 15:33:50 -040088 */
89#define PEBS_FREERUNNING_FLAGS \
Yan, Zheng9c964ef2015-05-06 15:33:51 -040090 (PERF_SAMPLE_IP | PERF_SAMPLE_TID | PERF_SAMPLE_ADDR | \
Yan, Zheng3569c0d2015-05-06 15:33:50 -040091 PERF_SAMPLE_ID | PERF_SAMPLE_CPU | PERF_SAMPLE_STREAM_ID | \
92 PERF_SAMPLE_DATA_SRC | PERF_SAMPLE_IDENTIFIER | \
93 PERF_SAMPLE_TRANSACTION)
94
95/*
Kevin Winchesterde0428a2011-08-30 20:41:05 -030096 * A debug store configuration.
97 *
98 * We only support architectures that use 64bit fields.
99 */
100struct debug_store {
101 u64 bts_buffer_base;
102 u64 bts_index;
103 u64 bts_absolute_maximum;
104 u64 bts_interrupt_threshold;
105 u64 pebs_buffer_base;
106 u64 pebs_index;
107 u64 pebs_absolute_maximum;
108 u64 pebs_interrupt_threshold;
109 u64 pebs_event_reset[MAX_PEBS_EVENTS];
110};
111
112/*
113 * Per register state.
114 */
115struct er_account {
116 raw_spinlock_t lock; /* per-core: protect structure */
117 u64 config; /* extra MSR config */
118 u64 reg; /* extra MSR number */
119 atomic_t ref; /* reference count */
120};
121
122/*
123 * Per core/cpu state
124 *
125 * Used to coordinate shared registers between HT threads or
126 * among events on a single PMU.
127 */
128struct intel_shared_regs {
129 struct er_account regs[EXTRA_REG_MAX];
130 int refcnt; /* per-core: #HT threads */
131 unsigned core_id; /* per-core: core id */
132};
133
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100134enum intel_excl_state_type {
135 INTEL_EXCL_UNUSED = 0, /* counter is unused */
136 INTEL_EXCL_SHARED = 1, /* counter can be used by both threads */
137 INTEL_EXCL_EXCLUSIVE = 2, /* counter can be used by one thread only */
138};
139
140struct intel_excl_states {
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100141 enum intel_excl_state_type state[X86_PMC_IDX_MAX];
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100142 bool sched_started; /* true if scheduling has started */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100143};
144
145struct intel_excl_cntrs {
146 raw_spinlock_t lock;
147
148 struct intel_excl_states states[2];
149
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200150 union {
151 u16 has_exclusive[2];
152 u32 exclusive_present;
153 };
154
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100155 int refcnt; /* per-core: #HT threads */
156 unsigned core_id; /* per-core: core id */
157};
158
Andi Kleen9a92e162015-05-10 12:22:44 -0700159#define MAX_LBR_ENTRIES 32
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300160
Stephane Eranian90413462014-11-17 20:06:54 +0100161enum {
162 X86_PERF_KFREE_SHARED = 0,
163 X86_PERF_KFREE_EXCL = 1,
164 X86_PERF_KFREE_MAX
165};
166
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300167struct cpu_hw_events {
168 /*
169 * Generic x86 PMC bits
170 */
171 struct perf_event *events[X86_PMC_IDX_MAX]; /* in counter order */
172 unsigned long active_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
173 unsigned long running[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
174 int enabled;
175
Peter Zijlstrac347a2f2014-02-24 12:26:21 +0100176 int n_events; /* the # of events in the below arrays */
177 int n_added; /* the # last events in the below arrays;
178 they've never been enabled yet */
179 int n_txn; /* the # last events in the below arrays;
180 added in the current transaction */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300181 int assign[X86_PMC_IDX_MAX]; /* event to counter assignment */
182 u64 tags[X86_PMC_IDX_MAX];
Peter Zijlstrab371b592015-05-21 10:57:13 +0200183
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300184 struct perf_event *event_list[X86_PMC_IDX_MAX]; /* in enabled order */
Peter Zijlstrab371b592015-05-21 10:57:13 +0200185 struct event_constraint *event_constraint[X86_PMC_IDX_MAX];
186
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200187 int n_excl; /* the number of exclusive events */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300188
Sukadev Bhattiprolufbbe0702015-09-03 20:07:45 -0700189 unsigned int txn_flags;
Peter Zijlstra5a4252942012-06-05 15:30:31 +0200190 int is_fake;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300191
192 /*
193 * Intel DebugStore bits
194 */
195 struct debug_store *ds;
196 u64 pebs_enabled;
Peter Zijlstra09e61b4f2016-07-06 18:02:43 +0200197 int n_pebs;
198 int n_large_pebs;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300199
200 /*
201 * Intel LBR bits
202 */
203 int lbr_users;
204 void *lbr_context;
205 struct perf_branch_stack lbr_stack;
206 struct perf_branch_entry lbr_entries[MAX_LBR_ENTRIES];
Stephane Eranianb36817e2012-02-09 23:20:53 +0100207 struct er_account *lbr_sel;
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100208 u64 br_sel;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300209
210 /*
Gleb Natapov144d31e2011-10-05 14:01:21 +0200211 * Intel host/guest exclude bits
212 */
213 u64 intel_ctrl_guest_mask;
214 u64 intel_ctrl_host_mask;
215 struct perf_guest_switch_msr guest_switch_msrs[X86_PMC_IDX_MAX];
216
217 /*
Peter Zijlstra2b9e3442013-09-12 12:53:44 +0200218 * Intel checkpoint mask
219 */
220 u64 intel_cp_status;
221
222 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300223 * manage shared (per-core, per-cpu) registers
224 * used on Intel NHM/WSM/SNB
225 */
226 struct intel_shared_regs *shared_regs;
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100227 /*
228 * manage exclusive counter access between hyperthread
229 */
230 struct event_constraint *constraint_list; /* in enable order */
231 struct intel_excl_cntrs *excl_cntrs;
232 int excl_thread_id; /* 0 or 1 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300233
234 /*
235 * AMD specific bits
236 */
Joerg Roedel1018faa2012-02-29 14:57:32 +0100237 struct amd_nb *amd_nb;
238 /* Inverted mask of bits to clear in the perf_ctr ctrl registers */
239 u64 perf_ctr_virt_mask;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300240
Stephane Eranian90413462014-11-17 20:06:54 +0100241 void *kfree_on_online[X86_PERF_KFREE_MAX];
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300242};
243
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100244#define __EVENT_CONSTRAINT(c, n, m, w, o, f) {\
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300245 { .idxmsk64 = (n) }, \
246 .code = (c), \
247 .cmask = (m), \
248 .weight = (w), \
Robert Richterbc1738f2011-11-18 12:35:22 +0100249 .overlap = (o), \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100250 .flags = f, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300251}
252
253#define EVENT_CONSTRAINT(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100254 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 0, 0)
Robert Richterbc1738f2011-11-18 12:35:22 +0100255
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100256#define INTEL_EXCLEVT_CONSTRAINT(c, n) \
257 __EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT, HWEIGHT(n),\
258 0, PERF_X86_EVENT_EXCL)
259
Robert Richterbc1738f2011-11-18 12:35:22 +0100260/*
261 * The overlap flag marks event constraints with overlapping counter
262 * masks. This is the case if the counter mask of such an event is not
263 * a subset of any other counter mask of a constraint with an equal or
264 * higher weight, e.g.:
265 *
266 * c_overlaps = EVENT_CONSTRAINT_OVERLAP(0, 0x09, 0);
267 * c_another1 = EVENT_CONSTRAINT(0, 0x07, 0);
268 * c_another2 = EVENT_CONSTRAINT(0, 0x38, 0);
269 *
270 * The event scheduler may not select the correct counter in the first
271 * cycle because it needs to know which subsequent events will be
272 * scheduled. It may fail to schedule the events then. So we set the
273 * overlap flag for such constraints to give the scheduler a hint which
274 * events to select for counter rescheduling.
275 *
276 * Care must be taken as the rescheduling algorithm is O(n!) which
Adam Buchbinder6a6256f2016-02-23 15:34:30 -0800277 * will increase scheduling cycles for an over-committed system
Robert Richterbc1738f2011-11-18 12:35:22 +0100278 * dramatically. The number of such EVENT_CONSTRAINT_OVERLAP() macros
279 * and its counter masks must be kept at a minimum.
280 */
281#define EVENT_CONSTRAINT_OVERLAP(c, n, m) \
Stephane Eranian9fac2cf2013-01-24 16:10:27 +0100282 __EVENT_CONSTRAINT(c, n, m, HWEIGHT(n), 1, 0)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300283
284/*
285 * Constraint on the Event code.
286 */
287#define INTEL_EVENT_CONSTRAINT(c, n) \
288 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT)
289
290/*
291 * Constraint on the Event code + UMask + fixed-mask
292 *
293 * filter mask to validate fixed counter events.
294 * the following filters disqualify for fixed counters:
295 * - inv
296 * - edge
297 * - cnt-mask
Andi Kleen3a632cb2013-06-17 17:36:48 -0700298 * - in_tx
299 * - in_tx_checkpointed
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300300 * The other filters are supported by fixed counters.
301 * The any-thread option is supported starting with v3.
302 */
Andi Kleen3a632cb2013-06-17 17:36:48 -0700303#define FIXED_EVENT_FLAGS (X86_RAW_EVENT_MASK|HSW_IN_TX|HSW_IN_TX_CHECKPOINTED)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300304#define FIXED_EVENT_CONSTRAINT(c, n) \
Andi Kleen3a632cb2013-06-17 17:36:48 -0700305 EVENT_CONSTRAINT(c, (1ULL << (32+n)), FIXED_EVENT_FLAGS)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300306
307/*
308 * Constraint on the Event code + UMask
309 */
310#define INTEL_UEVENT_CONSTRAINT(c, n) \
311 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK)
312
Andi Kleenb7883a12015-11-16 16:21:07 -0800313/* Constraint on specific umask bit only + event */
314#define INTEL_UBIT_EVENT_CONSTRAINT(c, n) \
315 EVENT_CONSTRAINT(c, n, ARCH_PERFMON_EVENTSEL_EVENT|(c))
316
Andi Kleen7550ddf2014-09-24 07:34:46 -0700317/* Like UEVENT_CONSTRAINT, but match flags too */
318#define INTEL_FLAGS_UEVENT_CONSTRAINT(c, n) \
319 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
320
Maria Dimakopouloue9791212014-11-17 20:06:58 +0100321#define INTEL_EXCLUEVT_CONSTRAINT(c, n) \
322 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK, \
323 HWEIGHT(n), 0, PERF_X86_EVENT_EXCL)
324
Stephane Eranianf20093e2013-01-24 16:10:32 +0100325#define INTEL_PLD_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200326 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranianf20093e2013-01-24 16:10:32 +0100327 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LDLAT)
328
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100329#define INTEL_PST_CONSTRAINT(c, n) \
Andi Kleen86a04462014-08-11 21:27:10 +0200330 __EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Stephane Eranian9ad64c02013-01-24 16:10:34 +0100331 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST)
332
Andi Kleen86a04462014-08-11 21:27:10 +0200333/* Event constraint, but match on all event flags too. */
334#define INTEL_FLAGS_EVENT_CONSTRAINT(c, n) \
335 EVENT_CONSTRAINT(c, n, INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS)
336
337/* Check only flags, but allow all event/umask */
338#define INTEL_ALL_EVENT_CONSTRAINT(code, n) \
339 EVENT_CONSTRAINT(code, n, X86_ALL_EVENT_FLAGS)
340
341/* Check flags and event code, and set the HSW store flag */
342#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_ST(code, n) \
343 __EVENT_CONSTRAINT(code, n, \
344 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
Andi Kleenf9134f32013-06-17 17:36:52 -0700345 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
346
Andi Kleen86a04462014-08-11 21:27:10 +0200347/* Check flags and event code, and set the HSW load flag */
348#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_LD(code, n) \
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100349 __EVENT_CONSTRAINT(code, n, \
Andi Kleen86a04462014-08-11 21:27:10 +0200350 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
351 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
352
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100353#define INTEL_FLAGS_EVENT_CONSTRAINT_DATALA_XLD(code, n) \
354 __EVENT_CONSTRAINT(code, n, \
355 ARCH_PERFMON_EVENTSEL_EVENT|X86_ALL_EVENT_FLAGS, \
356 HWEIGHT(n), 0, \
357 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
358
Andi Kleen86a04462014-08-11 21:27:10 +0200359/* Check flags and event code/umask, and set the HSW store flag */
360#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_ST(code, n) \
361 __EVENT_CONSTRAINT(code, n, \
362 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
363 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_ST_HSW)
364
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100365#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XST(code, n) \
366 __EVENT_CONSTRAINT(code, n, \
367 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
368 HWEIGHT(n), 0, \
369 PERF_X86_EVENT_PEBS_ST_HSW|PERF_X86_EVENT_EXCL)
370
Andi Kleen86a04462014-08-11 21:27:10 +0200371/* Check flags and event code/umask, and set the HSW load flag */
372#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_LD(code, n) \
373 __EVENT_CONSTRAINT(code, n, \
374 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
375 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_LD_HSW)
376
Maria Dimakopouloub63b4b42014-11-17 20:07:00 +0100377#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_XLD(code, n) \
378 __EVENT_CONSTRAINT(code, n, \
379 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
380 HWEIGHT(n), 0, \
381 PERF_X86_EVENT_PEBS_LD_HSW|PERF_X86_EVENT_EXCL)
382
Andi Kleen86a04462014-08-11 21:27:10 +0200383/* Check flags and event code/umask, and set the HSW N/A flag */
384#define INTEL_FLAGS_UEVENT_CONSTRAINT_DATALA_NA(code, n) \
385 __EVENT_CONSTRAINT(code, n, \
Jiri Olsa169b9322015-11-09 10:24:31 +0100386 INTEL_ARCH_EVENT_MASK|X86_ALL_EVENT_FLAGS, \
Andi Kleen86a04462014-08-11 21:27:10 +0200387 HWEIGHT(n), 0, PERF_X86_EVENT_PEBS_NA_HSW)
388
389
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200390/*
391 * We define the end marker as having a weight of -1
392 * to enable blacklisting of events using a counter bitmask
393 * of zero and thus a weight of zero.
394 * The end marker has a weight that cannot possibly be
395 * obtained from counting the bits in the bitmask.
396 */
397#define EVENT_CONSTRAINT_END { .weight = -1 }
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300398
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200399/*
400 * Check for end marker with weight == -1
401 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300402#define for_each_event_constraint(e, c) \
Maria Dimakopouloucf30d522013-12-05 01:24:37 +0200403 for ((e) = (c); (e)->weight != -1; (e)++)
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300404
405/*
406 * Extra registers for specific events.
407 *
408 * Some events need large masks and require external MSRs.
409 * Those extra MSRs end up being shared for all events on
410 * a PMU and sometimes between PMU of sibling HT threads.
411 * In either case, the kernel needs to handle conflicting
412 * accesses to those extra, shared, regs. The data structure
413 * to manage those registers is stored in cpu_hw_event.
414 */
415struct extra_reg {
416 unsigned int event;
417 unsigned int msr;
418 u64 config_mask;
419 u64 valid_mask;
420 int idx; /* per_xxx->regs[] reg index */
Kan Liang338b5222014-07-14 12:25:56 -0700421 bool extra_msr_access;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300422};
423
424#define EVENT_EXTRA_REG(e, ms, m, vm, i) { \
Kan Liang338b5222014-07-14 12:25:56 -0700425 .event = (e), \
426 .msr = (ms), \
427 .config_mask = (m), \
428 .valid_mask = (vm), \
429 .idx = EXTRA_REG_##i, \
430 .extra_msr_access = true, \
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300431 }
432
433#define INTEL_EVENT_EXTRA_REG(event, msr, vm, idx) \
434 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT, vm, idx)
435
Stephane Eranianf20093e2013-01-24 16:10:32 +0100436#define INTEL_UEVENT_EXTRA_REG(event, msr, vm, idx) \
437 EVENT_EXTRA_REG(event, msr, ARCH_PERFMON_EVENTSEL_EVENT | \
438 ARCH_PERFMON_EVENTSEL_UMASK, vm, idx)
439
440#define INTEL_UEVENT_PEBS_LDLAT_EXTRA_REG(c) \
441 INTEL_UEVENT_EXTRA_REG(c, \
442 MSR_PEBS_LD_LAT_THRESHOLD, \
443 0xffff, \
444 LDLAT)
445
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300446#define EVENT_EXTRA_END EVENT_EXTRA_REG(0, 0, 0, 0, RSP_0)
447
448union perf_capabilities {
449 struct {
450 u64 lbr_format:6;
451 u64 pebs_trap:1;
452 u64 pebs_arch_reg:1;
453 u64 pebs_format:4;
454 u64 smm_freeze:1;
Andi Kleen069e0c32013-06-25 08:12:33 -0700455 /*
456 * PMU supports separate counter range for writing
457 * values > 32bit.
458 */
459 u64 full_width_write:1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300460 };
461 u64 capabilities;
462};
463
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100464struct x86_pmu_quirk {
465 struct x86_pmu_quirk *next;
466 void (*func)(void);
467};
468
Peter Zijlstraf9b4eeb2012-03-12 12:44:35 +0100469union x86_pmu_config {
470 struct {
471 u64 event:8,
472 umask:8,
473 usr:1,
474 os:1,
475 edge:1,
476 pc:1,
477 interrupt:1,
478 __reserved1:1,
479 en:1,
480 inv:1,
481 cmask:8,
482 event2:4,
483 __reserved2:4,
484 go:1,
485 ho:1;
486 } bits;
487 u64 value;
488};
489
490#define X86_CONFIG(args...) ((union x86_pmu_config){.bits = {args}}).value
491
Alexander Shishkin48070342015-01-14 14:18:20 +0200492enum {
493 x86_lbr_exclusive_lbr,
Alexander Shishkin80623822015-01-30 12:40:35 +0200494 x86_lbr_exclusive_bts,
Alexander Shishkin48070342015-01-14 14:18:20 +0200495 x86_lbr_exclusive_pt,
496 x86_lbr_exclusive_max,
497};
498
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300499/*
500 * struct x86_pmu - generic x86 pmu
501 */
502struct x86_pmu {
503 /*
504 * Generic x86 PMC bits
505 */
506 const char *name;
507 int version;
508 int (*handle_irq)(struct pt_regs *);
509 void (*disable_all)(void);
510 void (*enable_all)(int added);
511 void (*enable)(struct perf_event *);
512 void (*disable)(struct perf_event *);
Peter Zijlstra68f70822016-07-06 18:02:43 +0200513 void (*add)(struct perf_event *);
514 void (*del)(struct perf_event *);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300515 int (*hw_config)(struct perf_event *event);
516 int (*schedule_events)(struct cpu_hw_events *cpuc, int n, int *assign);
517 unsigned eventsel;
518 unsigned perfctr;
Jacob Shin4c1fd172013-02-06 11:26:27 -0600519 int (*addr_offset)(int index, bool eventsel);
Jacob Shin0fbdad02013-02-06 11:26:28 -0600520 int (*rdpmc_index)(int index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300521 u64 (*event_map)(int);
522 int max_events;
523 int num_counters;
524 int num_counters_fixed;
525 int cntval_bits;
526 u64 cntval_mask;
Gleb Natapovffb871b2011-11-10 14:57:26 +0200527 union {
528 unsigned long events_maskl;
529 unsigned long events_mask[BITS_TO_LONGS(ARCH_PERFMON_EVENTS_COUNT)];
530 };
531 int events_mask_len;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300532 int apic;
533 u64 max_period;
534 struct event_constraint *
535 (*get_event_constraints)(struct cpu_hw_events *cpuc,
Stephane Eranian79cba822014-11-17 20:06:56 +0100536 int idx,
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300537 struct perf_event *event);
538
539 void (*put_event_constraints)(struct cpu_hw_events *cpuc,
540 struct perf_event *event);
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100541
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100542 void (*start_scheduling)(struct cpu_hw_events *cpuc);
543
Peter Zijlstra0c41e752015-05-21 10:57:32 +0200544 void (*commit_scheduling)(struct cpu_hw_events *cpuc, int idx, int cntr);
545
Maria Dimakopoulouc5362c02014-11-17 20:06:55 +0100546 void (*stop_scheduling)(struct cpu_hw_events *cpuc);
547
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300548 struct event_constraint *event_constraints;
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100549 struct x86_pmu_quirk *quirks;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300550 int perfctr_second_write;
Andi Kleen72db5592013-06-17 17:36:50 -0700551 bool late_ack;
Andi Kleen294fe0f2015-02-17 18:18:06 -0800552 unsigned (*limit_period)(struct perf_event *event, unsigned l);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300553
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100554 /*
555 * sysfs attrs
556 */
Peter Zijlstrae97df762014-02-05 20:48:51 +0100557 int attr_rdpmc_broken;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100558 int attr_rdpmc;
Jiri Olsa641cc932012-03-15 20:09:14 +0100559 struct attribute **format_attrs;
Stephane Eranianf20093e2013-01-24 16:10:32 +0100560 struct attribute **event_attrs;
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100561
Jiri Olsaa4747392012-10-10 14:53:11 +0200562 ssize_t (*events_sysfs_show)(char *page, u64 config);
Andi Kleen1a6461b2013-01-24 16:10:25 +0100563 struct attribute **cpu_events;
Jiri Olsaa4747392012-10-10 14:53:11 +0200564
Peter Zijlstra0c9d42e2011-11-20 23:30:47 +0100565 /*
566 * CPU Hotplug hooks
567 */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300568 int (*cpu_prepare)(int cpu);
569 void (*cpu_starting)(int cpu);
570 void (*cpu_dying)(int cpu);
571 void (*cpu_dead)(int cpu);
Peter Zijlstrac93dc842012-06-08 14:50:50 +0200572
573 void (*check_microcode)(void);
Yan, Zhengba532502014-11-04 21:55:58 -0500574 void (*sched_task)(struct perf_event_context *ctx,
575 bool sched_in);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300576
577 /*
578 * Intel Arch Perfmon v2+
579 */
580 u64 intel_ctrl;
581 union perf_capabilities intel_cap;
582
583 /*
584 * Intel DebugStore bits
585 */
Peter Zijlstra597ed952012-07-09 13:50:23 +0200586 unsigned int bts :1,
Peter Zijlstra3e0091e2012-06-26 23:38:39 +0200587 bts_active :1,
588 pebs :1,
589 pebs_active :1,
Andi Kleen72469762015-12-04 03:50:52 -0800590 pebs_broken :1,
591 pebs_prec_dist :1;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300592 int pebs_record_size;
Jiri Olsae72daf32016-03-01 20:03:52 +0100593 int pebs_buffer_size;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300594 void (*drain_pebs)(struct pt_regs *regs);
595 struct event_constraint *pebs_constraints;
Peter Zijlstra0780c922012-06-05 10:26:43 +0200596 void (*pebs_aliases)(struct perf_event *event);
Andi Kleen70ab7002012-06-05 17:56:48 -0700597 int max_pebs_events;
Andi Kleena7b58d22015-05-27 21:13:14 -0700598 unsigned long free_running_flags;
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300599
600 /*
601 * Intel LBR
602 */
603 unsigned long lbr_tos, lbr_from, lbr_to; /* MSR base regs */
604 int lbr_nr; /* hardware stack size */
Stephane Eranianb36817e2012-02-09 23:20:53 +0100605 u64 lbr_sel_mask; /* LBR_SELECT valid bits */
606 const int *lbr_sel_map; /* lbr_select mappings */
Andi Kleenb7af41a2013-09-20 07:40:44 -0700607 bool lbr_double_abort; /* duplicated lbr aborts */
Alexander Shishkinccbebba2016-04-28 18:35:46 +0300608 bool lbr_pt_coexist; /* LBR may coexist with PT */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300609
610 /*
Alexander Shishkin48070342015-01-14 14:18:20 +0200611 * Intel PT/LBR/BTS are exclusive
612 */
613 atomic_t lbr_exclusive[x86_lbr_exclusive_max];
614
615 /*
Peter Zijlstra32b62f42016-03-25 15:52:35 +0100616 * AMD bits
617 */
618 unsigned int amd_nb_constraints : 1;
619
620 /*
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300621 * Extra registers for events
622 */
623 struct extra_reg *extra_regs;
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100624 unsigned int flags;
Gleb Natapov144d31e2011-10-05 14:01:21 +0200625
626 /*
627 * Intel host/guest support (KVM)
628 */
629 struct perf_guest_switch_msr *(*guest_get_msrs)(int *nr);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300630};
631
Yan, Zhenge18bf522014-11-04 21:56:03 -0500632struct x86_perf_task_context {
633 u64 lbr_from[MAX_LBR_ENTRIES];
634 u64 lbr_to[MAX_LBR_ENTRIES];
Andi Kleen50eab8f2015-05-10 12:22:43 -0700635 u64 lbr_info[MAX_LBR_ENTRIES];
Andi Kleenb28ae952015-10-20 11:46:33 -0700636 int tos;
Yan, Zhenge18bf522014-11-04 21:56:03 -0500637 int lbr_callstack_users;
638 int lbr_stack_state;
639};
640
Peter Zijlstrac1d6f422011-12-06 14:07:15 +0100641#define x86_add_quirk(func_) \
642do { \
643 static struct x86_pmu_quirk __quirk __initdata = { \
644 .func = func_, \
645 }; \
646 __quirk.next = x86_pmu.quirks; \
647 x86_pmu.quirks = &__quirk; \
648} while (0)
649
Stephane Eranian9a5e3fb2014-11-17 20:06:53 +0100650/*
651 * x86_pmu flags
652 */
653#define PMU_FL_NO_HT_SHARING 0x1 /* no hyper-threading resource sharing */
654#define PMU_FL_HAS_RSP_1 0x2 /* has 2 equivalent offcore_rsp regs */
Maria Dimakopoulou6f6539c2014-11-17 20:06:57 +0100655#define PMU_FL_EXCL_CNTRS 0x4 /* has exclusive counter requirements */
Stephane Eranianb37609c2014-11-17 20:07:04 +0100656#define PMU_FL_EXCL_ENABLED 0x8 /* exclusive counter active */
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300657
Stephane Eranian3a54aaa2013-01-24 16:10:26 +0100658#define EVENT_VAR(_id) event_attr_##_id
659#define EVENT_PTR(_id) &event_attr_##_id.attr.attr
660
661#define EVENT_ATTR(_name, _id) \
662static struct perf_pmu_events_attr EVENT_VAR(_id) = { \
663 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
664 .id = PERF_COUNT_HW_##_id, \
665 .event_str = NULL, \
666};
667
668#define EVENT_ATTR_STR(_name, v, str) \
669static struct perf_pmu_events_attr event_attr_##v = { \
670 .attr = __ATTR(_name, 0444, events_sysfs_show, NULL), \
671 .id = 0, \
672 .event_str = str, \
673};
674
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700675#define EVENT_ATTR_STR_HT(_name, v, noht, ht) \
676static struct perf_pmu_events_ht_attr event_attr_##v = { \
677 .attr = __ATTR(_name, 0444, events_ht_sysfs_show, NULL),\
678 .id = 0, \
679 .event_str_noht = noht, \
680 .event_str_ht = ht, \
681}
682
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300683extern struct x86_pmu x86_pmu __read_mostly;
684
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500685static inline bool x86_pmu_has_lbr_callstack(void)
686{
687 return x86_pmu.lbr_sel_map &&
688 x86_pmu.lbr_sel_map[PERF_SAMPLE_BRANCH_CALL_STACK_SHIFT] > 0;
689}
690
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300691DECLARE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
692
693int x86_perf_event_set_period(struct perf_event *event);
694
695/*
696 * Generalized hw caching related hw_event table, filled
697 * in on a per model basis. A value of 0 means
698 * 'not supported', -1 means 'hw_event makes no sense on
699 * this CPU', any other value means the raw hw_event
700 * ID.
701 */
702
703#define C(x) PERF_COUNT_HW_CACHE_##x
704
705extern u64 __read_mostly hw_cache_event_ids
706 [PERF_COUNT_HW_CACHE_MAX]
707 [PERF_COUNT_HW_CACHE_OP_MAX]
708 [PERF_COUNT_HW_CACHE_RESULT_MAX];
709extern u64 __read_mostly hw_cache_extra_regs
710 [PERF_COUNT_HW_CACHE_MAX]
711 [PERF_COUNT_HW_CACHE_OP_MAX]
712 [PERF_COUNT_HW_CACHE_RESULT_MAX];
713
714u64 x86_perf_event_update(struct perf_event *event);
715
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300716static inline unsigned int x86_pmu_config_addr(int index)
717{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600718 return x86_pmu.eventsel + (x86_pmu.addr_offset ?
719 x86_pmu.addr_offset(index, true) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300720}
721
722static inline unsigned int x86_pmu_event_addr(int index)
723{
Jacob Shin4c1fd172013-02-06 11:26:27 -0600724 return x86_pmu.perfctr + (x86_pmu.addr_offset ?
725 x86_pmu.addr_offset(index, false) : index);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300726}
727
Jacob Shin0fbdad02013-02-06 11:26:28 -0600728static inline int x86_pmu_rdpmc_index(int index)
729{
730 return x86_pmu.rdpmc_index ? x86_pmu.rdpmc_index(index) : index;
731}
732
Alexander Shishkin48070342015-01-14 14:18:20 +0200733int x86_add_exclusive(unsigned int what);
734
735void x86_del_exclusive(unsigned int what);
736
Alexander Shishkin6b099d92015-06-11 15:13:56 +0300737int x86_reserve_hardware(void);
738
739void x86_release_hardware(void);
740
Alexander Shishkin48070342015-01-14 14:18:20 +0200741void hw_perf_lbr_event_destroy(struct perf_event *event);
742
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300743int x86_setup_perfctr(struct perf_event *event);
744
745int x86_pmu_hw_config(struct perf_event *event);
746
747void x86_pmu_disable_all(void);
748
749static inline void __x86_pmu_enable_event(struct hw_perf_event *hwc,
750 u64 enable_mask)
751{
Joerg Roedel1018faa2012-02-29 14:57:32 +0100752 u64 disable_mask = __this_cpu_read(cpu_hw_events.perf_ctr_virt_mask);
753
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300754 if (hwc->extra_reg.reg)
755 wrmsrl(hwc->extra_reg.reg, hwc->extra_reg.config);
Joerg Roedel1018faa2012-02-29 14:57:32 +0100756 wrmsrl(hwc->config_base, (hwc->config | enable_mask) & ~disable_mask);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300757}
758
759void x86_pmu_enable_all(int added);
760
Peter Zijlstrab371b592015-05-21 10:57:13 +0200761int perf_assign_events(struct event_constraint **constraints, int n,
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200762 int wmin, int wmax, int gpmax, int *assign);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300763int x86_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign);
764
765void x86_pmu_stop(struct perf_event *event, int flags);
766
767static inline void x86_pmu_disable_event(struct perf_event *event)
768{
769 struct hw_perf_event *hwc = &event->hw;
770
771 wrmsrl(hwc->config_base, hwc->config);
772}
773
774void x86_pmu_enable_event(struct perf_event *event);
775
776int x86_pmu_handle_irq(struct pt_regs *regs);
777
778extern struct event_constraint emptyconstraint;
779
780extern struct event_constraint unconstrained;
781
Stephane Eranian3e702ff2012-02-09 23:20:58 +0100782static inline bool kernel_ip(unsigned long ip)
783{
784#ifdef CONFIG_X86_32
785 return ip > PAGE_OFFSET;
786#else
787 return (long)ip < 0;
788#endif
789}
790
Peter Zijlstrad07bdfd2012-07-10 09:42:15 +0200791/*
792 * Not all PMUs provide the right context information to place the reported IP
793 * into full context. Specifically segment registers are typically not
794 * supplied.
795 *
796 * Assuming the address is a linear address (it is for IBS), we fake the CS and
797 * vm86 mode using the known zero-based code segment and 'fix up' the registers
798 * to reflect this.
799 *
800 * Intel PEBS/LBR appear to typically provide the effective address, nothing
801 * much we can do about that but pray and treat it like a linear address.
802 */
803static inline void set_linear_ip(struct pt_regs *regs, unsigned long ip)
804{
805 regs->cs = kernel_ip(ip) ? __KERNEL_CS : __USER_CS;
806 if (regs->flags & X86_VM_MASK)
807 regs->flags ^= (PERF_EFLAGS_VM | X86_VM_MASK);
808 regs->ip = ip;
809}
810
Jiri Olsa0bf79d42012-10-10 14:53:14 +0200811ssize_t x86_event_sysfs_show(char *page, u64 config, u64 event);
Jiri Olsa20550a42012-10-10 14:53:15 +0200812ssize_t intel_event_sysfs_show(char *page, u64 config);
Jiri Olsa43c032f2012-10-10 14:53:13 +0200813
Andi Kleen47732d82015-06-29 14:22:13 -0700814struct attribute **merge_attr(struct attribute **a, struct attribute **b);
815
Huang Ruia49ac9f2016-03-25 11:18:25 +0800816ssize_t events_sysfs_show(struct device *dev, struct device_attribute *attr,
817 char *page);
Andi Kleenfc07e9f2016-05-19 17:09:56 -0700818ssize_t events_ht_sysfs_show(struct device *dev, struct device_attribute *attr,
819 char *page);
Huang Ruia49ac9f2016-03-25 11:18:25 +0800820
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300821#ifdef CONFIG_CPU_SUP_AMD
822
823int amd_pmu_init(void);
824
825#else /* CONFIG_CPU_SUP_AMD */
826
827static inline int amd_pmu_init(void)
828{
829 return 0;
830}
831
832#endif /* CONFIG_CPU_SUP_AMD */
833
834#ifdef CONFIG_CPU_SUP_INTEL
835
Alexander Shishkin48070342015-01-14 14:18:20 +0200836static inline bool intel_pmu_has_bts(struct perf_event *event)
837{
838 if (event->attr.config == PERF_COUNT_HW_BRANCH_INSTRUCTIONS &&
839 !event->attr.freq && event->hw.sample_period == 1)
840 return true;
841
842 return false;
843}
844
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300845int intel_pmu_save_and_restart(struct perf_event *event);
846
847struct event_constraint *
Stephane Eranian79cba822014-11-17 20:06:56 +0100848x86_get_event_constraints(struct cpu_hw_events *cpuc, int idx,
849 struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300850
851struct intel_shared_regs *allocate_shared_regs(int cpu);
852
853int intel_pmu_init(void);
854
855void init_debug_store_on_cpu(int cpu);
856
857void fini_debug_store_on_cpu(int cpu);
858
859void release_ds_buffers(void);
860
861void reserve_ds_buffers(void);
862
863extern struct event_constraint bts_constraint;
864
865void intel_pmu_enable_bts(u64 config);
866
867void intel_pmu_disable_bts(void);
868
869int intel_pmu_drain_bts_buffer(void);
870
871extern struct event_constraint intel_core2_pebs_event_constraints[];
872
873extern struct event_constraint intel_atom_pebs_event_constraints[];
874
Yan, Zheng1fa641802013-07-18 17:02:24 +0800875extern struct event_constraint intel_slm_pebs_event_constraints[];
876
Kan Liang8b92c3a2016-04-15 00:42:47 -0700877extern struct event_constraint intel_glm_pebs_event_constraints[];
878
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300879extern struct event_constraint intel_nehalem_pebs_event_constraints[];
880
881extern struct event_constraint intel_westmere_pebs_event_constraints[];
882
883extern struct event_constraint intel_snb_pebs_event_constraints[];
884
Stephane Eranian20a36e32012-09-11 01:07:01 +0200885extern struct event_constraint intel_ivb_pebs_event_constraints[];
886
Andi Kleen30443182013-06-17 17:36:49 -0700887extern struct event_constraint intel_hsw_pebs_event_constraints[];
888
Stephane Eranianb3e62462016-03-03 20:50:42 +0100889extern struct event_constraint intel_bdw_pebs_event_constraints[];
890
Andi Kleen9a92e162015-05-10 12:22:44 -0700891extern struct event_constraint intel_skl_pebs_event_constraints[];
892
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300893struct event_constraint *intel_pebs_constraints(struct perf_event *event);
894
Peter Zijlstra68f70822016-07-06 18:02:43 +0200895void intel_pmu_pebs_add(struct perf_event *event);
896
897void intel_pmu_pebs_del(struct perf_event *event);
898
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300899void intel_pmu_pebs_enable(struct perf_event *event);
900
901void intel_pmu_pebs_disable(struct perf_event *event);
902
903void intel_pmu_pebs_enable_all(void);
904
905void intel_pmu_pebs_disable_all(void);
906
Yan, Zheng9c964ef2015-05-06 15:33:51 -0400907void intel_pmu_pebs_sched_task(struct perf_event_context *ctx, bool sched_in);
908
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300909void intel_ds_init(void);
910
Yan, Zheng2a0ad3b2014-11-04 21:55:59 -0500911void intel_pmu_lbr_sched_task(struct perf_event_context *ctx, bool sched_in);
912
David Carrillo-Cisneros19fc9dd2016-06-21 11:31:11 -0700913u64 lbr_from_signext_quirk_wr(u64 val);
914
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300915void intel_pmu_lbr_reset(void);
916
Peter Zijlstra68f70822016-07-06 18:02:43 +0200917void intel_pmu_lbr_add(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300918
Peter Zijlstra68f70822016-07-06 18:02:43 +0200919void intel_pmu_lbr_del(struct perf_event *event);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300920
Andi Kleen1a78d932015-03-20 10:11:23 -0700921void intel_pmu_lbr_enable_all(bool pmi);
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300922
923void intel_pmu_lbr_disable_all(void);
924
925void intel_pmu_lbr_read(void);
926
927void intel_pmu_lbr_init_core(void);
928
929void intel_pmu_lbr_init_nhm(void);
930
931void intel_pmu_lbr_init_atom(void);
932
Kan Liangf21d5ad2016-04-15 00:53:45 -0700933void intel_pmu_lbr_init_slm(void);
934
Stephane Eranianc5cc2cd2012-02-09 23:20:55 +0100935void intel_pmu_lbr_init_snb(void);
936
Yan, Zhenge9d7f7c2014-11-04 21:56:00 -0500937void intel_pmu_lbr_init_hsw(void);
938
Andi Kleen9a92e162015-05-10 12:22:44 -0700939void intel_pmu_lbr_init_skl(void);
940
Harish Chegondi1e7b9392015-12-07 14:28:18 -0800941void intel_pmu_lbr_init_knl(void);
942
Andi Kleene17dc652016-03-01 14:25:24 -0800943void intel_pmu_pebs_data_source_nhm(void);
944
Stephane Eranian60ce0fb2012-02-09 23:20:57 +0100945int intel_pmu_setup_lbr_filter(struct perf_event *event);
946
Alexander Shishkin52ca9ce2015-01-30 12:39:52 +0200947void intel_pt_interrupt(void);
948
Alexander Shishkin80623822015-01-30 12:40:35 +0200949int intel_bts_interrupt(void);
950
951void intel_bts_enable_local(void);
952
953void intel_bts_disable_local(void);
954
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300955int p4_pmu_init(void);
956
957int p6_pmu_init(void);
958
Vince Weavere717bf42012-09-26 14:12:52 -0400959int knc_pmu_init(void);
960
Stephane Eranianb37609c2014-11-17 20:07:04 +0100961static inline int is_ht_workaround_enabled(void)
962{
963 return !!(x86_pmu.flags & PMU_FL_EXCL_ENABLED);
964}
Andi Kleen47732d82015-06-29 14:22:13 -0700965
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300966#else /* CONFIG_CPU_SUP_INTEL */
967
968static inline void reserve_ds_buffers(void)
969{
970}
971
972static inline void release_ds_buffers(void)
973{
974}
975
976static inline int intel_pmu_init(void)
977{
978 return 0;
979}
980
981static inline struct intel_shared_regs *allocate_shared_regs(int cpu)
982{
983 return NULL;
984}
985
Peter Zijlstracc1790c2015-05-21 10:57:17 +0200986static inline int is_ht_workaround_enabled(void)
987{
988 return 0;
989}
Kevin Winchesterde0428a2011-08-30 20:41:05 -0300990#endif /* CONFIG_CPU_SUP_INTEL */