blob: 4e4ac8ccd7f540d10a9191b632f13c9ecdc3cc9b [file] [log] [blame]
Paul Walmsley69d88a02008-03-18 10:02:50 +02001#ifndef __ARCH_ASM_MACH_OMAP2_CM_H
2#define __ARCH_ASM_MACH_OMAP2_CM_H
3
4/*
5 * OMAP2/3 Clock Management (CM) register definitions
6 *
Rajendra Nayak9b472672009-12-08 18:24:50 -07007 * Copyright (C) 2007-2009 Texas Instruments, Inc.
8 * Copyright (C) 2007-2009 Nokia Corporation
Paul Walmsley69d88a02008-03-18 10:02:50 +02009 *
10 * Written by Paul Walmsley
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
17#include "prcm-common.h"
18
Paul Walmsley69d88a02008-03-18 10:02:50 +020019#define OMAP2420_CM_REGADDR(module, reg) \
Santosh Shilimkar233fd642009-10-19 15:25:31 -070020 OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE + (module) + (reg))
Paul Walmsley69d88a02008-03-18 10:02:50 +020021#define OMAP2430_CM_REGADDR(module, reg) \
Santosh Shilimkar233fd642009-10-19 15:25:31 -070022 OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE + (module) + (reg))
Paul Walmsley69d88a02008-03-18 10:02:50 +020023#define OMAP34XX_CM_REGADDR(module, reg) \
Santosh Shilimkar233fd642009-10-19 15:25:31 -070024 OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE + (module) + (reg))
Rajendra Nayak9b472672009-12-08 18:24:50 -070025#define OMAP44XX_CM1_REGADDR(module, reg) \
26 OMAP2_L4_IO_ADDRESS(OMAP4430_CM1_BASE + (module) + (reg))
27#define OMAP44XX_CM2_REGADDR(module, reg) \
28 OMAP2_L4_IO_ADDRESS(OMAP4430_CM2_BASE + (module) + (reg))
29
30#include "cm44xx.h"
Paul Walmsley69d88a02008-03-18 10:02:50 +020031
32/*
33 * Architecture-specific global CM registers
34 * Use cm_{read,write}_reg() with these registers.
35 * These registers appear once per CM module.
36 */
37
Kevin Hilman364dd472009-06-09 11:45:30 -070038#define OMAP3430_CM_REVISION OMAP34XX_CM_REGADDR(OCP_MOD, 0x0000)
39#define OMAP3430_CM_SYSCONFIG OMAP34XX_CM_REGADDR(OCP_MOD, 0x0010)
40#define OMAP3430_CM_POLCTRL OMAP34XX_CM_REGADDR(OCP_MOD, 0x009c)
Paul Walmsley69d88a02008-03-18 10:02:50 +020041
Tony Lindgren8e3bd352009-05-25 11:26:42 -070042#define OMAP3_CM_CLKOUT_CTRL_OFFSET 0x0070
Paul Walmsley69d88a02008-03-18 10:02:50 +020043#define OMAP3430_CM_CLKOUT_CTRL OMAP_CM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
44
45/*
46 * Module specific CM registers from CM_BASE + domain offset
47 * Use cm_{read,write}_mod_reg() with these registers.
48 * These register offsets generally appear in more than one PRCM submodule.
49 */
50
51/* Common between 24xx and 34xx */
52
53#define CM_FCLKEN 0x0000
54#define CM_FCLKEN1 CM_FCLKEN
55#define CM_CLKEN CM_FCLKEN
56#define CM_ICLKEN 0x0010
57#define CM_ICLKEN1 CM_ICLKEN
58#define CM_ICLKEN2 0x0014
59#define CM_ICLKEN3 0x0018
60#define CM_IDLEST 0x0020
61#define CM_IDLEST1 CM_IDLEST
62#define CM_IDLEST2 0x0024
63#define CM_AUTOIDLE 0x0030
64#define CM_AUTOIDLE1 CM_AUTOIDLE
65#define CM_AUTOIDLE2 0x0034
66#define CM_AUTOIDLE3 0x0038
67#define CM_CLKSEL 0x0040
68#define CM_CLKSEL1 CM_CLKSEL
69#define CM_CLKSEL2 0x0044
Abhijit Pagare84c0c392010-01-26 20:12:53 -070070#define OMAP2_CM_CLKSTCTRL 0x0048
71#define OMAP4_CM_CLKSTCTRL 0x0000
Paul Walmsley69d88a02008-03-18 10:02:50 +020072
73
74/* Architecture-specific registers */
75
76#define OMAP24XX_CM_FCLKEN2 0x0004
77#define OMAP24XX_CM_ICLKEN4 0x001c
78#define OMAP24XX_CM_AUTOIDLE4 0x003c
79
80#define OMAP2430_CM_IDLEST3 0x0028
81
82#define OMAP3430_CM_CLKEN_PLL 0x0004
83#define OMAP3430ES2_CM_CLKEN2 0x0004
84#define OMAP3430ES2_CM_FCLKEN3 0x0008
85#define OMAP3430_CM_IDLEST_PLL CM_IDLEST2
86#define OMAP3430_CM_AUTOIDLE_PLL CM_AUTOIDLE2
Paul Walmsley542313c2008-07-03 12:24:45 +030087#define OMAP3430ES2_CM_AUTOIDLE2_PLL CM_AUTOIDLE2
Paul Walmsley69d88a02008-03-18 10:02:50 +020088#define OMAP3430_CM_CLKSEL1 CM_CLKSEL
89#define OMAP3430_CM_CLKSEL1_PLL CM_CLKSEL
90#define OMAP3430_CM_CLKSEL2_PLL CM_CLKSEL2
91#define OMAP3430_CM_SLEEPDEP CM_CLKSEL2
Abhijit Pagare84c0c392010-01-26 20:12:53 -070092#define OMAP3430_CM_CLKSEL3 OMAP2_CM_CLKSTCTRL
Paul Walmsley69d88a02008-03-18 10:02:50 +020093#define OMAP3430_CM_CLKSTST 0x004c
94#define OMAP3430ES2_CM_CLKSEL4 0x004c
95#define OMAP3430ES2_CM_CLKSEL5 0x0050
96#define OMAP3430_CM_CLKSEL2_EMU 0x0050
97#define OMAP3430_CM_CLKSEL3_EMU 0x0054
98
Rajendra Nayak9b472672009-12-08 18:24:50 -070099/* CM2.CEFUSE_CM2 register offsets */
Paul Walmsley69d88a02008-03-18 10:02:50 +0200100
Rajendra Nayakd79b1262009-12-09 00:01:44 +0530101/* OMAP4 modulemode control */
102#define OMAP4430_MODULEMODE_HWCTRL 0
103#define OMAP4430_MODULEMODE_SWCTRL 1
104
Paul Walmsley69d88a02008-03-18 10:02:50 +0200105/* Clock management domain register get/set */
106
107#ifndef __ASSEMBLER__
Paul Walmsley69d88a02008-03-18 10:02:50 +0200108
Tony Lindgrena58caad2008-07-03 12:24:44 +0300109extern u32 cm_read_mod_reg(s16 module, u16 idx);
110extern void cm_write_mod_reg(u32 val, s16 module, u16 idx);
Tony Lindgrenff00fcc2008-07-03 12:24:44 +0300111extern u32 cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
112
Paul Walmsley71348bc2009-09-03 20:14:02 +0300113extern int omap2_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id,
114 u8 idlest_shift);
115extern int omap4_cm_wait_module_ready(u32 prcm_mod, u8 prcm_dev_offs);
116
Tony Lindgrenff00fcc2008-07-03 12:24:44 +0300117static inline u32 cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
118{
119 return cm_rmw_mod_reg_bits(bits, bits, module, idx);
120}
121
122static inline u32 cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
123{
124 return cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
125}
Tony Lindgrena58caad2008-07-03 12:24:44 +0300126
Paul Walmsley69d88a02008-03-18 10:02:50 +0200127#endif
128
129/* CM register bits shared between 24XX and 3430 */
130
131/* CM_CLKSEL_GFX */
132#define OMAP_CLKSEL_GFX_SHIFT 0
133#define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
134
135/* CM_ICLKEN_GFX */
136#define OMAP_EN_GFX_SHIFT 0
137#define OMAP_EN_GFX (1 << 0)
138
139/* CM_IDLEST_GFX */
140#define OMAP_ST_GFX (1 << 0)
141
142
143#endif