blob: cdb1417fba594feb5f9455c06f6b9123a8734dad [file] [log] [blame]
Thomas Bogendoerferc066a322006-12-28 18:22:32 +01001/*
2 * PCIMT specific code
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 97, 98, 2000, 03, 04, 06 Ralf Baechle (ralf@linux-mips.org)
Thomas Bogendoerfer0c2bf742007-05-17 14:51:47 +02009 * Copyright (C) 2006,2007 Thomas Bogendoerfer (tsbogend@alpha.franken.de)
Thomas Bogendoerferc066a322006-12-28 18:22:32 +010010 */
11
12#include <linux/init.h>
13#include <linux/interrupt.h>
David Howellsca4d3e672010-10-07 14:08:54 +010014#include <linux/irq.h>
Thomas Bogendoerferc066a322006-12-28 18:22:32 +010015#include <linux/pci.h>
16#include <linux/serial_8250.h>
17
Thomas Bogendoerferc066a322006-12-28 18:22:32 +010018#include <asm/sni.h>
19#include <asm/time.h>
20#include <asm/i8259.h>
21#include <asm/irq_cpu.h>
22
23#define cacheconf (*(volatile unsigned int *)PCIMT_CACHECONF)
24#define invspace (*(volatile unsigned int *)PCIMT_INVSPACE)
25
26static void __init sni_pcimt_sc_init(void)
27{
28 unsigned int scsiz, sc_size;
29
30 scsiz = cacheconf & 7;
31 if (scsiz == 0) {
Masanari Iida69979912012-02-23 23:42:19 +090032 printk("Second level cache is deactivated.\n");
Thomas Bogendoerferc066a322006-12-28 18:22:32 +010033 return;
34 }
35 if (scsiz >= 6) {
36 printk("Invalid second level cache size configured, "
37 "deactivating second level cache.\n");
38 cacheconf = 0;
39 return;
40 }
41
42 sc_size = 128 << scsiz;
43 printk("%dkb second level cache detected, deactivating.\n", sc_size);
44 cacheconf = 0;
45}
46
47
48/*
49 * A bit more gossip about the iron we're running on ...
50 */
51static inline void sni_pcimt_detect(void)
52{
53 char boardtype[80];
54 unsigned char csmsr;
55 char *p = boardtype;
56 unsigned int asic;
57
58 csmsr = *(volatile unsigned char *)PCIMT_CSMSR;
59
60 p += sprintf(p, "%s PCI", (csmsr & 0x80) ? "RM200" : "RM300");
61 if ((csmsr & 0x80) == 0)
62 p += sprintf(p, ", board revision %s",
63 (csmsr & 0x20) ? "D" : "C");
64 asic = csmsr & 0x80;
65 asic = (csmsr & 0x08) ? asic : !asic;
66 p += sprintf(p, ", ASIC PCI Rev %s", asic ? "1.0" : "1.1");
67 printk("%s.\n", boardtype);
68}
69
70#define PORT(_base,_irq) \
71 { \
72 .iobase = _base, \
73 .irq = _irq, \
74 .uartclk = 1843200, \
75 .iotype = UPIO_PORT, \
76 .flags = UPF_BOOT_AUTOCONF, \
77 }
78
79static struct plat_serial8250_port pcimt_data[] = {
80 PORT(0x3f8, 4),
81 PORT(0x2f8, 3),
82 { },
83};
84
85static struct platform_device pcimt_serial8250_device = {
86 .name = "serial8250",
87 .id = PLAT8250_DEV_PLATFORM,
88 .dev = {
89 .platform_data = pcimt_data,
90 },
91};
92
Thomas Bogendoerfer06cf5582007-06-20 23:36:47 +020093static struct resource pcimt_cmos_rsrc[] = {
94 {
95 .start = 0x70,
96 .end = 0x71,
97 .flags = IORESOURCE_IO
98 },
99 {
100 .start = 8,
101 .end = 8,
102 .flags = IORESOURCE_IRQ
103 }
104};
105
106static struct platform_device pcimt_cmos_device = {
107 .name = "rtc_cmos",
108 .num_resources = ARRAY_SIZE(pcimt_cmos_rsrc),
109 .resource = pcimt_cmos_rsrc
110};
111
112
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100113static struct resource sni_io_resource = {
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200114 .start = 0x00000000UL,
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100115 .end = 0x03bfffffUL,
116 .name = "PCIMT IO MEM",
117 .flags = IORESOURCE_IO,
118};
119
120static struct resource pcimt_io_resources[] = {
121 {
122 .start = 0x00,
123 .end = 0x1f,
124 .name = "dma1",
125 .flags = IORESOURCE_BUSY
126 }, {
127 .start = 0x40,
128 .end = 0x5f,
129 .name = "timer",
130 .flags = IORESOURCE_BUSY
131 }, {
132 .start = 0x60,
133 .end = 0x6f,
134 .name = "keyboard",
135 .flags = IORESOURCE_BUSY
136 }, {
137 .start = 0x80,
138 .end = 0x8f,
139 .name = "dma page reg",
140 .flags = IORESOURCE_BUSY
141 }, {
142 .start = 0xc0,
143 .end = 0xdf,
144 .name = "dma2",
145 .flags = IORESOURCE_BUSY
146 }, {
147 .start = 0xcfc,
148 .end = 0xcff,
149 .name = "PCI config data",
150 .flags = IORESOURCE_BUSY
151 }
152};
153
Thomas Bogendoerfer0c2bf742007-05-17 14:51:47 +0200154static struct resource pcimt_mem_resources[] = {
155 {
156 /*
157 * this region should only be 4 bytes long,
158 * but it's 16MB on all RM300C I've checked
159 */
160 .start = 0x1a000000,
161 .end = 0x1affffff,
162 .name = "PCI INT ACK",
163 .flags = IORESOURCE_BUSY
164 }
165};
166
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100167static struct resource sni_mem_resource = {
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200168 .start = 0x18000000UL,
169 .end = 0x1fbfffffUL,
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100170 .name = "PCIMT PCI MEM",
171 .flags = IORESOURCE_MEM
172};
173
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100174static void __init sni_pcimt_resource_init(void)
175{
176 int i;
177
178 /* request I/O space for devices used on all i[345]86 PCs */
179 for (i = 0; i < ARRAY_SIZE(pcimt_io_resources); i++)
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200180 request_resource(&sni_io_resource, pcimt_io_resources + i);
Thomas Bogendoerfer0c2bf742007-05-17 14:51:47 +0200181 /* request MEM space for devices used on all i[345]86 PCs */
182 for (i = 0; i < ARRAY_SIZE(pcimt_mem_resources); i++)
183 request_resource(&sni_mem_resource, pcimt_mem_resources + i);
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100184}
185
186extern struct pci_ops sni_pcimt_ops;
187
188static struct pci_controller sni_controller = {
189 .pci_ops = &sni_pcimt_ops,
190 .mem_resource = &sni_mem_resource,
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200191 .mem_offset = 0x00000000UL,
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100192 .io_resource = &sni_io_resource,
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200193 .io_offset = 0x00000000UL,
194 .io_map_base = SNI_PORT_BASE
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100195};
196
Thomas Gleixner0b888c72011-03-23 21:09:15 +0000197static void enable_pcimt_irq(struct irq_data *d)
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100198{
Thomas Gleixner0b888c72011-03-23 21:09:15 +0000199 unsigned int mask = 1 << (d->irq - PCIMT_IRQ_INT2);
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100200
201 *(volatile u8 *) PCIMT_IRQSEL |= mask;
202}
203
Thomas Gleixner0b888c72011-03-23 21:09:15 +0000204void disable_pcimt_irq(struct irq_data *d)
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100205{
Thomas Gleixner0b888c72011-03-23 21:09:15 +0000206 unsigned int mask = ~(1 << (d->irq - PCIMT_IRQ_INT2));
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100207
208 *(volatile u8 *) PCIMT_IRQSEL &= mask;
209}
210
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100211static struct irq_chip pcimt_irq_type = {
Thomas Gleixner8922f792009-11-17 22:51:03 +0000212 .name = "PCIMT",
Thomas Gleixner0b888c72011-03-23 21:09:15 +0000213 .irq_mask = disable_pcimt_irq,
214 .irq_unmask = enable_pcimt_irq,
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100215};
216
217/*
218 * hwint0 should deal with MP agent, ASIC PCI, EISA NMI and debug
219 * button interrupts. Later ...
220 */
221static void pcimt_hwint0(void)
222{
223 panic("Received int0 but no handler yet ...");
224}
225
226/*
227 * hwint 1 deals with EISA and SCSI interrupts,
228 *
229 * The EISA_INT bit in CSITPEND is high active, all others are low active.
230 */
231static void pcimt_hwint1(void)
232{
233 u8 pend = *(volatile char *)PCIMT_CSITPEND;
234 unsigned long flags;
235
236 if (pend & IT_EISA) {
237 int irq;
238 /*
Maciej W. Rozyckieae5fdc2007-11-12 17:32:48 +0000239 * Note: ASIC PCI's builtin interrupt acknowledge feature is
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100240 * broken. Using it may result in loss of some or all i8259
Robert P. J. Day3a4fa0a2007-10-19 23:10:43 +0200241 * interrupts, so don't use PCIMT_INT_ACKNOWLEDGE ...
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100242 */
243 irq = i8259_irq();
244 if (unlikely(irq < 0))
245 return;
246
247 do_IRQ(irq);
248 }
249
250 if (!(pend & IT_SCSI)) {
251 flags = read_c0_status();
252 clear_c0_status(ST0_IM);
253 do_IRQ(PCIMT_IRQ_SCSI);
254 write_c0_status(flags);
255 }
256}
257
258/*
259 * hwint 3 should deal with the PCI A - D interrupts,
260 */
261static void pcimt_hwint3(void)
262{
263 u8 pend = *(volatile char *)PCIMT_CSITPEND;
264 int irq;
265
266 pend &= (IT_INTA | IT_INTB | IT_INTC | IT_INTD);
267 pend ^= (IT_INTA | IT_INTB | IT_INTC | IT_INTD);
268 clear_c0_status(IE_IRQ3);
269 irq = PCIMT_IRQ_INT2 + ffs(pend) - 1;
270 do_IRQ(irq);
271 set_c0_status(IE_IRQ3);
272}
273
274static void sni_pcimt_hwint(void)
275{
Thiemo Seufer119537c2007-03-19 00:13:37 +0000276 u32 pending = read_c0_cause() & read_c0_status();
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100277
278 if (pending & C_IRQ5)
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100279 do_IRQ(MIPS_CPU_IRQ_BASE + 7);
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100280 else if (pending & C_IRQ4)
Ralf Baechle49a89ef2007-10-11 23:46:15 +0100281 do_IRQ(MIPS_CPU_IRQ_BASE + 6);
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100282 else if (pending & C_IRQ3)
283 pcimt_hwint3();
284 else if (pending & C_IRQ1)
285 pcimt_hwint1();
286 else if (pending & C_IRQ0) {
287 pcimt_hwint0();
288 }
289}
290
291void __init sni_pcimt_irq_init(void)
292{
293 int i;
294
295 *(volatile u8 *) PCIMT_IRQSEL = IT_ETH | IT_EISA;
296 mips_cpu_irq_init();
297 /* Actually we've got more interrupts to handle ... */
298 for (i = PCIMT_IRQ_INT2; i <= PCIMT_IRQ_SCSI; i++)
Thomas Gleixnere4ec7982011-03-27 15:19:28 +0200299 irq_set_chip_and_handler(i, &pcimt_irq_type, handle_level_irq);
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100300 sni_hwint = sni_pcimt_hwint;
301 change_c0_status(ST0_IM, IE_IRQ1|IE_IRQ3);
302}
303
Thomas Bogendoerfer06cf5582007-06-20 23:36:47 +0200304void __init sni_pcimt_init(void)
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100305{
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100306 sni_pcimt_detect();
307 sni_pcimt_sc_init();
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200308 ioport_resource.end = sni_io_resource.end;
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100309#ifdef CONFIG_PCI
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200310 PCIBIOS_MIN_IO = 0x9000;
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100311 register_pci_controller(&sni_controller);
312#endif
Thomas Bogendoerferbea77172007-04-08 13:34:57 +0200313 sni_pcimt_resource_init();
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100314}
315
316static int __init snirm_pcimt_setup_devinit(void)
317{
318 switch (sni_brd_type) {
319 case SNI_BRD_PCI_MTOWER:
320 case SNI_BRD_PCI_DESKTOP:
321 case SNI_BRD_PCI_MTOWER_CPLUS:
322 platform_device_register(&pcimt_serial8250_device);
Thomas Bogendoerfer06cf5582007-06-20 23:36:47 +0200323 platform_device_register(&pcimt_cmos_device);
Thomas Bogendoerferc066a322006-12-28 18:22:32 +0100324 break;
325 }
326
327 return 0;
328}
329
330device_initcall(snirm_pcimt_setup_devinit);