blob: f10c0afa1cb4ceb6fdd34cd0f5e2a352f192cad5 [file] [log] [blame]
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +01001/*
Sergio Luis6d48bec2009-04-28 00:27:18 +02002 * Suspend support specific for i386/x86-64.
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +01003 *
4 * Distribute under GPLv2
5 *
6 * Copyright (c) 2007 Rafael J. Wysocki <rjw@sisk.pl>
Pavel Macheka2531292010-07-18 14:27:13 +02007 * Copyright (c) 2002 Pavel Machek <pavel@ucw.cz>
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +01008 * Copyright (c) 2001 Patrick Mochel <mochel@osdl.org>
9 */
10
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010011#include <linux/suspend.h>
Paul Gortmaker69c60c82011-05-26 12:22:53 -040012#include <linux/export.h>
Sergio Luisf6783d22009-04-28 00:26:22 +020013#include <linux/smp.h>
14
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010015#include <asm/pgtable.h>
Sergio Luisf6783d22009-04-28 00:26:22 +020016#include <asm/proto.h>
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010017#include <asm/mtrr.h>
Sergio Luisf6783d22009-04-28 00:26:22 +020018#include <asm/page.h>
19#include <asm/mce.h>
Suresh Siddha83b8e282008-08-27 14:57:36 -070020#include <asm/xcr.h>
Magnus Damma8af7892009-03-31 15:23:37 -070021#include <asm/suspend.h>
K.Prasad1e350062009-06-01 23:44:26 +053022#include <asm/debugreg.h>
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010023
Sergio Luis833b2ca2009-04-28 00:26:50 +020024#ifdef CONFIG_X86_32
25static struct saved_context saved_context;
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010026
Sergio Luis833b2ca2009-04-28 00:26:50 +020027unsigned long saved_context_ebx;
28unsigned long saved_context_esp, saved_context_ebp;
29unsigned long saved_context_esi, saved_context_edi;
30unsigned long saved_context_eflags;
31#else
32/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010033struct saved_context saved_context;
Sergio Luis833b2ca2009-04-28 00:26:50 +020034#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010035
36/**
37 * __save_processor_state - save CPU registers before creating a
38 * hibernation image and before restoring the memory state from it
39 * @ctxt - structure to store the registers contents in
40 *
41 * NOTE: If there is a CPU register the modification of which by the
42 * boot kernel (ie. the kernel used for loading the hibernation image)
43 * might affect the operations of the restored target kernel (ie. the one
44 * saved in the hibernation image), then its contents must be saved by this
45 * function. In other words, if kernel A is hibernated and different
46 * kernel B is used for loading the hibernation image into memory, the
47 * kernel A's __save_processor_state() function must save all registers
48 * needed by kernel A, so that it can operate correctly after the resume
49 * regardless of what kernel B does in the meantime.
50 */
51static void __save_processor_state(struct saved_context *ctxt)
52{
Sergio Luisf9ebbe52009-04-28 00:27:00 +020053#ifdef CONFIG_X86_32
54 mtrr_save_fixed_ranges(NULL);
55#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010056 kernel_fpu_begin();
57
58 /*
59 * descriptor tables
60 */
Sergio Luisf9ebbe52009-04-28 00:27:00 +020061#ifdef CONFIG_X86_32
62 store_gdt(&ctxt->gdt);
63 store_idt(&ctxt->idt);
64#else
65/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010066 store_gdt((struct desc_ptr *)&ctxt->gdt_limit);
67 store_idt((struct desc_ptr *)&ctxt->idt_limit);
Sergio Luisf9ebbe52009-04-28 00:27:00 +020068#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010069 store_tr(ctxt->tr);
70
71 /* XMM0..XMM15 should be handled by kernel_fpu_begin(). */
72 /*
73 * segment registers
74 */
Sergio Luisf9ebbe52009-04-28 00:27:00 +020075#ifdef CONFIG_X86_32
76 savesegment(es, ctxt->es);
77 savesegment(fs, ctxt->fs);
78 savesegment(gs, ctxt->gs);
79 savesegment(ss, ctxt->ss);
80#else
81/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010082 asm volatile ("movw %%ds, %0" : "=m" (ctxt->ds));
83 asm volatile ("movw %%es, %0" : "=m" (ctxt->es));
84 asm volatile ("movw %%fs, %0" : "=m" (ctxt->fs));
85 asm volatile ("movw %%gs, %0" : "=m" (ctxt->gs));
86 asm volatile ("movw %%ss, %0" : "=m" (ctxt->ss));
87
88 rdmsrl(MSR_FS_BASE, ctxt->fs_base);
89 rdmsrl(MSR_GS_BASE, ctxt->gs_base);
90 rdmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
91 mtrr_save_fixed_ranges(NULL);
92
Sergio Luisf9ebbe52009-04-28 00:27:00 +020093 rdmsrl(MSR_EFER, ctxt->efer);
94#endif
95
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010096 /*
97 * control registers
98 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +010099 ctxt->cr0 = read_cr0();
100 ctxt->cr2 = read_cr2();
101 ctxt->cr3 = read_cr3();
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200102#ifdef CONFIG_X86_32
103 ctxt->cr4 = read_cr4_safe();
104#else
105/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100106 ctxt->cr4 = read_cr4();
107 ctxt->cr8 = read_cr8();
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200108#endif
Ondrej Zary85a0e752010-06-08 00:32:49 +0200109 ctxt->misc_enable_saved = !rdmsrl_safe(MSR_IA32_MISC_ENABLE,
110 &ctxt->misc_enable);
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100111}
112
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200113/* Needed by apm.c */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100114void save_processor_state(void)
115{
116 __save_processor_state(&saved_context);
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700117 save_sched_clock_state();
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100118}
Sergio Luisf9ebbe52009-04-28 00:27:00 +0200119#ifdef CONFIG_X86_32
120EXPORT_SYMBOL(save_processor_state);
121#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100122
123static void do_fpu_end(void)
124{
125 /*
Sergio Luis3134d042009-04-28 00:27:05 +0200126 * Restore FPU regs if necessary.
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100127 */
128 kernel_fpu_end();
129}
130
Sergio Luis3134d042009-04-28 00:27:05 +0200131static void fix_processor_context(void)
132{
133 int cpu = smp_processor_id();
134 struct tss_struct *t = &per_cpu(init_tss, cpu);
135
136 set_tss_desc(cpu, t); /*
137 * This just modifies memory; should not be
138 * necessary. But... This is necessary, because
139 * 386 hardware has concept of busy TSS or some
140 * similar stupidity.
141 */
142
143#ifdef CONFIG_X86_64
144 get_cpu_gdt_table(cpu)[GDT_ENTRY_TSS].type = 9;
145
146 syscall_init(); /* This sets MSR_*STAR and related */
147#endif
148 load_TR_desc(); /* This does ltr */
149 load_LDT(&current->active_mm->context); /* This does lldt */
Sergio Luis3134d042009-04-28 00:27:05 +0200150}
151
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100152/**
153 * __restore_processor_state - restore the contents of CPU registers saved
154 * by __save_processor_state()
155 * @ctxt - structure to load the registers contents from
156 */
157static void __restore_processor_state(struct saved_context *ctxt)
158{
Ondrej Zary85a0e752010-06-08 00:32:49 +0200159 if (ctxt->misc_enable_saved)
160 wrmsrl(MSR_IA32_MISC_ENABLE, ctxt->misc_enable);
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100161 /*
162 * control registers
163 */
Sergio Luis3134d042009-04-28 00:27:05 +0200164 /* cr4 was introduced in the Pentium CPU */
165#ifdef CONFIG_X86_32
166 if (ctxt->cr4)
167 write_cr4(ctxt->cr4);
168#else
169/* CONFIG X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100170 wrmsrl(MSR_EFER, ctxt->efer);
171 write_cr8(ctxt->cr8);
172 write_cr4(ctxt->cr4);
Sergio Luis3134d042009-04-28 00:27:05 +0200173#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100174 write_cr3(ctxt->cr3);
175 write_cr2(ctxt->cr2);
176 write_cr0(ctxt->cr0);
177
178 /*
179 * now restore the descriptor tables to their proper values
180 * ltr is done i fix_processor_context().
181 */
Sergio Luis3134d042009-04-28 00:27:05 +0200182#ifdef CONFIG_X86_32
183 load_gdt(&ctxt->gdt);
184 load_idt(&ctxt->idt);
185#else
186/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100187 load_gdt((const struct desc_ptr *)&ctxt->gdt_limit);
188 load_idt((const struct desc_ptr *)&ctxt->idt_limit);
Sergio Luis3134d042009-04-28 00:27:05 +0200189#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100190
191 /*
192 * segment registers
193 */
Sergio Luis3134d042009-04-28 00:27:05 +0200194#ifdef CONFIG_X86_32
195 loadsegment(es, ctxt->es);
196 loadsegment(fs, ctxt->fs);
197 loadsegment(gs, ctxt->gs);
198 loadsegment(ss, ctxt->ss);
199
200 /*
201 * sysenter MSRs
202 */
203 if (boot_cpu_has(X86_FEATURE_SEP))
204 enable_sep_cpu();
205#else
206/* CONFIG_X86_64 */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100207 asm volatile ("movw %0, %%ds" :: "r" (ctxt->ds));
208 asm volatile ("movw %0, %%es" :: "r" (ctxt->es));
209 asm volatile ("movw %0, %%fs" :: "r" (ctxt->fs));
210 load_gs_index(ctxt->gs);
211 asm volatile ("movw %0, %%ss" :: "r" (ctxt->ss));
212
213 wrmsrl(MSR_FS_BASE, ctxt->fs_base);
214 wrmsrl(MSR_GS_BASE, ctxt->gs_base);
215 wrmsrl(MSR_KERNEL_GS_BASE, ctxt->gs_kernel_base);
Sergio Luis3134d042009-04-28 00:27:05 +0200216#endif
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100217
Suresh Siddha83b8e282008-08-27 14:57:36 -0700218 /*
219 * restore XCR0 for xsave capable cpu's.
220 */
221 if (cpu_has_xsave)
222 xsetbv(XCR_XFEATURE_ENABLED_MASK, pcntxt_mask);
223
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100224 fix_processor_context();
225
226 do_fpu_end();
Suresh Siddhad0af9ee2009-08-19 18:05:36 -0700227 mtrr_bp_restore();
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100228}
229
Sergio Luis3134d042009-04-28 00:27:05 +0200230/* Needed by apm.c */
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100231void restore_processor_state(void)
232{
233 __restore_processor_state(&saved_context);
Suresh Siddhacd7240c2010-08-19 17:03:38 -0700234 restore_sched_clock_state();
Rafael J. Wysockief8b03f2008-02-09 23:24:09 +0100235}
Sergio Luis3134d042009-04-28 00:27:05 +0200236#ifdef CONFIG_X86_32
237EXPORT_SYMBOL(restore_processor_state);
238#endif