blob: b26d89368da7ca831192e7c322d5de8cc8424e4c [file] [log] [blame]
Thomas Petazzoni69e60892014-12-31 10:11:15 +01001/*
2 * FB driver for the ILI9320 LCD Controller
3 *
4 * Copyright (C) 2013 Noralf Tronnes
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
19 */
20
21#include <linux/module.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/gpio.h>
25#include <linux/spi/spi.h>
26#include <linux/delay.h>
27
28#include "fbtft.h"
29
30#define DRVNAME "fb_ili9320"
31#define WIDTH 240
32#define HEIGHT 320
33#define DEFAULT_GAMMA "07 07 6 0 0 0 5 5 4 0\n" \
34 "07 08 4 7 5 1 2 0 7 7"
35
36
37static unsigned read_devicecode(struct fbtft_par *par)
38{
39 int ret;
40 u8 rxbuf[8] = {0, };
41
42 write_reg(par, 0x0000);
43 ret = par->fbtftops.read(par, rxbuf, 4);
44 return (rxbuf[2] << 8) | rxbuf[3];
45}
46
47static int init_display(struct fbtft_par *par)
48{
49 unsigned devcode;
50 fbtft_par_dbg(DEBUG_INIT_DISPLAY, par, "%s()\n", __func__);
51
52 par->fbtftops.reset(par);
53
54 devcode = read_devicecode(par);
55 fbtft_par_dbg(DEBUG_INIT_DISPLAY, par, "Device code: 0x%04X\n",
56 devcode);
57 if ((devcode != 0x0000) && (devcode != 0x9320))
58 dev_warn(par->info->device,
59 "Unrecognized Device code: 0x%04X (expected 0x9320)\n",
60 devcode);
61
62 /* Initialization sequence from ILI9320 Application Notes */
63
64 /* *********** Start Initial Sequence ********* */
65 write_reg(par, 0x00E5, 0x8000); /* Set the Vcore voltage and this setting is must. */
66 write_reg(par, 0x0000, 0x0001); /* Start internal OSC. */
67 write_reg(par, 0x0001, 0x0100); /* set SS and SM bit */
68 write_reg(par, 0x0002, 0x0700); /* set 1 line inversion */
69 write_reg(par, 0x0004, 0x0000); /* Resize register */
70 write_reg(par, 0x0008, 0x0202); /* set the back and front porch */
71 write_reg(par, 0x0009, 0x0000); /* set non-display area refresh cycle */
72 write_reg(par, 0x000A, 0x0000); /* FMARK function */
73 write_reg(par, 0x000C, 0x0000); /* RGB interface setting */
74 write_reg(par, 0x000D, 0x0000); /* Frame marker Position */
75 write_reg(par, 0x000F, 0x0000); /* RGB interface polarity */
76
77 /* ***********Power On sequence *************** */
78 write_reg(par, 0x0010, 0x0000); /* SAP, BT[3:0], AP, DSTB, SLP, STB */
79 write_reg(par, 0x0011, 0x0007); /* DC1[2:0], DC0[2:0], VC[2:0] */
80 write_reg(par, 0x0012, 0x0000); /* VREG1OUT voltage */
81 write_reg(par, 0x0013, 0x0000); /* VDV[4:0] for VCOM amplitude */
82 mdelay(200); /* Dis-charge capacitor power voltage */
83 write_reg(par, 0x0010, 0x17B0); /* SAP, BT[3:0], AP, DSTB, SLP, STB */
84 write_reg(par, 0x0011, 0x0031); /* R11h=0x0031 at VCI=3.3V DC1[2:0], DC0[2:0], VC[2:0] */
85 mdelay(50);
86 write_reg(par, 0x0012, 0x0138); /* R12h=0x0138 at VCI=3.3V VREG1OUT voltage */
87 mdelay(50);
88 write_reg(par, 0x0013, 0x1800); /* R13h=0x1800 at VCI=3.3V VDV[4:0] for VCOM amplitude */
89 write_reg(par, 0x0029, 0x0008); /* R29h=0x0008 at VCI=3.3V VCM[4:0] for VCOMH */
90 mdelay(50);
91 write_reg(par, 0x0020, 0x0000); /* GRAM horizontal Address */
92 write_reg(par, 0x0021, 0x0000); /* GRAM Vertical Address */
93
94 /* ------------------ Set GRAM area --------------- */
95 write_reg(par, 0x0050, 0x0000); /* Horizontal GRAM Start Address */
96 write_reg(par, 0x0051, 0x00EF); /* Horizontal GRAM End Address */
97 write_reg(par, 0x0052, 0x0000); /* Vertical GRAM Start Address */
98 write_reg(par, 0x0053, 0x013F); /* Vertical GRAM Start Address */
99 write_reg(par, 0x0060, 0x2700); /* Gate Scan Line */
100 write_reg(par, 0x0061, 0x0001); /* NDL,VLE, REV */
101 write_reg(par, 0x006A, 0x0000); /* set scrolling line */
102
103 /* -------------- Partial Display Control --------- */
104 write_reg(par, 0x0080, 0x0000);
105 write_reg(par, 0x0081, 0x0000);
106 write_reg(par, 0x0082, 0x0000);
107 write_reg(par, 0x0083, 0x0000);
108 write_reg(par, 0x0084, 0x0000);
109 write_reg(par, 0x0085, 0x0000);
110
111 /* -------------- Panel Control ------------------- */
112 write_reg(par, 0x0090, 0x0010);
113 write_reg(par, 0x0092, 0x0000);
114 write_reg(par, 0x0093, 0x0003);
115 write_reg(par, 0x0095, 0x0110);
116 write_reg(par, 0x0097, 0x0000);
117 write_reg(par, 0x0098, 0x0000);
118 write_reg(par, 0x0007, 0x0173); /* 262K color and display ON */
119
120 return 0;
121}
122
123static void set_addr_win(struct fbtft_par *par, int xs, int ys, int xe, int ye)
124{
125 fbtft_par_dbg(DEBUG_SET_ADDR_WIN, par,
126 "%s(xs=%d, ys=%d, xe=%d, ye=%d)\n", __func__, xs, ys, xe, ye);
127
128 switch (par->info->var.rotate) {
129 /* R20h = Horizontal GRAM Start Address */
130 /* R21h = Vertical GRAM Start Address */
131 case 0:
132 write_reg(par, 0x0020, xs);
133 write_reg(par, 0x0021, ys);
134 break;
135 case 180:
136 write_reg(par, 0x0020, WIDTH - 1 - xs);
137 write_reg(par, 0x0021, HEIGHT - 1 - ys);
138 break;
139 case 270:
140 write_reg(par, 0x0020, WIDTH - 1 - ys);
141 write_reg(par, 0x0021, xs);
142 break;
143 case 90:
144 write_reg(par, 0x0020, ys);
145 write_reg(par, 0x0021, HEIGHT - 1 - xs);
146 break;
147 }
148 write_reg(par, 0x0022); /* Write Data to GRAM */
149}
150
151static int set_var(struct fbtft_par *par)
152{
153 fbtft_par_dbg(DEBUG_INIT_DISPLAY, par, "%s()\n", __func__);
154
155 switch (par->info->var.rotate) {
156 case 0:
157 write_reg(par, 0x3, (par->bgr << 12) | 0x30);
158 break;
159 case 270:
160 write_reg(par, 0x3, (par->bgr << 12) | 0x28);
161 break;
162 case 180:
163 write_reg(par, 0x3, (par->bgr << 12) | 0x00);
164 break;
165 case 90:
166 write_reg(par, 0x3, (par->bgr << 12) | 0x18);
167 break;
168 }
169 return 0;
170}
171
172/*
173 Gamma string format:
174 VRP0 VRP1 RP0 RP1 KP0 KP1 KP2 KP3 KP4 KP5
175 VRN0 VRN1 RN0 RN1 KN0 KN1 KN2 KN3 KN4 KN5
176*/
177#define CURVE(num, idx) curves[num*par->gamma.num_values + idx]
178static int set_gamma(struct fbtft_par *par, unsigned long *curves)
179{
180 unsigned long mask[] = {
181 0b11111, 0b11111, 0b111, 0b111, 0b111,
182 0b111, 0b111, 0b111, 0b111, 0b111,
183 0b11111, 0b11111, 0b111, 0b111, 0b111,
184 0b111, 0b111, 0b111, 0b111, 0b111 };
185 int i, j;
186
187 fbtft_par_dbg(DEBUG_INIT_DISPLAY, par, "%s()\n", __func__);
188
189 /* apply mask */
190 for (i = 0; i < 2; i++)
191 for (j = 0; j < 10; j++)
192 CURVE(i, j) &= mask[i*par->gamma.num_values + j];
193
194 write_reg(par, 0x0030, CURVE(0, 5) << 8 | CURVE(0, 4));
195 write_reg(par, 0x0031, CURVE(0, 7) << 8 | CURVE(0, 6));
196 write_reg(par, 0x0032, CURVE(0, 9) << 8 | CURVE(0, 8));
197 write_reg(par, 0x0035, CURVE(0, 3) << 8 | CURVE(0, 2));
198 write_reg(par, 0x0036, CURVE(0, 1) << 8 | CURVE(0, 0));
199
200 write_reg(par, 0x0037, CURVE(1, 5) << 8 | CURVE(1, 4));
201 write_reg(par, 0x0038, CURVE(1, 7) << 8 | CURVE(1, 6));
202 write_reg(par, 0x0039, CURVE(1, 9) << 8 | CURVE(1, 8));
203 write_reg(par, 0x003C, CURVE(1, 3) << 8 | CURVE(1, 2));
204 write_reg(par, 0x003D, CURVE(1, 1) << 8 | CURVE(1, 0));
205
206 return 0;
207}
208#undef CURVE
209
210
211static struct fbtft_display display = {
212 .regwidth = 16,
213 .width = WIDTH,
214 .height = HEIGHT,
215 .gamma_num = 2,
216 .gamma_len = 10,
217 .gamma = DEFAULT_GAMMA,
218 .fbtftops = {
219 .init_display = init_display,
220 .set_addr_win = set_addr_win,
221 .set_var = set_var,
222 .set_gamma = set_gamma,
223 },
224};
225FBTFT_REGISTER_DRIVER(DRVNAME, "ilitek,ili9320", &display);
226
227MODULE_ALIAS("spi:" DRVNAME);
228MODULE_ALIAS("platform:" DRVNAME);
229MODULE_ALIAS("spi:ili9320");
230MODULE_ALIAS("platform:ili9320");
231
232MODULE_DESCRIPTION("FB driver for the ILI9320 LCD Controller");
233MODULE_AUTHOR("Noralf Tronnes");
234MODULE_LICENSE("GPL");