blob: c568dd927330f7561a05982e625a83a10f0e7b37 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed302bdf62015-04-02 17:07:29 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX5_DRIVER_H
34#define MLX5_DRIVER_H
35
36#include <linux/kernel.h>
37#include <linux/completion.h>
38#include <linux/pci.h>
39#include <linux/spinlock_types.h>
40#include <linux/semaphore.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080041#include <linux/slab.h>
Eli Cohene126ba92013-07-07 17:25:49 +030042#include <linux/vmalloc.h>
43#include <linux/radix-tree.h>
Amir Vadai43a335e2016-05-13 12:55:41 +000044#include <linux/workqueue.h>
Matan Barak94c68252016-04-17 17:08:40 +030045#include <linux/interrupt.h>
Roland Dreier6ecde512014-02-13 20:45:17 -080046
Eli Cohene126ba92013-07-07 17:25:49 +030047#include <linux/mlx5/device.h>
48#include <linux/mlx5/doorbell.h>
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +030049#include <linux/mlx5/srq.h>
Eli Cohene126ba92013-07-07 17:25:49 +030050
51enum {
52 MLX5_BOARD_ID_LEN = 64,
53 MLX5_MAX_NAME_LEN = 16,
54};
55
56enum {
57 /* one minute for the sake of bringup. Generally, commands must always
58 * complete and we may need to increase this timeout value
59 */
Or Gerlitz6b6c07b2016-03-02 00:13:39 +020060 MLX5_CMD_TIMEOUT_MSEC = 60 * 1000,
Eli Cohene126ba92013-07-07 17:25:49 +030061 MLX5_CMD_WQ_MAX_NAME = 32,
62};
63
64enum {
65 CMD_OWNER_SW = 0x0,
66 CMD_OWNER_HW = 0x1,
67 CMD_STATUS_SUCCESS = 0,
68};
69
70enum mlx5_sqp_t {
71 MLX5_SQP_SMI = 0,
72 MLX5_SQP_GSI = 1,
73 MLX5_SQP_IEEE_1588 = 2,
74 MLX5_SQP_SNIFFER = 3,
75 MLX5_SQP_SYNC_UMR = 4,
76};
77
78enum {
79 MLX5_MAX_PORTS = 2,
80};
81
82enum {
83 MLX5_EQ_VEC_PAGES = 0,
84 MLX5_EQ_VEC_CMD = 1,
85 MLX5_EQ_VEC_ASYNC = 2,
86 MLX5_EQ_VEC_COMP_BASE,
87};
88
89enum {
Saeed Mahameeddb058a12015-05-28 22:28:39 +030090 MLX5_MAX_IRQ_NAME = 32
Eli Cohene126ba92013-07-07 17:25:49 +030091};
92
93enum {
94 MLX5_ATOMIC_MODE_IB_COMP = 1 << 16,
95 MLX5_ATOMIC_MODE_CX = 2 << 16,
96 MLX5_ATOMIC_MODE_8B = 3 << 16,
97 MLX5_ATOMIC_MODE_16B = 4 << 16,
98 MLX5_ATOMIC_MODE_32B = 5 << 16,
99 MLX5_ATOMIC_MODE_64B = 6 << 16,
100 MLX5_ATOMIC_MODE_128B = 7 << 16,
101 MLX5_ATOMIC_MODE_256B = 8 << 16,
102};
103
104enum {
Saeed Mahameed4f3961e2016-02-22 18:17:25 +0200105 MLX5_REG_QETCR = 0x4005,
106 MLX5_REG_QTCT = 0x400a,
Eli Cohene126ba92013-07-07 17:25:49 +0300107 MLX5_REG_PCAP = 0x5001,
108 MLX5_REG_PMTU = 0x5003,
109 MLX5_REG_PTYS = 0x5004,
110 MLX5_REG_PAOS = 0x5006,
Achiad Shochat3c2d18e2015-08-16 16:04:51 +0300111 MLX5_REG_PFCC = 0x5007,
Gal Pressmanefea3892015-08-04 14:05:47 +0300112 MLX5_REG_PPCNT = 0x5008,
Eli Cohene126ba92013-07-07 17:25:49 +0300113 MLX5_REG_PMAOS = 0x5012,
114 MLX5_REG_PUDE = 0x5009,
115 MLX5_REG_PMPE = 0x5010,
116 MLX5_REG_PELC = 0x500e,
Majd Dibbinya124d132015-06-04 19:30:45 +0300117 MLX5_REG_PVLC = 0x500f,
Eran Ben Elisha94cb1eb2016-04-24 22:51:52 +0300118 MLX5_REG_PCMR = 0x5041,
Gal Pressmanbb641432016-04-24 22:51:54 +0300119 MLX5_REG_PMLP = 0x5002,
Eli Cohene126ba92013-07-07 17:25:49 +0300120 MLX5_REG_NODE_DESC = 0x6001,
121 MLX5_REG_HOST_ENDIANNESS = 0x7004,
Gal Pressmanbb641432016-04-24 22:51:54 +0300122 MLX5_REG_MCIA = 0x9014,
Gal Pressmanda54d242016-04-24 22:51:53 +0300123 MLX5_REG_MLCR = 0x902b,
Eli Cohene126ba92013-07-07 17:25:49 +0300124};
125
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200126enum {
127 MLX5_ATOMIC_OPS_CMP_SWAP = 1 << 0,
128 MLX5_ATOMIC_OPS_FETCH_ADD = 1 << 1,
129};
130
Haggai Erane420f0c2014-12-11 17:04:19 +0200131enum mlx5_page_fault_resume_flags {
132 MLX5_PAGE_FAULT_RESUME_REQUESTOR = 1 << 0,
133 MLX5_PAGE_FAULT_RESUME_WRITE = 1 << 1,
134 MLX5_PAGE_FAULT_RESUME_RDMA = 1 << 2,
135 MLX5_PAGE_FAULT_RESUME_ERROR = 1 << 7,
136};
137
Eli Cohene126ba92013-07-07 17:25:49 +0300138enum dbg_rsc_type {
139 MLX5_DBG_RSC_QP,
140 MLX5_DBG_RSC_EQ,
141 MLX5_DBG_RSC_CQ,
142};
143
144struct mlx5_field_desc {
145 struct dentry *dent;
146 int i;
147};
148
149struct mlx5_rsc_debug {
150 struct mlx5_core_dev *dev;
151 void *object;
152 enum dbg_rsc_type type;
153 struct dentry *root;
154 struct mlx5_field_desc fields[0];
155};
156
157enum mlx5_dev_event {
158 MLX5_DEV_EVENT_SYS_ERROR,
159 MLX5_DEV_EVENT_PORT_UP,
160 MLX5_DEV_EVENT_PORT_DOWN,
161 MLX5_DEV_EVENT_PORT_INITIALIZED,
162 MLX5_DEV_EVENT_LID_CHANGE,
163 MLX5_DEV_EVENT_PKEY_CHANGE,
164 MLX5_DEV_EVENT_GUID_CHANGE,
165 MLX5_DEV_EVENT_CLIENT_REREG,
166};
167
Rana Shahout4c916a72015-05-28 22:28:43 +0300168enum mlx5_port_status {
Achiad Shochat6fa1bca2015-08-16 16:04:50 +0300169 MLX5_PORT_UP = 1,
170 MLX5_PORT_DOWN = 2,
Rana Shahout4c916a72015-05-28 22:28:43 +0300171};
172
Eli Cohene126ba92013-07-07 17:25:49 +0300173struct mlx5_uuar_info {
174 struct mlx5_uar *uars;
175 int num_uars;
176 int num_low_latency_uuars;
177 unsigned long *bitmap;
178 unsigned int *count;
179 struct mlx5_bf *bfs;
180
181 /*
182 * protect uuar allocation data structs
183 */
184 struct mutex lock;
Eli Cohen78c0f982014-01-30 13:49:48 +0200185 u32 ver;
Eli Cohene126ba92013-07-07 17:25:49 +0300186};
187
188struct mlx5_bf {
189 void __iomem *reg;
190 void __iomem *regreg;
191 int buf_size;
192 struct mlx5_uar *uar;
193 unsigned long offset;
194 int need_lock;
195 /* protect blue flame buffer selection when needed
196 */
197 spinlock_t lock;
198
199 /* serialize 64 bit writes when done as two 32 bit accesses
200 */
201 spinlock_t lock32;
202 int uuarn;
203};
204
205struct mlx5_cmd_first {
206 __be32 data[4];
207};
208
209struct mlx5_cmd_msg {
210 struct list_head list;
211 struct cache_ent *cache;
212 u32 len;
213 struct mlx5_cmd_first first;
214 struct mlx5_cmd_mailbox *next;
215};
216
217struct mlx5_cmd_debug {
218 struct dentry *dbg_root;
219 struct dentry *dbg_in;
220 struct dentry *dbg_out;
221 struct dentry *dbg_outlen;
222 struct dentry *dbg_status;
223 struct dentry *dbg_run;
224 void *in_msg;
225 void *out_msg;
226 u8 status;
227 u16 inlen;
228 u16 outlen;
229};
230
231struct cache_ent {
232 /* protect block chain allocations
233 */
234 spinlock_t lock;
235 struct list_head head;
236};
237
238struct cmd_msg_cache {
239 struct cache_ent large;
240 struct cache_ent med;
241
242};
243
244struct mlx5_cmd_stats {
245 u64 sum;
246 u64 n;
247 struct dentry *root;
248 struct dentry *avg;
249 struct dentry *count;
250 /* protect command average calculations */
251 spinlock_t lock;
252};
253
254struct mlx5_cmd {
Eli Cohen64599cc2015-04-02 17:07:25 +0300255 void *cmd_alloc_buf;
256 dma_addr_t alloc_dma;
257 int alloc_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300258 void *cmd_buf;
259 dma_addr_t dma;
260 u16 cmdif_rev;
261 u8 log_sz;
262 u8 log_stride;
263 int max_reg_cmds;
264 int events;
265 u32 __iomem *vector;
266
267 /* protect command queue allocations
268 */
269 spinlock_t alloc_lock;
270
271 /* protect token allocations
272 */
273 spinlock_t token_lock;
274 u8 token;
275 unsigned long bitmask;
276 char wq_name[MLX5_CMD_WQ_MAX_NAME];
277 struct workqueue_struct *wq;
278 struct semaphore sem;
279 struct semaphore pages_sem;
280 int mode;
281 struct mlx5_cmd_work_ent *ent_arr[MLX5_MAX_COMMANDS];
282 struct pci_pool *pool;
283 struct mlx5_cmd_debug dbg;
284 struct cmd_msg_cache cache;
285 int checksum_disabled;
286 struct mlx5_cmd_stats stats[MLX5_CMD_OP_MAX];
287};
288
289struct mlx5_port_caps {
290 int gid_table_len;
291 int pkey_table_len;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300292 u8 ext_port_cap;
Eli Cohene126ba92013-07-07 17:25:49 +0300293};
294
295struct mlx5_cmd_mailbox {
296 void *buf;
297 dma_addr_t dma;
298 struct mlx5_cmd_mailbox *next;
299};
300
301struct mlx5_buf_list {
302 void *buf;
303 dma_addr_t map;
304};
305
306struct mlx5_buf {
307 struct mlx5_buf_list direct;
Eli Cohene126ba92013-07-07 17:25:49 +0300308 int npages;
Eli Cohene126ba92013-07-07 17:25:49 +0300309 int size;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300310 u8 page_shift;
Eli Cohene126ba92013-07-07 17:25:49 +0300311};
312
Matan Barak94c68252016-04-17 17:08:40 +0300313struct mlx5_eq_tasklet {
314 struct list_head list;
315 struct list_head process_list;
316 struct tasklet_struct task;
317 /* lock on completion tasklet list */
318 spinlock_t lock;
319};
320
Eli Cohene126ba92013-07-07 17:25:49 +0300321struct mlx5_eq {
322 struct mlx5_core_dev *dev;
323 __be32 __iomem *doorbell;
324 u32 cons_index;
325 struct mlx5_buf buf;
326 int size;
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200327 unsigned int irqn;
Eli Cohene126ba92013-07-07 17:25:49 +0300328 u8 eqn;
329 int nent;
330 u64 mask;
Eli Cohene126ba92013-07-07 17:25:49 +0300331 struct list_head list;
332 int index;
333 struct mlx5_rsc_debug *dbg;
Matan Barak94c68252016-04-17 17:08:40 +0300334 struct mlx5_eq_tasklet tasklet_ctx;
Eli Cohene126ba92013-07-07 17:25:49 +0300335};
336
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200337struct mlx5_core_psv {
338 u32 psv_idx;
339 struct psv_layout {
340 u32 pd;
341 u16 syndrome;
342 u16 reserved;
343 u16 bg;
344 u16 app_tag;
345 u32 ref_tag;
346 } psv;
347};
348
349struct mlx5_core_sig_ctx {
350 struct mlx5_core_psv psv_memory;
351 struct mlx5_core_psv psv_wire;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +0200352 struct ib_sig_err err_item;
353 bool sig_status_checked;
354 bool sig_err_exists;
355 u32 sigerr_count;
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200356};
Eli Cohene126ba92013-07-07 17:25:49 +0300357
Matan Baraka606b0f2016-02-29 18:05:28 +0200358struct mlx5_core_mkey {
Eli Cohene126ba92013-07-07 17:25:49 +0300359 u64 iova;
360 u64 size;
361 u32 key;
362 u32 pd;
Eli Cohene126ba92013-07-07 17:25:49 +0300363};
364
Eli Cohen59033252014-10-02 12:19:45 +0300365enum mlx5_res_type {
majd@mellanox.come2013b22016-01-14 19:13:00 +0200366 MLX5_RES_QP = MLX5_EVENT_QUEUE_TYPE_QP,
367 MLX5_RES_RQ = MLX5_EVENT_QUEUE_TYPE_RQ,
368 MLX5_RES_SQ = MLX5_EVENT_QUEUE_TYPE_SQ,
369 MLX5_RES_SRQ = 3,
370 MLX5_RES_XSRQ = 4,
Eli Cohen59033252014-10-02 12:19:45 +0300371};
372
373struct mlx5_core_rsc_common {
374 enum mlx5_res_type res;
375 atomic_t refcount;
376 struct completion free;
377};
378
Eli Cohene126ba92013-07-07 17:25:49 +0300379struct mlx5_core_srq {
Haggai Abramonvsky01949d02015-06-04 19:30:38 +0300380 struct mlx5_core_rsc_common common; /* must be first */
Eli Cohene126ba92013-07-07 17:25:49 +0300381 u32 srqn;
382 int max;
383 int max_gs;
384 int max_avail_gather;
385 int wqe_shift;
386 void (*event) (struct mlx5_core_srq *, enum mlx5_event);
387
388 atomic_t refcount;
389 struct completion free;
390};
391
392struct mlx5_eq_table {
393 void __iomem *update_ci;
394 void __iomem *update_arm_ci;
Saeed Mahameed233d05d2015-04-02 17:07:32 +0300395 struct list_head comp_eqs_list;
Eli Cohene126ba92013-07-07 17:25:49 +0300396 struct mlx5_eq pages_eq;
397 struct mlx5_eq async_eq;
398 struct mlx5_eq cmd_eq;
Eli Cohene126ba92013-07-07 17:25:49 +0300399 int num_comp_vectors;
400 /* protect EQs list
401 */
402 spinlock_t lock;
403};
404
405struct mlx5_uar {
406 u32 index;
407 struct list_head bf_list;
408 unsigned free_bf_bmap;
Achiad Shochat88a85f92015-07-23 23:35:59 +0300409 void __iomem *bf_map;
Eli Cohene126ba92013-07-07 17:25:49 +0300410 void __iomem *map;
411};
412
413
414struct mlx5_core_health {
415 struct health_buffer __iomem *health;
416 __be32 __iomem *health_counter;
417 struct timer_list timer;
Eli Cohene126ba92013-07-07 17:25:49 +0300418 u32 prev;
419 int miss_counter;
Eli Cohenfd76ee42015-10-14 17:43:45 +0300420 bool sick;
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300421 struct workqueue_struct *wq;
422 struct work_struct work;
Eli Cohene126ba92013-07-07 17:25:49 +0300423};
424
425struct mlx5_cq_table {
426 /* protect radix tree
427 */
428 spinlock_t lock;
429 struct radix_tree_root tree;
430};
431
432struct mlx5_qp_table {
433 /* protect radix tree
434 */
435 spinlock_t lock;
436 struct radix_tree_root tree;
437};
438
439struct mlx5_srq_table {
440 /* protect radix tree
441 */
442 spinlock_t lock;
443 struct radix_tree_root tree;
444};
445
Matan Baraka606b0f2016-02-29 18:05:28 +0200446struct mlx5_mkey_table {
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200447 /* protect radix tree
448 */
449 rwlock_t lock;
450 struct radix_tree_root tree;
451};
452
Eli Cohenfc50db92015-12-01 18:03:09 +0200453struct mlx5_vf_context {
454 int enabled;
455};
456
457struct mlx5_core_sriov {
458 struct mlx5_vf_context *vfs_ctx;
459 int num_vfs;
460 int enabled_vfs;
461};
462
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300463struct mlx5_irq_info {
464 cpumask_var_t mask;
465 char name[MLX5_MAX_IRQ_NAME];
466};
467
Amir Vadai43a335e2016-05-13 12:55:41 +0000468struct mlx5_fc_stats {
Amir Vadai29cc6672016-07-14 10:32:37 +0300469 struct rb_root counters;
Amir Vadai43a335e2016-05-13 12:55:41 +0000470 struct list_head addlist;
471 /* protect addlist add/splice operations */
472 spinlock_t addlist_lock;
473
474 struct workqueue_struct *wq;
475 struct delayed_work work;
476 unsigned long next_query;
477};
478
Saeed Mahameed073bb182015-12-01 18:03:18 +0200479struct mlx5_eswitch;
Aviv Heller7907f232016-04-17 16:57:32 +0300480struct mlx5_lag;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200481
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300482struct mlx5_rl_entry {
483 u32 rate;
484 u16 index;
485 u16 refcount;
486};
487
488struct mlx5_rl_table {
489 /* protect rate limit table */
490 struct mutex rl_lock;
491 u16 max_size;
492 u32 max_rate;
493 u32 min_rate;
494 struct mlx5_rl_entry *rl_entry;
495};
496
Eli Cohene126ba92013-07-07 17:25:49 +0300497struct mlx5_priv {
498 char name[MLX5_MAX_NAME_LEN];
499 struct mlx5_eq_table eq_table;
Saeed Mahameeddb058a12015-05-28 22:28:39 +0300500 struct msix_entry *msix_arr;
501 struct mlx5_irq_info *irq_info;
Eli Cohene126ba92013-07-07 17:25:49 +0300502 struct mlx5_uuar_info uuari;
503 MLX5_DECLARE_DOORBELL_LOCK(cq_uar_lock);
504
505 /* pages stuff */
506 struct workqueue_struct *pg_wq;
507 struct rb_root page_root;
508 int fw_pages;
Haggai Eran6aec21f2014-12-11 17:04:23 +0200509 atomic_t reg_pages;
Eli Cohenbf0bf772013-10-23 09:53:19 +0300510 struct list_head free_list;
Eli Cohenfc50db92015-12-01 18:03:09 +0200511 int vfs_pages;
Eli Cohene126ba92013-07-07 17:25:49 +0300512
513 struct mlx5_core_health health;
514
515 struct mlx5_srq_table srq_table;
516
517 /* start: qp staff */
518 struct mlx5_qp_table qp_table;
519 struct dentry *qp_debugfs;
520 struct dentry *eq_debugfs;
521 struct dentry *cq_debugfs;
522 struct dentry *cmdif_debugfs;
523 /* end: qp staff */
524
525 /* start: cq staff */
526 struct mlx5_cq_table cq_table;
527 /* end: cq staff */
528
Matan Baraka606b0f2016-02-29 18:05:28 +0200529 /* start: mkey staff */
530 struct mlx5_mkey_table mkey_table;
531 /* end: mkey staff */
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200532
Eli Cohene126ba92013-07-07 17:25:49 +0300533 /* start: alloc staff */
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300534 /* protect buffer alocation according to numa node */
535 struct mutex alloc_mutex;
536 int numa_node;
537
Eli Cohene126ba92013-07-07 17:25:49 +0300538 struct mutex pgdir_mutex;
539 struct list_head pgdir_list;
540 /* end: alloc staff */
541 struct dentry *dbg_root;
542
543 /* protect mkey key part */
544 spinlock_t mkey_lock;
545 u8 mkey_key;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300546
547 struct list_head dev_list;
548 struct list_head ctx_list;
549 spinlock_t ctx_lock;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200550
Maor Gottliebfba53f72016-07-04 17:23:06 +0300551 struct mlx5_flow_steering *steering;
Saeed Mahameed073bb182015-12-01 18:03:18 +0200552 struct mlx5_eswitch *eswitch;
Eli Cohenfc50db92015-12-01 18:03:09 +0200553 struct mlx5_core_sriov sriov;
Aviv Heller7907f232016-04-17 16:57:32 +0300554 struct mlx5_lag *lag;
Eli Cohenfc50db92015-12-01 18:03:09 +0200555 unsigned long pci_dev_data;
Amir Vadai43a335e2016-05-13 12:55:41 +0000556 struct mlx5_fc_stats fc_stats;
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300557 struct mlx5_rl_table rl_table;
Eli Cohene126ba92013-07-07 17:25:49 +0300558};
559
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300560enum mlx5_device_state {
561 MLX5_DEVICE_STATE_UP,
562 MLX5_DEVICE_STATE_INTERNAL_ERROR,
563};
564
565enum mlx5_interface_state {
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300566 MLX5_INTERFACE_STATE_DOWN = BIT(0),
567 MLX5_INTERFACE_STATE_UP = BIT(1),
568 MLX5_INTERFACE_STATE_SHUTDOWN = BIT(2),
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300569};
570
571enum mlx5_pci_status {
572 MLX5_PCI_STATUS_DISABLED,
573 MLX5_PCI_STATUS_ENABLED,
574};
575
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300576struct mlx5_td {
577 struct list_head tirs_list;
578 u32 tdn;
579};
580
581struct mlx5e_resources {
582 struct mlx5_uar cq_uar;
583 u32 pdn;
584 struct mlx5_td td;
585 struct mlx5_core_mkey mkey;
586};
587
Eli Cohene126ba92013-07-07 17:25:49 +0300588struct mlx5_core_dev {
589 struct pci_dev *pdev;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300590 /* sync pci state */
591 struct mutex pci_status_mutex;
592 enum mlx5_pci_status pci_status;
Eli Cohene126ba92013-07-07 17:25:49 +0300593 u8 rev_id;
594 char board_id[MLX5_BOARD_ID_LEN];
595 struct mlx5_cmd cmd;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300596 struct mlx5_port_caps port_caps[MLX5_MAX_PORTS];
597 u32 hca_caps_cur[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
598 u32 hca_caps_max[MLX5_CAP_NUM][MLX5_UN_SZ_DW(hca_cap_union)];
Eli Cohene126ba92013-07-07 17:25:49 +0300599 phys_addr_t iseg_base;
600 struct mlx5_init_seg __iomem *iseg;
Majd Dibbiny89d44f02015-10-14 17:43:46 +0300601 enum mlx5_device_state state;
602 /* sync interface state */
603 struct mutex intf_state_mutex;
Majd Dibbiny5fc71972016-04-22 00:33:07 +0300604 unsigned long intf_state;
Eli Cohene126ba92013-07-07 17:25:49 +0300605 void (*event) (struct mlx5_core_dev *dev,
606 enum mlx5_dev_event event,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300607 unsigned long param);
Eli Cohene126ba92013-07-07 17:25:49 +0300608 struct mlx5_priv priv;
609 struct mlx5_profile *profile;
610 atomic_t num_qps;
Amir Vadaif62b8bb82015-05-28 22:28:48 +0300611 u32 issi;
Hadar Hen Zionb50d2922016-07-01 14:51:04 +0300612 struct mlx5e_resources mlx5e_res;
Maor Gottlieb5a7b27e2016-04-29 01:36:39 +0300613#ifdef CONFIG_RFS_ACCEL
614 struct cpu_rmap *rmap;
615#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300616};
617
618struct mlx5_db {
619 __be32 *db;
620 union {
621 struct mlx5_db_pgdir *pgdir;
622 struct mlx5_ib_user_db_page *user_page;
623 } u;
624 dma_addr_t dma;
625 int index;
626};
627
628enum {
629 MLX5_DB_PER_PAGE = PAGE_SIZE / L1_CACHE_BYTES,
630};
631
632enum {
633 MLX5_COMP_EQ_SIZE = 1024,
634};
635
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300636enum {
637 MLX5_PTYS_IB = 1 << 0,
638 MLX5_PTYS_EN = 1 << 2,
639};
640
Eli Cohene126ba92013-07-07 17:25:49 +0300641struct mlx5_db_pgdir {
642 struct list_head list;
643 DECLARE_BITMAP(bitmap, MLX5_DB_PER_PAGE);
644 __be32 *db_page;
645 dma_addr_t db_dma;
646};
647
648typedef void (*mlx5_cmd_cbk_t)(int status, void *context);
649
650struct mlx5_cmd_work_ent {
651 struct mlx5_cmd_msg *in;
652 struct mlx5_cmd_msg *out;
Eli Cohen746b5582013-10-23 09:53:14 +0300653 void *uout;
654 int uout_size;
Eli Cohene126ba92013-07-07 17:25:49 +0300655 mlx5_cmd_cbk_t callback;
Mohamad Haj Yahia65ee6702016-06-30 17:34:43 +0300656 struct delayed_work cb_timeout_work;
Eli Cohene126ba92013-07-07 17:25:49 +0300657 void *context;
Eli Cohen746b5582013-10-23 09:53:14 +0300658 int idx;
Eli Cohene126ba92013-07-07 17:25:49 +0300659 struct completion done;
660 struct mlx5_cmd *cmd;
661 struct work_struct work;
662 struct mlx5_cmd_layout *lay;
663 int ret;
664 int page_queue;
665 u8 status;
666 u8 token;
Thomas Gleixner14a70042014-07-16 21:04:44 +0000667 u64 ts1;
668 u64 ts2;
Eli Cohen746b5582013-10-23 09:53:14 +0300669 u16 op;
Eli Cohene126ba92013-07-07 17:25:49 +0300670};
671
672struct mlx5_pas {
673 u64 pa;
674 u8 log_sz;
675};
676
Majd Dibbiny707c4602015-06-04 19:30:41 +0300677enum port_state_policy {
Eli Coheneff901d2016-03-11 22:58:42 +0200678 MLX5_POLICY_DOWN = 0,
679 MLX5_POLICY_UP = 1,
680 MLX5_POLICY_FOLLOW = 2,
681 MLX5_POLICY_INVALID = 0xffffffff
Majd Dibbiny707c4602015-06-04 19:30:41 +0300682};
683
684enum phy_port_state {
685 MLX5_AAA_111
686};
687
688struct mlx5_hca_vport_context {
689 u32 field_select;
690 bool sm_virt_aware;
691 bool has_smi;
692 bool has_raw;
693 enum port_state_policy policy;
694 enum phy_port_state phys_state;
695 enum ib_port_state vport_state;
696 u8 port_physical_state;
697 u64 sys_image_guid;
698 u64 port_guid;
699 u64 node_guid;
700 u32 cap_mask1;
701 u32 cap_mask1_perm;
702 u32 cap_mask2;
703 u32 cap_mask2_perm;
704 u16 lid;
705 u8 init_type_reply; /* bitmask: see ib spec 14.2.5.6 InitTypeReply */
706 u8 lmc;
707 u8 subnet_timeout;
708 u16 sm_lid;
709 u8 sm_sl;
710 u16 qkey_violation_counter;
711 u16 pkey_violation_counter;
712 bool grh_required;
713};
714
Eli Cohene126ba92013-07-07 17:25:49 +0300715static inline void *mlx5_buf_offset(struct mlx5_buf *buf, int offset)
716{
Eli Cohene126ba92013-07-07 17:25:49 +0300717 return buf->direct.buf + offset;
Eli Cohene126ba92013-07-07 17:25:49 +0300718}
719
720extern struct workqueue_struct *mlx5_core_wq;
721
722#define STRUCT_FIELD(header, field) \
723 .struct_offset_bytes = offsetof(struct ib_unpacked_ ## header, field), \
724 .struct_size_bytes = sizeof((struct ib_unpacked_ ## header *)0)->field
725
Eli Cohene126ba92013-07-07 17:25:49 +0300726static inline struct mlx5_core_dev *pci2mlx5_core_dev(struct pci_dev *pdev)
727{
728 return pci_get_drvdata(pdev);
729}
730
731extern struct dentry *mlx5_debugfs_root;
732
733static inline u16 fw_rev_maj(struct mlx5_core_dev *dev)
734{
735 return ioread32be(&dev->iseg->fw_rev) & 0xffff;
736}
737
738static inline u16 fw_rev_min(struct mlx5_core_dev *dev)
739{
740 return ioread32be(&dev->iseg->fw_rev) >> 16;
741}
742
743static inline u16 fw_rev_sub(struct mlx5_core_dev *dev)
744{
745 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) & 0xffff;
746}
747
748static inline u16 cmdif_rev(struct mlx5_core_dev *dev)
749{
750 return ioread32be(&dev->iseg->cmdif_rev_fw_sub) >> 16;
751}
752
753static inline void *mlx5_vzalloc(unsigned long size)
754{
755 void *rtn;
756
757 rtn = kzalloc(size, GFP_KERNEL | __GFP_NOWARN);
758 if (!rtn)
759 rtn = vzalloc(size);
760 return rtn;
761}
762
Sagi Grimberg3bcdb172014-02-23 14:19:10 +0200763static inline u32 mlx5_base_mkey(const u32 key)
764{
765 return key & 0xffffff00u;
766}
767
Eli Cohene126ba92013-07-07 17:25:49 +0300768int mlx5_cmd_init(struct mlx5_core_dev *dev);
769void mlx5_cmd_cleanup(struct mlx5_core_dev *dev);
770void mlx5_cmd_use_events(struct mlx5_core_dev *dev);
771void mlx5_cmd_use_polling(struct mlx5_core_dev *dev);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300772
Eli Cohene126ba92013-07-07 17:25:49 +0300773int mlx5_cmd_exec(struct mlx5_core_dev *dev, void *in, int in_size, void *out,
774 int out_size);
Eli Cohen746b5582013-10-23 09:53:14 +0300775int mlx5_cmd_exec_cb(struct mlx5_core_dev *dev, void *in, int in_size,
776 void *out, int out_size, mlx5_cmd_cbk_t callback,
777 void *context);
Saeed Mahameedc4f287c2016-07-19 20:17:12 +0300778void mlx5_cmd_mbox_status(void *out, u8 *status, u32 *syndrome);
779
780int mlx5_core_get_caps(struct mlx5_core_dev *dev, enum mlx5_cap_type cap_type);
Eli Cohene126ba92013-07-07 17:25:49 +0300781int mlx5_cmd_alloc_uar(struct mlx5_core_dev *dev, u32 *uarn);
782int mlx5_cmd_free_uar(struct mlx5_core_dev *dev, u32 uarn);
783int mlx5_alloc_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
784int mlx5_free_uuars(struct mlx5_core_dev *dev, struct mlx5_uuar_info *uuari);
Moshe Lazer0ba42242016-03-02 00:13:40 +0200785int mlx5_alloc_map_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar,
786 bool map_wc);
Saeed Mahameede2816822015-05-28 22:28:40 +0300787void mlx5_unmap_free_uar(struct mlx5_core_dev *mdev, struct mlx5_uar *uar);
Eli Cohenac6ea6e2015-10-08 17:14:00 +0300788void mlx5_health_cleanup(struct mlx5_core_dev *dev);
789int mlx5_health_init(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300790void mlx5_start_health_poll(struct mlx5_core_dev *dev);
791void mlx5_stop_health_poll(struct mlx5_core_dev *dev);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300792int mlx5_buf_alloc_node(struct mlx5_core_dev *dev, int size,
793 struct mlx5_buf *buf, int node);
Amir Vadai64ffaa22015-05-28 22:28:38 +0300794int mlx5_buf_alloc(struct mlx5_core_dev *dev, int size, struct mlx5_buf *buf);
Eli Cohene126ba92013-07-07 17:25:49 +0300795void mlx5_buf_free(struct mlx5_core_dev *dev, struct mlx5_buf *buf);
796struct mlx5_cmd_mailbox *mlx5_alloc_cmd_mailbox_chain(struct mlx5_core_dev *dev,
797 gfp_t flags, int npages);
798void mlx5_free_cmd_mailbox_chain(struct mlx5_core_dev *dev,
799 struct mlx5_cmd_mailbox *head);
800int mlx5_core_create_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300801 struct mlx5_srq_attr *in);
Eli Cohene126ba92013-07-07 17:25:49 +0300802int mlx5_core_destroy_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq);
803int mlx5_core_query_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
Artemy Kovalyovaf1ba292016-06-17 15:33:32 +0300804 struct mlx5_srq_attr *out);
Eli Cohene126ba92013-07-07 17:25:49 +0300805int mlx5_core_arm_srq(struct mlx5_core_dev *dev, struct mlx5_core_srq *srq,
806 u16 lwm, int is_srq);
Matan Baraka606b0f2016-02-29 18:05:28 +0200807void mlx5_init_mkey_table(struct mlx5_core_dev *dev);
808void mlx5_cleanup_mkey_table(struct mlx5_core_dev *dev);
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300809int mlx5_core_create_mkey_cb(struct mlx5_core_dev *dev,
810 struct mlx5_core_mkey *mkey,
811 u32 *in, int inlen,
812 u32 *out, int outlen,
813 mlx5_cmd_cbk_t callback, void *context);
Matan Baraka606b0f2016-02-29 18:05:28 +0200814int mlx5_core_create_mkey(struct mlx5_core_dev *dev,
815 struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300816 u32 *in, int inlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200817int mlx5_core_destroy_mkey(struct mlx5_core_dev *dev,
818 struct mlx5_core_mkey *mkey);
819int mlx5_core_query_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *mkey,
Saeed Mahameedec22eb52016-07-16 06:28:36 +0300820 u32 *out, int outlen);
Matan Baraka606b0f2016-02-29 18:05:28 +0200821int mlx5_core_dump_fill_mkey(struct mlx5_core_dev *dev, struct mlx5_core_mkey *_mkey,
Eli Cohene126ba92013-07-07 17:25:49 +0300822 u32 *mkey);
823int mlx5_core_alloc_pd(struct mlx5_core_dev *dev, u32 *pdn);
824int mlx5_core_dealloc_pd(struct mlx5_core_dev *dev, u32 pdn);
Ira Weinya97e2d82015-05-31 17:15:30 -0400825int mlx5_core_mad_ifc(struct mlx5_core_dev *dev, const void *inb, void *outb,
Jack Morgensteinf241e742014-07-28 23:30:23 +0300826 u16 opmod, u8 port);
Eli Cohene126ba92013-07-07 17:25:49 +0300827void mlx5_pagealloc_init(struct mlx5_core_dev *dev);
828void mlx5_pagealloc_cleanup(struct mlx5_core_dev *dev);
829int mlx5_pagealloc_start(struct mlx5_core_dev *dev);
830void mlx5_pagealloc_stop(struct mlx5_core_dev *dev);
Eli Cohenfc50db92015-12-01 18:03:09 +0200831int mlx5_sriov_init(struct mlx5_core_dev *dev);
832int mlx5_sriov_cleanup(struct mlx5_core_dev *dev);
Eli Cohene126ba92013-07-07 17:25:49 +0300833void mlx5_core_req_pages_handler(struct mlx5_core_dev *dev, u16 func_id,
Moshe Lazer0a324f312013-08-14 17:46:48 +0300834 s32 npages);
Eli Cohencd23b142013-07-18 15:31:08 +0300835int mlx5_satisfy_startup_pages(struct mlx5_core_dev *dev, int boot);
Eli Cohene126ba92013-07-07 17:25:49 +0300836int mlx5_reclaim_startup_pages(struct mlx5_core_dev *dev);
837void mlx5_register_debugfs(void);
838void mlx5_unregister_debugfs(void);
839int mlx5_eq_init(struct mlx5_core_dev *dev);
840void mlx5_eq_cleanup(struct mlx5_core_dev *dev);
841void mlx5_fill_page_array(struct mlx5_buf *buf, __be64 *pas);
842void mlx5_cq_completion(struct mlx5_core_dev *dev, u32 cqn);
Eli Cohen59033252014-10-02 12:19:45 +0300843void mlx5_rsc_event(struct mlx5_core_dev *dev, u32 rsn, int event_type);
Haggai Erane420f0c2014-12-11 17:04:19 +0200844#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
845void mlx5_eq_pagefault(struct mlx5_core_dev *dev, struct mlx5_eqe *eqe);
846#endif
Eli Cohene126ba92013-07-07 17:25:49 +0300847void mlx5_srq_event(struct mlx5_core_dev *dev, u32 srqn, int event_type);
848struct mlx5_core_srq *mlx5_core_get_srq(struct mlx5_core_dev *dev, u32 srqn);
Eli Cohen020446e2015-10-08 17:13:58 +0300849void mlx5_cmd_comp_handler(struct mlx5_core_dev *dev, u64 vec);
Eli Cohene126ba92013-07-07 17:25:49 +0300850void mlx5_cq_event(struct mlx5_core_dev *dev, u32 cqn, int event_type);
851int mlx5_create_map_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq, u8 vecidx,
852 int nent, u64 mask, const char *name, struct mlx5_uar *uar);
853int mlx5_destroy_unmap_eq(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
854int mlx5_start_eqs(struct mlx5_core_dev *dev);
855int mlx5_stop_eqs(struct mlx5_core_dev *dev);
Doron Tsur0b6e26c2016-01-17 11:25:47 +0200856int mlx5_vector2eqn(struct mlx5_core_dev *dev, int vector, int *eqn,
857 unsigned int *irqn);
Eli Cohene126ba92013-07-07 17:25:49 +0300858int mlx5_core_attach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
859int mlx5_core_detach_mcg(struct mlx5_core_dev *dev, union ib_gid *mgid, u32 qpn);
860
861int mlx5_qp_debugfs_init(struct mlx5_core_dev *dev);
862void mlx5_qp_debugfs_cleanup(struct mlx5_core_dev *dev);
863int mlx5_core_access_reg(struct mlx5_core_dev *dev, void *data_in,
864 int size_in, void *data_out, int size_out,
865 u16 reg_num, int arg, int write);
Saeed Mahameedadb0c952015-05-28 22:28:42 +0300866
Eli Cohene126ba92013-07-07 17:25:49 +0300867int mlx5_debug_eq_add(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
868void mlx5_debug_eq_remove(struct mlx5_core_dev *dev, struct mlx5_eq *eq);
869int mlx5_core_eq_query(struct mlx5_core_dev *dev, struct mlx5_eq *eq,
Saeed Mahameed73b626c2016-07-16 03:26:15 +0300870 u32 *out, int outlen);
Eli Cohene126ba92013-07-07 17:25:49 +0300871int mlx5_eq_debugfs_init(struct mlx5_core_dev *dev);
872void mlx5_eq_debugfs_cleanup(struct mlx5_core_dev *dev);
873int mlx5_cq_debugfs_init(struct mlx5_core_dev *dev);
874void mlx5_cq_debugfs_cleanup(struct mlx5_core_dev *dev);
875int mlx5_db_alloc(struct mlx5_core_dev *dev, struct mlx5_db *db);
Saeed Mahameed311c7c72015-07-23 23:35:57 +0300876int mlx5_db_alloc_node(struct mlx5_core_dev *dev, struct mlx5_db *db,
877 int node);
Eli Cohene126ba92013-07-07 17:25:49 +0300878void mlx5_db_free(struct mlx5_core_dev *dev, struct mlx5_db *db);
879
Eli Cohene126ba92013-07-07 17:25:49 +0300880const char *mlx5_command_str(int command);
881int mlx5_cmdif_debugfs_init(struct mlx5_core_dev *dev);
882void mlx5_cmdif_debugfs_cleanup(struct mlx5_core_dev *dev);
Sagi Grimberg3121e3c2014-02-23 14:19:06 +0200883int mlx5_core_create_psv(struct mlx5_core_dev *dev, u32 pdn,
884 int npsvs, u32 *sig_index);
885int mlx5_core_destroy_psv(struct mlx5_core_dev *dev, int psv_num);
Eli Cohen59033252014-10-02 12:19:45 +0300886void mlx5_core_put_rsc(struct mlx5_core_rsc_common *common);
Haggai Erane420f0c2014-12-11 17:04:19 +0200887int mlx5_query_odp_caps(struct mlx5_core_dev *dev,
888 struct mlx5_odp_caps *odp_caps);
Meny Yossefi1c64bf62016-02-18 18:15:00 +0200889int mlx5_core_query_ib_ppcnt(struct mlx5_core_dev *dev,
890 u8 port_num, void *out, size_t sz);
Eli Cohene126ba92013-07-07 17:25:49 +0300891
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300892int mlx5_init_rl_table(struct mlx5_core_dev *dev);
893void mlx5_cleanup_rl_table(struct mlx5_core_dev *dev);
894int mlx5_rl_add_rate(struct mlx5_core_dev *dev, u32 rate, u16 *index);
895void mlx5_rl_remove_rate(struct mlx5_core_dev *dev, u32 rate);
896bool mlx5_rl_is_in_range(struct mlx5_core_dev *dev, u32 rate);
897
Eli Cohene3297242015-10-14 17:43:47 +0300898static inline int fw_initializing(struct mlx5_core_dev *dev)
899{
900 return ioread32be(&dev->iseg->initializing) >> 31;
901}
902
Eli Cohene126ba92013-07-07 17:25:49 +0300903static inline u32 mlx5_mkey_to_idx(u32 mkey)
904{
905 return mkey >> 8;
906}
907
908static inline u32 mlx5_idx_to_mkey(u32 mkey_idx)
909{
910 return mkey_idx << 8;
911}
912
Eli Cohen746b5582013-10-23 09:53:14 +0300913static inline u8 mlx5_mkey_variant(u32 mkey)
914{
915 return mkey & 0xff;
916}
917
Eli Cohene126ba92013-07-07 17:25:49 +0300918enum {
919 MLX5_PROF_MASK_QP_SIZE = (u64)1 << 0,
Eli Cohenc1868b82013-09-11 16:35:25 +0300920 MLX5_PROF_MASK_MR_CACHE = (u64)1 << 1,
Eli Cohene126ba92013-07-07 17:25:49 +0300921};
922
923enum {
924 MAX_MR_CACHE_ENTRIES = 16,
925};
926
Saeed Mahameed64613d942015-04-02 17:07:34 +0300927enum {
928 MLX5_INTERFACE_PROTOCOL_IB = 0,
929 MLX5_INTERFACE_PROTOCOL_ETH = 1,
930};
931
Jack Morgenstein9603b612014-07-28 23:30:22 +0300932struct mlx5_interface {
933 void * (*add)(struct mlx5_core_dev *dev);
934 void (*remove)(struct mlx5_core_dev *dev, void *context);
935 void (*event)(struct mlx5_core_dev *dev, void *context,
Jack Morgenstein4d2f9bb2014-07-28 23:30:24 +0300936 enum mlx5_dev_event event, unsigned long param);
Saeed Mahameed64613d942015-04-02 17:07:34 +0300937 void * (*get_dev)(void *context);
938 int protocol;
Jack Morgenstein9603b612014-07-28 23:30:22 +0300939 struct list_head list;
940};
941
Saeed Mahameed64613d942015-04-02 17:07:34 +0300942void *mlx5_get_protocol_dev(struct mlx5_core_dev *mdev, int protocol);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300943int mlx5_register_interface(struct mlx5_interface *intf);
944void mlx5_unregister_interface(struct mlx5_interface *intf);
Majd Dibbiny211e6c82015-06-04 19:30:42 +0300945int mlx5_core_query_vendor_id(struct mlx5_core_dev *mdev, u32 *vendor_id);
Jack Morgenstein9603b612014-07-28 23:30:22 +0300946
Aviv Heller7907f232016-04-17 16:57:32 +0300947bool mlx5_lag_is_active(struct mlx5_core_dev *dev);
Aviv Heller6a320472016-05-09 11:06:44 +0000948struct net_device *mlx5_lag_get_roce_netdev(struct mlx5_core_dev *dev);
Aviv Heller7907f232016-04-17 16:57:32 +0300949
Eli Cohene126ba92013-07-07 17:25:49 +0300950struct mlx5_profile {
951 u64 mask;
Jack Morgensteinf241e742014-07-28 23:30:23 +0300952 u8 log_max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300953 struct {
954 int size;
955 int limit;
956 } mr_cache[MAX_MR_CACHE_ENTRIES];
957};
958
Eli Cohenfc50db92015-12-01 18:03:09 +0200959enum {
960 MLX5_PCI_DEV_IS_VF = 1 << 0,
961};
962
963static inline int mlx5_core_is_pf(struct mlx5_core_dev *dev)
964{
965 return !(dev->priv.pci_dev_data & MLX5_PCI_DEV_IS_VF);
966}
967
Majd Dibbiny707c4602015-06-04 19:30:41 +0300968static inline int mlx5_get_gid_table_len(u16 param)
969{
970 if (param > 4) {
971 pr_warn("gid table length is zero\n");
972 return 0;
973 }
974
975 return 8 * (1 << param);
976}
977
Yevgeny Petrilin1466cc52016-06-23 17:02:37 +0300978static inline bool mlx5_rl_is_supported(struct mlx5_core_dev *dev)
979{
980 return !!(dev->priv.rl_table.max_size);
981}
982
Eli Cohen020446e2015-10-08 17:13:58 +0300983enum {
984 MLX5_TRIGGERED_CMD_COMP = (u64)1 << 32,
985};
986
Eli Cohene126ba92013-07-07 17:25:49 +0300987#endif /* MLX5_DRIVER_H */