blob: d050f37f3e0fb802b5063b2a1421857f77e34c87 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00003 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
4 * Copyright (C) 2008-2012 Renesas Solutions Corp.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070014 *
15 * The full GNU General Public License is included in this distribution in
16 * the file called "COPYING".
17 */
18
19#ifndef __SH_ETH_H__
20#define __SH_ETH_H__
21
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070022#define CARDNAME "sh-eth"
23#define TX_TIMEOUT (5*HZ)
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +090024#define TX_RING_SIZE 64 /* Tx ring size */
25#define RX_RING_SIZE 64 /* Rx ring size */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +000026#define TX_RING_MIN 64
27#define RX_RING_MIN 64
28#define TX_RING_MAX 1024
29#define RX_RING_MAX 1024
Sergei Shtylyov730c8c62014-02-14 03:05:42 +030030#define PKT_BUF_SZ 1538
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +000031#define SH_ETH_TSU_TIMEOUT_MS 500
32#define SH_ETH_TSU_CAM_ENTRIES 32
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070033
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +000034enum {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +000035 /* IMPORTANT: To keep ethtool register dump working, add new
36 * register names immediately before SH_ETH_MAX_REGISTER_OFFSET.
37 */
38
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +000039 /* E-DMAC registers */
40 EDSR = 0,
41 EDMR,
42 EDTRR,
43 EDRRR,
44 EESR,
45 EESIPR,
46 TDLAR,
47 TDFAR,
48 TDFXR,
49 TDFFR,
50 RDLAR,
51 RDFAR,
52 RDFXR,
53 RDFFR,
54 TRSCER,
55 RMFCR,
56 TFTR,
57 FDR,
58 RMCR,
59 EDOCR,
60 TFUCR,
61 RFOCR,
Simon Horman55754f12013-07-23 10:18:04 +090062 RMIIMODE,
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +000063 FCFTR,
64 RPADIR,
65 TRIMD,
66 RBWAR,
67 TBRAR,
68
69 /* Ether registers */
70 ECMR,
71 ECSR,
72 ECSIPR,
73 PIR,
74 PSR,
75 RDMLR,
76 PIPR,
77 RFLR,
78 IPGR,
79 APR,
80 MPR,
81 PFTCR,
82 PFRCR,
83 RFCR,
84 RFCF,
85 TPAUSER,
86 TPAUSECR,
87 BCFR,
88 BCFRR,
89 GECMR,
90 BCULR,
91 MAHR,
92 MALR,
93 TROCR,
94 CDCR,
95 LCCR,
96 CNDCR,
97 CEFCR,
98 FRECR,
99 TSFRCR,
100 TLFRCR,
101 CERCR,
102 CEECR,
103 MAFCR,
104 RTRATE,
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +0000105 CSMR,
106 RMII_MII,
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000107
108 /* TSU Absolute address */
109 ARSTR,
110 TSU_CTRST,
111 TSU_FWEN0,
112 TSU_FWEN1,
113 TSU_FCM,
114 TSU_BSYSL0,
115 TSU_BSYSL1,
116 TSU_PRISL0,
117 TSU_PRISL1,
118 TSU_FWSL0,
119 TSU_FWSL1,
120 TSU_FWSLC,
121 TSU_QTAG0,
122 TSU_QTAG1,
123 TSU_QTAGM0,
124 TSU_QTAGM1,
125 TSU_FWSR,
126 TSU_FWINMK,
127 TSU_ADQT0,
128 TSU_ADQT1,
129 TSU_VTAG0,
130 TSU_VTAG1,
131 TSU_ADSBSY,
132 TSU_TEN,
133 TSU_POST1,
134 TSU_POST2,
135 TSU_POST3,
136 TSU_POST4,
137 TSU_ADRH0,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000138 /* TSU_ADR{H,L}{0..31} are assumed to be contiguous */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000139
140 TXNLCR0,
141 TXALCR0,
142 RXNLCR0,
143 RXALCR0,
144 FWNLCR0,
145 FWALCR0,
146 TXNLCR1,
147 TXALCR1,
148 RXNLCR1,
149 RXALCR1,
150 FWNLCR1,
151 FWALCR1,
152
153 /* This value must be written at last. */
154 SH_ETH_MAX_REGISTER_OFFSET,
155};
156
Sergei Shtylyov8d3214c2013-08-18 03:13:26 +0400157enum {
158 SH_ETH_REG_GIGABIT,
Simon Hormandb893472014-01-17 09:22:28 +0900159 SH_ETH_REG_FAST_RZ,
Sergei Shtylyov8d3214c2013-08-18 03:13:26 +0400160 SH_ETH_REG_FAST_RCAR,
161 SH_ETH_REG_FAST_SH4,
162 SH_ETH_REG_FAST_SH3_SH2
163};
164
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000165/* Driver's parameters */
Yoshihiro Shimoda73a0d902012-04-04 18:37:10 +0000166#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900167#define SH_ETH_RX_ALIGN 32
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000168#else
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +0900169#define SH_ETH_RX_ALIGN 2
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000170#endif
171
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300172/* Register's bits
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900173 */
Simon Hormandb893472014-01-17 09:22:28 +0900174/* EDSR : sh7734, sh7757, sh7763, r8a7740, and r7s72100 only */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900175enum EDSR_BIT {
176 EDSR_ENT = 0x01, EDSR_ENR = 0x02,
177};
178#define EDSR_ENALL (EDSR_ENT|EDSR_ENR)
179
Nobuhiro Iwamatsu41d5ffe2013-06-06 09:43:16 +0000180/* GECMR : sh7734, sh7763 and r8a7740 only */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900181enum GECMR_BIT {
182 GECMR_10 = 0x0, GECMR_100 = 0x04, GECMR_1000 = 0x01,
183};
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700184
185/* EDMR */
186enum DMAC_M_BIT {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000187 EDMR_EL = 0x40, /* Litte endian */
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900188 EDMR_DL1 = 0x20, EDMR_DL0 = 0x10,
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000189 EDMR_SRST_GETHER = 0x03,
190 EDMR_SRST_ETHER = 0x01,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700191};
192
193/* EDTRR */
194enum DMAC_T_BIT {
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +0000195 EDTRR_TRNS_GETHER = 0x03,
196 EDTRR_TRNS_ETHER = 0x01,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700197};
198
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300199/* EDRRR */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700200enum EDRRR_R_BIT {
201 EDRRR_R = 0x01,
202};
203
204/* TPAUSER */
205enum TPAUSER_BIT {
206 TPAUSER_TPAUSE = 0x0000ffff,
207 TPAUSER_UNLIMITED = 0,
208};
209
210/* BCFR */
211enum BCFR_BIT {
212 BCFR_RPAUSE = 0x0000ffff,
213 BCFR_UNLIMITED = 0,
214};
215
216/* PIR */
217enum PIR_BIT {
218 PIR_MDI = 0x08, PIR_MDO = 0x04, PIR_MMD = 0x02, PIR_MDC = 0x01,
219};
220
221/* PSR */
222enum PHY_STATUS_BIT { PHY_ST_LINK = 0x01, };
223
224/* EESR */
225enum EESR_BIT {
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000226 EESR_TWB1 = 0x80000000,
227 EESR_TWB = 0x40000000, /* same as TWB0 */
228 EESR_TC1 = 0x20000000,
229 EESR_TUC = 0x10000000,
230 EESR_ROC = 0x08000000,
231 EESR_TABT = 0x04000000,
232 EESR_RABT = 0x02000000,
233 EESR_RFRMER = 0x01000000, /* same as RFCOF */
234 EESR_ADE = 0x00800000,
235 EESR_ECI = 0x00400000,
236 EESR_FTC = 0x00200000, /* same as TC or TC0 */
237 EESR_TDE = 0x00100000,
238 EESR_TFE = 0x00080000, /* same as TFUF */
239 EESR_FRC = 0x00040000, /* same as FR */
240 EESR_RDE = 0x00020000,
241 EESR_RFE = 0x00010000,
242 EESR_CND = 0x00000800,
243 EESR_DLC = 0x00000400,
244 EESR_CD = 0x00000200,
245 EESR_RTO = 0x00000100,
246 EESR_RMAF = 0x00000080,
247 EESR_CEEF = 0x00000040,
248 EESR_CELF = 0x00000020,
249 EESR_RRF = 0x00000010,
250 EESR_RTLF = 0x00000008,
251 EESR_RTSF = 0x00000004,
252 EESR_PRE = 0x00000002,
253 EESR_CERF = 0x00000001,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700254};
255
Sergei Shtylyovea7d69e2013-06-19 23:29:23 +0400256#define EESR_RX_CHECK (EESR_FRC | /* Frame recv */ \
257 EESR_RMAF | /* Multicast address recv */ \
258 EESR_RRF | /* Bit frame recv */ \
259 EESR_RTLF | /* Long frame recv */ \
260 EESR_RTSF | /* Short frame recv */ \
261 EESR_PRE | /* PHY-LSI recv error */ \
262 EESR_CERF) /* Recv frame CRC error */
263
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000264#define DEFAULT_TX_CHECK (EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | \
265 EESR_RTO)
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400266#define DEFAULT_EESR_ERR_CHECK (EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE | \
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000267 EESR_RDE | EESR_RFRMER | EESR_ADE | \
268 EESR_TFE | EESR_TDE | EESR_ECI)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700269
270/* EESIPR */
271enum DMAC_IM_BIT {
272 DMAC_M_TWB = 0x40000000, DMAC_M_TABT = 0x04000000,
273 DMAC_M_RABT = 0x02000000,
274 DMAC_M_RFRMER = 0x01000000, DMAC_M_ADF = 0x00800000,
275 DMAC_M_ECI = 0x00400000, DMAC_M_FTC = 0x00200000,
276 DMAC_M_TDE = 0x00100000, DMAC_M_TFE = 0x00080000,
277 DMAC_M_FRC = 0x00040000, DMAC_M_RDE = 0x00020000,
278 DMAC_M_RFE = 0x00010000, DMAC_M_TINT4 = 0x00000800,
279 DMAC_M_TINT3 = 0x00000400, DMAC_M_TINT2 = 0x00000200,
280 DMAC_M_TINT1 = 0x00000100, DMAC_M_RINT8 = 0x00000080,
281 DMAC_M_RINT5 = 0x00000010, DMAC_M_RINT4 = 0x00000008,
282 DMAC_M_RINT3 = 0x00000004, DMAC_M_RINT2 = 0x00000002,
283 DMAC_M_RINT1 = 0x00000001,
284};
285
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +0300286/* Receive descriptor 0 bits */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700287enum RD_STS_BIT {
Sergei Shtylyovc2380412015-11-03 01:28:07 +0300288 RD_RACT = 0x80000000, RD_RDLE = 0x40000000,
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900289 RD_RFP1 = 0x20000000, RD_RFP0 = 0x10000000,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700290 RD_RFE = 0x08000000, RD_RFS10 = 0x00000200,
291 RD_RFS9 = 0x00000100, RD_RFS8 = 0x00000080,
292 RD_RFS7 = 0x00000040, RD_RFS6 = 0x00000020,
293 RD_RFS5 = 0x00000010, RD_RFS4 = 0x00000008,
294 RD_RFS3 = 0x00000004, RD_RFS2 = 0x00000002,
295 RD_RFS1 = 0x00000001,
296};
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900297#define RDF1ST RD_RFP1
298#define RDFEND RD_RFP0
299#define RD_RFP (RD_RFP1|RD_RFP0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700300
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +0300301/* Receive descriptor 1 bits */
302enum RD_LEN_BIT {
303 RD_RFL = 0x0000ffff, /* receive frame length */
304 RD_RBL = 0xffff0000, /* receive buffer length */
305};
306
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700307/* FCFTR */
308enum FCFTR_BIT {
309 FCFTR_RFF2 = 0x00040000, FCFTR_RFF1 = 0x00020000,
310 FCFTR_RFF0 = 0x00010000, FCFTR_RFD2 = 0x00000004,
311 FCFTR_RFD1 = 0x00000002, FCFTR_RFD0 = 0x00000001,
312};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000313#define DEFAULT_FIFO_F_D_RFF (FCFTR_RFF2 | FCFTR_RFF1 | FCFTR_RFF0)
314#define DEFAULT_FIFO_F_D_RFD (FCFTR_RFD2 | FCFTR_RFD1 | FCFTR_RFD0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700315
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +0300316/* Transmit descriptor 0 bits */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700317enum TD_STS_BIT {
Sergei Shtylyovc8bbe372013-06-20 02:26:14 +0400318 TD_TACT = 0x80000000, TD_TDLE = 0x40000000,
319 TD_TFP1 = 0x20000000, TD_TFP0 = 0x10000000,
320 TD_TFE = 0x08000000, TD_TWBI = 0x04000000,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700321};
322#define TDF1ST TD_TFP1
323#define TDFEND TD_TFP0
324#define TD_TFP (TD_TFP1|TD_TFP0)
325
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +0300326/* Transmit descriptor 1 bits */
327enum TD_LEN_BIT {
328 TD_TBL = 0xffff0000, /* transmit buffer length */
329};
330
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700331/* RMCR */
Sergei Shtylyov305a3382013-10-16 02:29:58 +0400332enum RMCR_BIT {
333 RMCR_RNC = 0x00000001,
334};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000335
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700336/* ECMR */
337enum FELIC_MODE_BIT {
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900338 ECMR_TRCCM = 0x04000000, ECMR_RCSC = 0x00800000,
339 ECMR_DPAD = 0x00200000, ECMR_RZPF = 0x00100000,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700340 ECMR_ZPF = 0x00080000, ECMR_PFR = 0x00040000, ECMR_RXF = 0x00020000,
341 ECMR_TXF = 0x00010000, ECMR_MCT = 0x00002000, ECMR_PRCEF = 0x00001000,
342 ECMR_PMDE = 0x00000200, ECMR_RE = 0x00000040, ECMR_TE = 0x00000020,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000343 ECMR_RTM = 0x00000010, ECMR_ILB = 0x00000008, ECMR_ELB = 0x00000004,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000344 ECMR_DM = 0x00000002, ECMR_PRM = 0x00000001,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700345};
346
347/* ECSR */
348enum ECSR_STATUS_BIT {
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900349 ECSR_BRCRX = 0x20, ECSR_PSRTO = 0x10,
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900350 ECSR_LCHNG = 0x04,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700351 ECSR_MPD = 0x02, ECSR_ICD = 0x01,
352};
353
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000354#define DEFAULT_ECSR_INIT (ECSR_BRCRX | ECSR_PSRTO | ECSR_LCHNG | \
355 ECSR_ICD | ECSIPR_MPDIP)
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900356
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700357/* ECSIPR */
358enum ECSIPR_STATUS_MASK_BIT {
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900359 ECSIPR_BRCRXIP = 0x20, ECSIPR_PSRTOIP = 0x10,
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900360 ECSIPR_LCHNGIP = 0x04,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700361 ECSIPR_MPDIP = 0x02, ECSIPR_ICDIP = 0x01,
362};
363
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000364#define DEFAULT_ECSIPR_INIT (ECSIPR_BRCRXIP | ECSIPR_PSRTOIP | \
365 ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP)
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +0900366
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700367/* APR */
368enum APR_BIT {
369 APR_AP = 0x00000001,
370};
371
372/* MPR */
373enum MPR_BIT {
374 MPR_MP = 0x00000001,
375};
376
377/* TRSCER */
378enum DESC_I_BIT {
379 DESC_I_TINT4 = 0x0800, DESC_I_TINT3 = 0x0400, DESC_I_TINT2 = 0x0200,
380 DESC_I_TINT1 = 0x0100, DESC_I_RINT8 = 0x0080, DESC_I_RINT5 = 0x0010,
381 DESC_I_RINT4 = 0x0008, DESC_I_RINT3 = 0x0004, DESC_I_RINT2 = 0x0002,
382 DESC_I_RINT1 = 0x0001,
383};
384
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900385#define DEFAULT_TRSCER_ERR_MASK (DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2)
386
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700387/* RPADIR */
388enum RPADIR_BIT {
389 RPADIR_PADS1 = 0x20000, RPADIR_PADS0 = 0x10000,
390 RPADIR_PADR = 0x0003f,
391};
392
393/* FDR */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000394#define DEFAULT_FDR_INIT 0x00000707
395
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700396/* ARSTR */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300397enum ARSTR_BIT { ARSTR_ARST = 0x00000001, };
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700398
399/* TSU_FWEN0 */
400enum TSU_FWEN0_BIT {
401 TSU_FWEN0_0 = 0x00000001,
402};
403
404/* TSU_ADSBSY */
405enum TSU_ADSBSY_BIT {
406 TSU_ADSBSY_0 = 0x00000001,
407};
408
409/* TSU_TEN */
410enum TSU_TEN_BIT {
411 TSU_TEN_0 = 0x80000000,
412};
413
414/* TSU_FWSL0 */
415enum TSU_FWSL0_BIT {
416 TSU_FWSL0_FW50 = 0x1000, TSU_FWSL0_FW40 = 0x0800,
417 TSU_FWSL0_FW30 = 0x0400, TSU_FWSL0_FW20 = 0x0200,
418 TSU_FWSL0_FW10 = 0x0100, TSU_FWSL0_RMSA0 = 0x0010,
419};
420
421/* TSU_FWSLC */
422enum TSU_FWSLC_BIT {
423 TSU_FWSLC_POSTENU = 0x2000, TSU_FWSLC_POSTENL = 0x1000,
424 TSU_FWSLC_CAMSEL03 = 0x0080, TSU_FWSLC_CAMSEL02 = 0x0040,
425 TSU_FWSLC_CAMSEL01 = 0x0020, TSU_FWSLC_CAMSEL00 = 0x0010,
426 TSU_FWSLC_CAMSEL13 = 0x0008, TSU_FWSLC_CAMSEL12 = 0x0004,
427 TSU_FWSLC_CAMSEL11 = 0x0002, TSU_FWSLC_CAMSEL10 = 0x0001,
428};
429
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +0000430/* TSU_VTAGn */
431#define TSU_VTAG_ENABLE 0x80000000
432#define TSU_VTAG_VID_MASK 0x00000fff
433
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300434/* The sh ether Tx buffer descriptors.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700435 * This structure should be 20 bytes.
436 */
437struct sh_eth_txdesc {
438 u32 status; /* TD0 */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +0300439 u32 len; /* TD1 */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700440 u32 addr; /* TD2 */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +0300441 u32 pad0; /* padding data */
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300442} __aligned(2) __packed;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700443
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300444/* The sh ether Rx buffer descriptors.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700445 * This structure should be 20 bytes.
446 */
447struct sh_eth_rxdesc {
448 u32 status; /* RD0 */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +0300449 u32 len; /* RD1 */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700450 u32 addr; /* RD2 */
451 u32 pad0; /* padding data */
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300452} __aligned(2) __packed;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700453
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000454/* This structure is used by each CPU dependency handling. */
455struct sh_eth_cpu_data {
456 /* optional functions */
457 void (*chip_reset)(struct net_device *ndev);
458 void (*set_duplex)(struct net_device *ndev);
459 void (*set_rate)(struct net_device *ndev);
460
461 /* mandatory initialize value */
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400462 int register_type;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100463 u32 eesipr_value;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000464
465 /* optional initialize value */
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100466 u32 ecsr_value;
467 u32 ecsipr_value;
468 u32 fdr_value;
469 u32 fcftr_value;
470 u32 rpadir_value;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000471
472 /* interrupt checking mask */
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100473 u32 tx_check;
474 u32 eesr_err_check;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000475
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900476 /* Error mask */
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100477 u32 trscer_err_mask;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +0900478
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000479 /* hardware features */
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300480 unsigned long irq_flags; /* IRQ configuration flags */
481 unsigned no_psr:1; /* EtherC DO NOT have PSR */
482 unsigned apr:1; /* EtherC have APR */
483 unsigned mpr:1; /* EtherC have MPR */
484 unsigned tpauser:1; /* EtherC have TPAUSER */
485 unsigned bculr:1; /* EtherC have BCULR */
486 unsigned tsu:1; /* EtherC have TSU */
487 unsigned hw_swap:1; /* E-DMAC have DE bit in EDMR */
488 unsigned rpadir:1; /* E-DMAC have RPADIR */
489 unsigned no_trimd:1; /* E-DMAC DO NOT have TRIMD */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000490 unsigned no_ade:1; /* E-DMAC DO NOT have ADE bit in EESR */
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +0000491 unsigned hw_crc:1; /* E-DMAC have CSMR */
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000492 unsigned select_mii:1; /* EtherC have RMII_MII (MII select register) */
Sergei Shtylyovac8025a2013-06-13 22:12:45 +0400493 unsigned shift_rd0:1; /* shift Rx descriptor word 0 right by 16 */
Simon Horman55754f12013-07-23 10:18:04 +0900494 unsigned rmiimode:1; /* EtherC has RMIIMODE register */
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000495 unsigned rtrate:1; /* EtherC has RTRATE register */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000496};
497
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700498struct sh_eth_private {
Magnus Dammbcd51492009-10-09 00:20:04 +0000499 struct platform_device *pdev;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000500 struct sh_eth_cpu_data *cd;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000501 const u16 *reg_offset;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000502 void __iomem *addr;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000503 void __iomem *tsu_addr;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +0000504 u32 num_rx_ring;
505 u32 num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700506 dma_addr_t rx_desc_dma;
507 dma_addr_t tx_desc_dma;
508 struct sh_eth_rxdesc *rx_ring;
509 struct sh_eth_txdesc *tx_ring;
510 struct sk_buff **rx_skbuff;
511 struct sk_buff **tx_skbuff;
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300512 spinlock_t lock; /* Register access lock */
513 u32 cur_rx, dirty_rx; /* Producer/consumer ring indices */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700514 u32 cur_tx, dirty_tx;
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300515 u32 rx_buf_sz; /* Based on MTU+slack. */
Sergei Shtylyov37191092013-06-19 23:30:23 +0400516 struct napi_struct napi;
Ben Hutchings283e38d2015-01-22 12:44:08 +0000517 bool irq_enabled;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700518 /* MII transceiver section. */
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300519 u32 phy_id; /* PHY ID */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700520 struct mii_bus *mii_bus; /* MDIO bus control */
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +0000521 int link;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +0000522 phy_interface_t phy_interface;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700523 int msg_enable;
524 int speed;
525 int duplex;
Sergei Shtylyov128296f2014-01-03 15:52:22 +0300526 int port; /* for TSU */
527 int vlan_num_ids; /* for VLAN tag filter */
Yoshihiro Shimoda49235762009-08-27 23:25:03 +0000528
529 unsigned no_ether_link:1;
530 unsigned ether_link_active_low:1;
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +0900531 unsigned is_opened:1;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700532};
533
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000534static inline void sh_eth_soft_swap(char *src, int len)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -0700535{
536#ifdef __LITTLE_ENDIAN__
537 u32 *p = (u32 *)src;
538 u32 *maxp;
539 maxp = p + ((len + sizeof(u32) - 1) / sizeof(u32));
540
541 for (; p < maxp; p++)
542 *p = swab32(*p);
543#endif
544}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000545
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +0000546static inline void *sh_eth_tsu_get_offset(struct sh_eth_private *mdp,
547 int enum_index)
548{
549 return mdp->tsu_addr + mdp->reg_offset[enum_index];
550}
551
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100552static inline void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
553 int enum_index)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000554{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000555 iowrite32(data, mdp->tsu_addr + mdp->reg_offset[enum_index]);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000556}
557
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100558static inline u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000559{
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000560 return ioread32(mdp->tsu_addr + mdp->reg_offset[enum_index]);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000561}
562
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000563#endif /* #ifndef __SH_ETH_H__ */