blob: 08407bed093e5a64d4b659f90bf236dead9ec002 [file] [log] [blame]
Wu Fengguang079d88c2010-03-08 10:44:23 +08001/*
2 *
3 * patch_hdmi.c - routines for HDMI/DisplayPort codecs
4 *
5 * Copyright(c) 2008-2010 Intel Corporation. All rights reserved.
Takashi Iwai84eb01b2010-09-07 12:27:25 +02006 * Copyright (c) 2006 ATI Technologies Inc.
7 * Copyright (c) 2008 NVIDIA Corp. All rights reserved.
8 * Copyright (c) 2008 Wei Ni <wni@nvidia.com>
Anssi Hannula5a6135842013-10-24 21:10:35 +03009 * Copyright (c) 2013 Anssi Hannula <anssi.hannula@iki.fi>
Wu Fengguang079d88c2010-03-08 10:44:23 +080010 *
11 * Authors:
12 * Wu Fengguang <wfg@linux.intel.com>
13 *
14 * Maintained by:
15 * Wu Fengguang <wfg@linux.intel.com>
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the Free
19 * Software Foundation; either version 2 of the License, or (at your option)
20 * any later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
24 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
25 * for more details.
26 *
27 * You should have received a copy of the GNU General Public License
28 * along with this program; if not, write to the Free Software Foundation,
29 * Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
30 */
31
Takashi Iwai84eb01b2010-09-07 12:27:25 +020032#include <linux/init.h>
33#include <linux/delay.h>
34#include <linux/slab.h>
Paul Gortmaker65a77212011-07-15 13:13:37 -040035#include <linux/module.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020036#include <sound/core.h>
David Henningsson07acecc2011-05-19 11:46:03 +020037#include <sound/jack.h>
Wang Xingchao433968d2012-09-06 10:02:37 +080038#include <sound/asoundef.h>
Takashi Iwaid45e6882012-07-31 11:36:00 +020039#include <sound/tlv.h>
Takashi Iwai84eb01b2010-09-07 12:27:25 +020040#include "hda_codec.h"
41#include "hda_local.h"
Takashi Iwai1835a0f2011-10-27 22:12:46 +020042#include "hda_jack.h"
Takashi Iwai84eb01b2010-09-07 12:27:25 +020043
Takashi Iwai0ebaa242011-01-11 18:11:04 +010044static bool static_hdmi_pcm;
45module_param(static_hdmi_pcm, bool, 0644);
46MODULE_PARM_DESC(static_hdmi_pcm, "Don't restrict PCM parameters per ELD info");
47
Mengdong Linfb87fa32013-09-04 16:36:57 -040048#define is_haswell(codec) ((codec)->vendor_id == 0x80862807)
Mengdong Lin02383852013-10-31 18:31:51 -040049#define is_valleyview(codec) ((codec)->vendor_id == 0x80862882)
Mengdong Linfb87fa32013-09-04 16:36:57 -040050
Stephen Warren384a48d2011-06-01 11:14:21 -060051struct hdmi_spec_per_cvt {
52 hda_nid_t cvt_nid;
53 int assigned;
54 unsigned int channels_min;
55 unsigned int channels_max;
56 u32 rates;
57 u64 formats;
58 unsigned int maxbps;
59};
60
Takashi Iwai4eea3092013-02-07 18:18:19 +010061/* max. connections to a widget */
62#define HDA_MAX_CONNECTIONS 32
63
Stephen Warren384a48d2011-06-01 11:14:21 -060064struct hdmi_spec_per_pin {
65 hda_nid_t pin_nid;
66 int num_mux_nids;
67 hda_nid_t mux_nids[HDA_MAX_CONNECTIONS];
Anssi Hannula1df5a062013-10-05 02:25:40 +030068 hda_nid_t cvt_nid;
Wu Fengguang744626d2011-11-16 16:29:47 +080069
70 struct hda_codec *codec;
Stephen Warren384a48d2011-06-01 11:14:21 -060071 struct hdmi_eld sink_eld;
Takashi Iwaia4e9a382013-10-17 18:21:12 +020072 struct mutex lock;
Wu Fengguang744626d2011-11-16 16:29:47 +080073 struct delayed_work work;
David Henningsson92c69e72013-02-19 16:11:26 +010074 struct snd_kcontrol *eld_ctl;
Wu Fengguangc6e84532011-11-18 16:59:32 -060075 int repoll_count;
Takashi Iwaib0540872013-09-02 12:33:02 +020076 bool setup; /* the stream has been set up by prepare callback */
77 int channels; /* current number of channels */
Takashi Iwai1a6003b2012-09-06 17:42:08 +020078 bool non_pcm;
Takashi Iwaid45e6882012-07-31 11:36:00 +020079 bool chmap_set; /* channel-map override by ALSA API? */
80 unsigned char chmap[8]; /* ALSA API channel-map */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +010081 char pcm_name[8]; /* filled in build_pcm callbacks */
Takashi Iwaia4e9a382013-10-17 18:21:12 +020082#ifdef CONFIG_PROC_FS
83 struct snd_info_entry *proc_entry;
84#endif
Stephen Warren384a48d2011-06-01 11:14:21 -060085};
86
Anssi Hannula307229d2013-10-24 21:10:34 +030087struct cea_channel_speaker_allocation;
88
89/* operations used by generic code that can be overridden by patches */
90struct hdmi_ops {
91 int (*pin_get_eld)(struct hda_codec *codec, hda_nid_t pin_nid,
92 unsigned char *buf, int *eld_size);
93
94 /* get and set channel assigned to each HDMI ASP (audio sample packet) slot */
95 int (*pin_get_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
96 int asp_slot);
97 int (*pin_set_slot_channel)(struct hda_codec *codec, hda_nid_t pin_nid,
98 int asp_slot, int channel);
99
100 void (*pin_setup_infoframe)(struct hda_codec *codec, hda_nid_t pin_nid,
101 int ca, int active_channels, int conn_type);
102
103 /* enable/disable HBR (HD passthrough) */
104 int (*pin_hbr_setup)(struct hda_codec *codec, hda_nid_t pin_nid, bool hbr);
105
106 int (*setup_stream)(struct hda_codec *codec, hda_nid_t cvt_nid,
107 hda_nid_t pin_nid, u32 stream_tag, int format);
108
109 /* Helpers for producing the channel map TLVs. These can be overridden
110 * for devices that have non-standard mapping requirements. */
111 int (*chmap_cea_alloc_validate_get_type)(struct cea_channel_speaker_allocation *cap,
112 int channels);
113 void (*cea_alloc_to_tlv_chmap)(struct cea_channel_speaker_allocation *cap,
114 unsigned int *chmap, int channels);
115
116 /* check that the user-given chmap is supported */
117 int (*chmap_validate)(int ca, int channels, unsigned char *chmap);
118};
119
Wu Fengguang079d88c2010-03-08 10:44:23 +0800120struct hdmi_spec {
121 int num_cvts;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100122 struct snd_array cvts; /* struct hdmi_spec_per_cvt */
123 hda_nid_t cvt_nids[4]; /* only for haswell fix */
Stephen Warren384a48d2011-06-01 11:14:21 -0600124
Wu Fengguang079d88c2010-03-08 10:44:23 +0800125 int num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100126 struct snd_array pins; /* struct hdmi_spec_per_pin */
127 struct snd_array pcm_rec; /* struct hda_pcm */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200128 unsigned int channels_max; /* max over all cvts */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800129
David Henningsson4bd038f2013-02-19 16:11:25 +0100130 struct hdmi_eld temp_eld;
Anssi Hannula307229d2013-10-24 21:10:34 +0300131 struct hdmi_ops ops;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800132 /*
Anssi Hannula5a6135842013-10-24 21:10:35 +0300133 * Non-generic VIA/NVIDIA specific
Wu Fengguang079d88c2010-03-08 10:44:23 +0800134 */
135 struct hda_multi_out multiout;
Takashi Iwaid0b12522012-06-15 14:34:42 +0200136 struct hda_pcm_stream pcm_playback;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800137};
138
139
140struct hdmi_audio_infoframe {
141 u8 type; /* 0x84 */
142 u8 ver; /* 0x01 */
143 u8 len; /* 0x0a */
144
Wu Fengguang53d7d692010-09-21 14:25:49 +0800145 u8 checksum;
146
Wu Fengguang079d88c2010-03-08 10:44:23 +0800147 u8 CC02_CT47; /* CC in bits 0:2, CT in 4:7 */
148 u8 SS01_SF24;
149 u8 CXT04;
150 u8 CA;
151 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800152};
153
154struct dp_audio_infoframe {
155 u8 type; /* 0x84 */
156 u8 len; /* 0x1b */
157 u8 ver; /* 0x11 << 2 */
158
159 u8 CC02_CT47; /* match with HDMI infoframe from this on */
160 u8 SS01_SF24;
161 u8 CXT04;
162 u8 CA;
163 u8 LFEPBL01_LSV36_DM_INH7;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800164};
165
Takashi Iwai2b203db2011-02-11 12:17:30 +0100166union audio_infoframe {
167 struct hdmi_audio_infoframe hdmi;
168 struct dp_audio_infoframe dp;
169 u8 bytes[0];
170};
171
Wu Fengguang079d88c2010-03-08 10:44:23 +0800172/*
173 * CEA speaker placement:
174 *
175 * FLH FCH FRH
176 * FLW FL FLC FC FRC FR FRW
177 *
178 * LFE
179 * TC
180 *
181 * RL RLC RC RRC RR
182 *
183 * The Left/Right Surround channel _notions_ LS/RS in SMPTE 320M corresponds to
184 * CEA RL/RR; The SMPTE channel _assignment_ C/LFE is swapped to CEA LFE/FC.
185 */
186enum cea_speaker_placement {
187 FL = (1 << 0), /* Front Left */
188 FC = (1 << 1), /* Front Center */
189 FR = (1 << 2), /* Front Right */
190 FLC = (1 << 3), /* Front Left Center */
191 FRC = (1 << 4), /* Front Right Center */
192 RL = (1 << 5), /* Rear Left */
193 RC = (1 << 6), /* Rear Center */
194 RR = (1 << 7), /* Rear Right */
195 RLC = (1 << 8), /* Rear Left Center */
196 RRC = (1 << 9), /* Rear Right Center */
197 LFE = (1 << 10), /* Low Frequency Effect */
198 FLW = (1 << 11), /* Front Left Wide */
199 FRW = (1 << 12), /* Front Right Wide */
200 FLH = (1 << 13), /* Front Left High */
201 FCH = (1 << 14), /* Front Center High */
202 FRH = (1 << 15), /* Front Right High */
203 TC = (1 << 16), /* Top Center */
204};
205
206/*
207 * ELD SA bits in the CEA Speaker Allocation data block
208 */
209static int eld_speaker_allocation_bits[] = {
210 [0] = FL | FR,
211 [1] = LFE,
212 [2] = FC,
213 [3] = RL | RR,
214 [4] = RC,
215 [5] = FLC | FRC,
216 [6] = RLC | RRC,
217 /* the following are not defined in ELD yet */
218 [7] = FLW | FRW,
219 [8] = FLH | FRH,
220 [9] = TC,
221 [10] = FCH,
222};
223
224struct cea_channel_speaker_allocation {
225 int ca_index;
226 int speakers[8];
227
228 /* derived values, just for convenience */
229 int channels;
230 int spk_mask;
231};
232
233/*
234 * ALSA sequence is:
235 *
236 * surround40 surround41 surround50 surround51 surround71
237 * ch0 front left = = = =
238 * ch1 front right = = = =
239 * ch2 rear left = = = =
240 * ch3 rear right = = = =
241 * ch4 LFE center center center
242 * ch5 LFE LFE
243 * ch6 side left
244 * ch7 side right
245 *
246 * surround71 = {FL, FR, RLC, RRC, FC, LFE, RL, RR}
247 */
248static int hdmi_channel_mapping[0x32][8] = {
249 /* stereo */
250 [0x00] = { 0x00, 0x11, 0xf2, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
251 /* 2.1 */
252 [0x01] = { 0x00, 0x11, 0x22, 0xf3, 0xf4, 0xf5, 0xf6, 0xf7 },
253 /* Dolby Surround */
254 [0x02] = { 0x00, 0x11, 0x23, 0xf2, 0xf4, 0xf5, 0xf6, 0xf7 },
255 /* surround40 */
256 [0x08] = { 0x00, 0x11, 0x24, 0x35, 0xf3, 0xf2, 0xf6, 0xf7 },
257 /* 4ch */
258 [0x03] = { 0x00, 0x11, 0x23, 0x32, 0x44, 0xf5, 0xf6, 0xf7 },
259 /* surround41 */
Jerry Zhou9396d312010-09-21 14:44:51 +0800260 [0x09] = { 0x00, 0x11, 0x24, 0x35, 0x42, 0xf3, 0xf6, 0xf7 },
Wu Fengguang079d88c2010-03-08 10:44:23 +0800261 /* surround50 */
262 [0x0a] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0xf2, 0xf6, 0xf7 },
263 /* surround51 */
264 [0x0b] = { 0x00, 0x11, 0x24, 0x35, 0x43, 0x52, 0xf6, 0xf7 },
265 /* 7.1 */
266 [0x13] = { 0x00, 0x11, 0x26, 0x37, 0x43, 0x52, 0x64, 0x75 },
267};
268
269/*
270 * This is an ordered list!
271 *
272 * The preceding ones have better chances to be selected by
Wu Fengguang53d7d692010-09-21 14:25:49 +0800273 * hdmi_channel_allocation().
Wu Fengguang079d88c2010-03-08 10:44:23 +0800274 */
275static struct cea_channel_speaker_allocation channel_allocations[] = {
276/* channel: 7 6 5 4 3 2 1 0 */
277{ .ca_index = 0x00, .speakers = { 0, 0, 0, 0, 0, 0, FR, FL } },
278 /* 2.1 */
279{ .ca_index = 0x01, .speakers = { 0, 0, 0, 0, 0, LFE, FR, FL } },
280 /* Dolby Surround */
281{ .ca_index = 0x02, .speakers = { 0, 0, 0, 0, FC, 0, FR, FL } },
282 /* surround40 */
283{ .ca_index = 0x08, .speakers = { 0, 0, RR, RL, 0, 0, FR, FL } },
284 /* surround41 */
285{ .ca_index = 0x09, .speakers = { 0, 0, RR, RL, 0, LFE, FR, FL } },
286 /* surround50 */
287{ .ca_index = 0x0a, .speakers = { 0, 0, RR, RL, FC, 0, FR, FL } },
288 /* surround51 */
289{ .ca_index = 0x0b, .speakers = { 0, 0, RR, RL, FC, LFE, FR, FL } },
290 /* 6.1 */
291{ .ca_index = 0x0f, .speakers = { 0, RC, RR, RL, FC, LFE, FR, FL } },
292 /* surround71 */
293{ .ca_index = 0x13, .speakers = { RRC, RLC, RR, RL, FC, LFE, FR, FL } },
294
295{ .ca_index = 0x03, .speakers = { 0, 0, 0, 0, FC, LFE, FR, FL } },
296{ .ca_index = 0x04, .speakers = { 0, 0, 0, RC, 0, 0, FR, FL } },
297{ .ca_index = 0x05, .speakers = { 0, 0, 0, RC, 0, LFE, FR, FL } },
298{ .ca_index = 0x06, .speakers = { 0, 0, 0, RC, FC, 0, FR, FL } },
299{ .ca_index = 0x07, .speakers = { 0, 0, 0, RC, FC, LFE, FR, FL } },
300{ .ca_index = 0x0c, .speakers = { 0, RC, RR, RL, 0, 0, FR, FL } },
301{ .ca_index = 0x0d, .speakers = { 0, RC, RR, RL, 0, LFE, FR, FL } },
302{ .ca_index = 0x0e, .speakers = { 0, RC, RR, RL, FC, 0, FR, FL } },
303{ .ca_index = 0x10, .speakers = { RRC, RLC, RR, RL, 0, 0, FR, FL } },
304{ .ca_index = 0x11, .speakers = { RRC, RLC, RR, RL, 0, LFE, FR, FL } },
305{ .ca_index = 0x12, .speakers = { RRC, RLC, RR, RL, FC, 0, FR, FL } },
306{ .ca_index = 0x14, .speakers = { FRC, FLC, 0, 0, 0, 0, FR, FL } },
307{ .ca_index = 0x15, .speakers = { FRC, FLC, 0, 0, 0, LFE, FR, FL } },
308{ .ca_index = 0x16, .speakers = { FRC, FLC, 0, 0, FC, 0, FR, FL } },
309{ .ca_index = 0x17, .speakers = { FRC, FLC, 0, 0, FC, LFE, FR, FL } },
310{ .ca_index = 0x18, .speakers = { FRC, FLC, 0, RC, 0, 0, FR, FL } },
311{ .ca_index = 0x19, .speakers = { FRC, FLC, 0, RC, 0, LFE, FR, FL } },
312{ .ca_index = 0x1a, .speakers = { FRC, FLC, 0, RC, FC, 0, FR, FL } },
313{ .ca_index = 0x1b, .speakers = { FRC, FLC, 0, RC, FC, LFE, FR, FL } },
314{ .ca_index = 0x1c, .speakers = { FRC, FLC, RR, RL, 0, 0, FR, FL } },
315{ .ca_index = 0x1d, .speakers = { FRC, FLC, RR, RL, 0, LFE, FR, FL } },
316{ .ca_index = 0x1e, .speakers = { FRC, FLC, RR, RL, FC, 0, FR, FL } },
317{ .ca_index = 0x1f, .speakers = { FRC, FLC, RR, RL, FC, LFE, FR, FL } },
318{ .ca_index = 0x20, .speakers = { 0, FCH, RR, RL, FC, 0, FR, FL } },
319{ .ca_index = 0x21, .speakers = { 0, FCH, RR, RL, FC, LFE, FR, FL } },
320{ .ca_index = 0x22, .speakers = { TC, 0, RR, RL, FC, 0, FR, FL } },
321{ .ca_index = 0x23, .speakers = { TC, 0, RR, RL, FC, LFE, FR, FL } },
322{ .ca_index = 0x24, .speakers = { FRH, FLH, RR, RL, 0, 0, FR, FL } },
323{ .ca_index = 0x25, .speakers = { FRH, FLH, RR, RL, 0, LFE, FR, FL } },
324{ .ca_index = 0x26, .speakers = { FRW, FLW, RR, RL, 0, 0, FR, FL } },
325{ .ca_index = 0x27, .speakers = { FRW, FLW, RR, RL, 0, LFE, FR, FL } },
326{ .ca_index = 0x28, .speakers = { TC, RC, RR, RL, FC, 0, FR, FL } },
327{ .ca_index = 0x29, .speakers = { TC, RC, RR, RL, FC, LFE, FR, FL } },
328{ .ca_index = 0x2a, .speakers = { FCH, RC, RR, RL, FC, 0, FR, FL } },
329{ .ca_index = 0x2b, .speakers = { FCH, RC, RR, RL, FC, LFE, FR, FL } },
330{ .ca_index = 0x2c, .speakers = { TC, FCH, RR, RL, FC, 0, FR, FL } },
331{ .ca_index = 0x2d, .speakers = { TC, FCH, RR, RL, FC, LFE, FR, FL } },
332{ .ca_index = 0x2e, .speakers = { FRH, FLH, RR, RL, FC, 0, FR, FL } },
333{ .ca_index = 0x2f, .speakers = { FRH, FLH, RR, RL, FC, LFE, FR, FL } },
334{ .ca_index = 0x30, .speakers = { FRW, FLW, RR, RL, FC, 0, FR, FL } },
335{ .ca_index = 0x31, .speakers = { FRW, FLW, RR, RL, FC, LFE, FR, FL } },
336};
337
338
339/*
340 * HDMI routines
341 */
342
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100343#define get_pin(spec, idx) \
344 ((struct hdmi_spec_per_pin *)snd_array_elem(&spec->pins, idx))
345#define get_cvt(spec, idx) \
346 ((struct hdmi_spec_per_cvt *)snd_array_elem(&spec->cvts, idx))
347#define get_pcm_rec(spec, idx) \
348 ((struct hda_pcm *)snd_array_elem(&spec->pcm_rec, idx))
349
Stephen Warren384a48d2011-06-01 11:14:21 -0600350static int pin_nid_to_pin_index(struct hdmi_spec *spec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800351{
Stephen Warren384a48d2011-06-01 11:14:21 -0600352 int pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800353
Stephen Warren384a48d2011-06-01 11:14:21 -0600354 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100355 if (get_pin(spec, pin_idx)->pin_nid == pin_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600356 return pin_idx;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800357
Stephen Warren384a48d2011-06-01 11:14:21 -0600358 snd_printk(KERN_WARNING "HDMI: pin nid %d not registered\n", pin_nid);
359 return -EINVAL;
360}
361
362static int hinfo_to_pin_index(struct hdmi_spec *spec,
363 struct hda_pcm_stream *hinfo)
364{
365 int pin_idx;
366
367 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100368 if (get_pcm_rec(spec, pin_idx)->stream == hinfo)
Stephen Warren384a48d2011-06-01 11:14:21 -0600369 return pin_idx;
370
371 snd_printk(KERN_WARNING "HDMI: hinfo %p not registered\n", hinfo);
372 return -EINVAL;
373}
374
375static int cvt_nid_to_cvt_index(struct hdmi_spec *spec, hda_nid_t cvt_nid)
376{
377 int cvt_idx;
378
379 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++)
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100380 if (get_cvt(spec, cvt_idx)->cvt_nid == cvt_nid)
Stephen Warren384a48d2011-06-01 11:14:21 -0600381 return cvt_idx;
382
383 snd_printk(KERN_WARNING "HDMI: cvt nid %d not registered\n", cvt_nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800384 return -EINVAL;
385}
386
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500387static int hdmi_eld_ctl_info(struct snd_kcontrol *kcontrol,
388 struct snd_ctl_elem_info *uinfo)
389{
390 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100391 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200392 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100393 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500394 int pin_idx;
395
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500396 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
397
398 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200399 per_pin = get_pin(spec, pin_idx);
400 eld = &per_pin->sink_eld;
David Henningsson68e03de2013-02-19 16:11:23 +0100401
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200402 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100403 uinfo->count = eld->eld_valid ? eld->eld_size : 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200404 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500405
406 return 0;
407}
408
409static int hdmi_eld_ctl_get(struct snd_kcontrol *kcontrol,
410 struct snd_ctl_elem_value *ucontrol)
411{
412 struct hda_codec *codec = snd_kcontrol_chip(kcontrol);
David Henningsson68e03de2013-02-19 16:11:23 +0100413 struct hdmi_spec *spec = codec->spec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200414 struct hdmi_spec_per_pin *per_pin;
David Henningsson68e03de2013-02-19 16:11:23 +0100415 struct hdmi_eld *eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500416 int pin_idx;
417
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500418 pin_idx = kcontrol->private_value;
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200419 per_pin = get_pin(spec, pin_idx);
420 eld = &per_pin->sink_eld;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500421
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200422 mutex_lock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100423 if (eld->eld_size > ARRAY_SIZE(ucontrol->value.bytes.data)) {
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200424 mutex_unlock(&per_pin->lock);
David Henningsson68e03de2013-02-19 16:11:23 +0100425 snd_BUG();
426 return -EINVAL;
427 }
428
429 memset(ucontrol->value.bytes.data, 0,
430 ARRAY_SIZE(ucontrol->value.bytes.data));
431 if (eld->eld_valid)
432 memcpy(ucontrol->value.bytes.data, eld->eld_buffer,
433 eld->eld_size);
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200434 mutex_unlock(&per_pin->lock);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500435
436 return 0;
437}
438
439static struct snd_kcontrol_new eld_bytes_ctl = {
440 .access = SNDRV_CTL_ELEM_ACCESS_READ | SNDRV_CTL_ELEM_ACCESS_VOLATILE,
441 .iface = SNDRV_CTL_ELEM_IFACE_PCM,
442 .name = "ELD",
443 .info = hdmi_eld_ctl_info,
444 .get = hdmi_eld_ctl_get,
445};
446
447static int hdmi_create_eld_ctl(struct hda_codec *codec, int pin_idx,
448 int device)
449{
450 struct snd_kcontrol *kctl;
451 struct hdmi_spec *spec = codec->spec;
452 int err;
453
454 kctl = snd_ctl_new1(&eld_bytes_ctl, codec);
455 if (!kctl)
456 return -ENOMEM;
457 kctl->private_value = pin_idx;
458 kctl->id.device = device;
459
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100460 err = snd_hda_ctl_add(codec, get_pin(spec, pin_idx)->pin_nid, kctl);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500461 if (err < 0)
462 return err;
463
Takashi Iwaibce0d2a2013-03-13 14:40:31 +0100464 get_pin(spec, pin_idx)->eld_ctl = kctl;
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -0500465 return 0;
466}
467
Wu Fengguang079d88c2010-03-08 10:44:23 +0800468#ifdef BE_PARANOID
469static void hdmi_get_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
470 int *packet_index, int *byte_index)
471{
472 int val;
473
474 val = snd_hda_codec_read(codec, pin_nid, 0,
475 AC_VERB_GET_HDMI_DIP_INDEX, 0);
476
477 *packet_index = val >> 5;
478 *byte_index = val & 0x1f;
479}
480#endif
481
482static void hdmi_set_dip_index(struct hda_codec *codec, hda_nid_t pin_nid,
483 int packet_index, int byte_index)
484{
485 int val;
486
487 val = (packet_index << 5) | (byte_index & 0x1f);
488
489 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_INDEX, val);
490}
491
492static void hdmi_write_dip_byte(struct hda_codec *codec, hda_nid_t pin_nid,
493 unsigned char val)
494{
495 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_DATA, val);
496}
497
Stephen Warren384a48d2011-06-01 11:14:21 -0600498static void hdmi_init_pin(struct hda_codec *codec, hda_nid_t pin_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800499{
500 /* Unmute */
501 if (get_wcaps(codec, pin_nid) & AC_WCAP_OUT_AMP)
502 snd_hda_codec_write(codec, pin_nid, 0,
503 AC_VERB_SET_AMP_GAIN_MUTE, AMP_OUT_UNMUTE);
Takashi Iwai6169b672012-12-14 10:22:35 +0100504 /* Enable pin out: some machines with GM965 gets broken output when
505 * the pin is disabled or changed while using with HDMI
506 */
Wu Fengguang079d88c2010-03-08 10:44:23 +0800507 snd_hda_codec_write(codec, pin_nid, 0,
Takashi Iwai6169b672012-12-14 10:22:35 +0100508 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800509}
510
Stephen Warren384a48d2011-06-01 11:14:21 -0600511static int hdmi_get_channel_count(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800512{
Stephen Warren384a48d2011-06-01 11:14:21 -0600513 return 1 + snd_hda_codec_read(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800514 AC_VERB_GET_CVT_CHAN_COUNT, 0);
515}
516
517static void hdmi_set_channel_count(struct hda_codec *codec,
Stephen Warren384a48d2011-06-01 11:14:21 -0600518 hda_nid_t cvt_nid, int chs)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800519{
Stephen Warren384a48d2011-06-01 11:14:21 -0600520 if (chs != hdmi_get_channel_count(codec, cvt_nid))
521 snd_hda_codec_write(codec, cvt_nid, 0,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800522 AC_VERB_SET_CVT_CHAN_COUNT, chs - 1);
523}
524
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200525/*
526 * ELD proc files
527 */
528
529#ifdef CONFIG_PROC_FS
530static void print_eld_info(struct snd_info_entry *entry,
531 struct snd_info_buffer *buffer)
532{
533 struct hdmi_spec_per_pin *per_pin = entry->private_data;
534
535 mutex_lock(&per_pin->lock);
536 snd_hdmi_print_eld_info(&per_pin->sink_eld, buffer);
537 mutex_unlock(&per_pin->lock);
538}
539
540static void write_eld_info(struct snd_info_entry *entry,
541 struct snd_info_buffer *buffer)
542{
543 struct hdmi_spec_per_pin *per_pin = entry->private_data;
544
545 mutex_lock(&per_pin->lock);
546 snd_hdmi_write_eld_info(&per_pin->sink_eld, buffer);
547 mutex_unlock(&per_pin->lock);
548}
549
550static int eld_proc_new(struct hdmi_spec_per_pin *per_pin, int index)
551{
552 char name[32];
553 struct hda_codec *codec = per_pin->codec;
554 struct snd_info_entry *entry;
555 int err;
556
557 snprintf(name, sizeof(name), "eld#%d.%d", codec->addr, index);
558 err = snd_card_proc_new(codec->bus->card, name, &entry);
559 if (err < 0)
560 return err;
561
562 snd_info_set_text_ops(entry, per_pin, print_eld_info);
563 entry->c.text.write = write_eld_info;
564 entry->mode |= S_IWUSR;
565 per_pin->proc_entry = entry;
566
567 return 0;
568}
569
570static void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
571{
572 if (!per_pin->codec->bus->shutdown && per_pin->proc_entry) {
573 snd_device_free(per_pin->codec->bus->card, per_pin->proc_entry);
574 per_pin->proc_entry = NULL;
575 }
576}
577#else
Takashi Iwaib55447a2013-10-21 16:31:45 +0200578static inline int eld_proc_new(struct hdmi_spec_per_pin *per_pin,
579 int index)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200580{
581 return 0;
582}
Takashi Iwaib55447a2013-10-21 16:31:45 +0200583static inline void eld_proc_free(struct hdmi_spec_per_pin *per_pin)
Takashi Iwaia4e9a382013-10-17 18:21:12 +0200584{
585}
586#endif
Wu Fengguang079d88c2010-03-08 10:44:23 +0800587
588/*
589 * Channel mapping routines
590 */
591
592/*
593 * Compute derived values in channel_allocations[].
594 */
595static void init_channel_allocations(void)
596{
597 int i, j;
598 struct cea_channel_speaker_allocation *p;
599
600 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
601 p = channel_allocations + i;
602 p->channels = 0;
603 p->spk_mask = 0;
604 for (j = 0; j < ARRAY_SIZE(p->speakers); j++)
605 if (p->speakers[j]) {
606 p->channels++;
607 p->spk_mask |= p->speakers[j];
608 }
609 }
610}
611
Wang Xingchao72357c72012-09-06 10:02:36 +0800612static int get_channel_allocation_order(int ca)
613{
614 int i;
615
616 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
617 if (channel_allocations[i].ca_index == ca)
618 break;
619 }
620 return i;
621}
622
Wu Fengguang079d88c2010-03-08 10:44:23 +0800623/*
624 * The transformation takes two steps:
625 *
626 * eld->spk_alloc => (eld_speaker_allocation_bits[]) => spk_mask
627 * spk_mask => (channel_allocations[]) => ai->CA
628 *
629 * TODO: it could select the wrong CA from multiple candidates.
630*/
Stephen Warren384a48d2011-06-01 11:14:21 -0600631static int hdmi_channel_allocation(struct hdmi_eld *eld, int channels)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800632{
Wu Fengguang079d88c2010-03-08 10:44:23 +0800633 int i;
Wu Fengguang53d7d692010-09-21 14:25:49 +0800634 int ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800635 int spk_mask = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800636 char buf[SND_PRINT_CHANNEL_ALLOCATION_ADVISED_BUFSIZE];
637
638 /*
639 * CA defaults to 0 for basic stereo audio
640 */
641 if (channels <= 2)
642 return 0;
643
Wu Fengguang079d88c2010-03-08 10:44:23 +0800644 /*
645 * expand ELD's speaker allocation mask
646 *
647 * ELD tells the speaker mask in a compact(paired) form,
648 * expand ELD's notions to match the ones used by Audio InfoFrame.
649 */
650 for (i = 0; i < ARRAY_SIZE(eld_speaker_allocation_bits); i++) {
David Henningsson1613d6b2013-02-19 16:11:24 +0100651 if (eld->info.spk_alloc & (1 << i))
Wu Fengguang079d88c2010-03-08 10:44:23 +0800652 spk_mask |= eld_speaker_allocation_bits[i];
653 }
654
655 /* search for the first working match in the CA table */
656 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
657 if (channels == channel_allocations[i].channels &&
658 (spk_mask & channel_allocations[i].spk_mask) ==
659 channel_allocations[i].spk_mask) {
Wu Fengguang53d7d692010-09-21 14:25:49 +0800660 ca = channel_allocations[i].ca_index;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800661 break;
662 }
663 }
664
Anssi Hannula18e39182013-09-01 14:36:47 +0300665 if (!ca) {
666 /* if there was no match, select the regular ALSA channel
667 * allocation with the matching number of channels */
668 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
669 if (channels == channel_allocations[i].channels) {
670 ca = channel_allocations[i].ca_index;
671 break;
672 }
673 }
674 }
675
David Henningsson1613d6b2013-02-19 16:11:24 +0100676 snd_print_channel_allocation(eld->info.spk_alloc, buf, sizeof(buf));
Wu Fengguang2abbf432010-03-08 10:45:38 +0800677 snd_printdd("HDMI: select CA 0x%x for %d-channel allocation: %s\n",
Wu Fengguang53d7d692010-09-21 14:25:49 +0800678 ca, channels, buf);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800679
Wu Fengguang53d7d692010-09-21 14:25:49 +0800680 return ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800681}
682
683static void hdmi_debug_channel_mapping(struct hda_codec *codec,
684 hda_nid_t pin_nid)
685{
686#ifdef CONFIG_SND_DEBUG_VERBOSE
Anssi Hannula307229d2013-10-24 21:10:34 +0300687 struct hdmi_spec *spec = codec->spec;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800688 int i;
Anssi Hannula307229d2013-10-24 21:10:34 +0300689 int channel;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800690
691 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300692 channel = spec->ops.pin_get_slot_channel(codec, pin_nid, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800693 printk(KERN_DEBUG "HDMI: ASP channel %d => slot %d\n",
Anssi Hannula307229d2013-10-24 21:10:34 +0300694 channel, i);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800695 }
696#endif
697}
698
Takashi Iwaid45e6882012-07-31 11:36:00 +0200699static void hdmi_std_setup_channel_mapping(struct hda_codec *codec,
Wu Fengguang079d88c2010-03-08 10:44:23 +0800700 hda_nid_t pin_nid,
Wang Xingchao433968d2012-09-06 10:02:37 +0800701 bool non_pcm,
Wu Fengguang53d7d692010-09-21 14:25:49 +0800702 int ca)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800703{
Anssi Hannula307229d2013-10-24 21:10:34 +0300704 struct hdmi_spec *spec = codec->spec;
Anssi Hannula90f28002013-10-05 02:25:39 +0300705 struct cea_channel_speaker_allocation *ch_alloc;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800706 int i;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800707 int err;
Wang Xingchao72357c72012-09-06 10:02:36 +0800708 int order;
Wang Xingchao433968d2012-09-06 10:02:37 +0800709 int non_pcm_mapping[8];
Wu Fengguang079d88c2010-03-08 10:44:23 +0800710
Wang Xingchao72357c72012-09-06 10:02:36 +0800711 order = get_channel_allocation_order(ca);
Anssi Hannula90f28002013-10-05 02:25:39 +0300712 ch_alloc = &channel_allocations[order];
Wang Xingchao433968d2012-09-06 10:02:37 +0800713
Wu Fengguang079d88c2010-03-08 10:44:23 +0800714 if (hdmi_channel_mapping[ca][1] == 0) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300715 int hdmi_slot = 0;
716 /* fill actual channel mappings in ALSA channel (i) order */
717 for (i = 0; i < ch_alloc->channels; i++) {
718 while (!ch_alloc->speakers[7 - hdmi_slot] && !WARN_ON(hdmi_slot >= 8))
719 hdmi_slot++; /* skip zero slots */
720
721 hdmi_channel_mapping[ca][i] = (i << 4) | hdmi_slot++;
722 }
723 /* fill the rest of the slots with ALSA channel 0xf */
724 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++)
725 if (!ch_alloc->speakers[7 - hdmi_slot])
726 hdmi_channel_mapping[ca][i++] = (0xf << 4) | hdmi_slot;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800727 }
728
Wang Xingchao433968d2012-09-06 10:02:37 +0800729 if (non_pcm) {
Anssi Hannula90f28002013-10-05 02:25:39 +0300730 for (i = 0; i < ch_alloc->channels; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300731 non_pcm_mapping[i] = (i << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800732 for (; i < 8; i++)
Anssi Hannula11f7c522013-10-05 02:25:41 +0300733 non_pcm_mapping[i] = (0xf << 4) | i;
Wang Xingchao433968d2012-09-06 10:02:37 +0800734 }
735
Wu Fengguang079d88c2010-03-08 10:44:23 +0800736 for (i = 0; i < 8; i++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300737 int slotsetup = non_pcm ? non_pcm_mapping[i] : hdmi_channel_mapping[ca][i];
738 int hdmi_slot = slotsetup & 0x0f;
739 int channel = (slotsetup & 0xf0) >> 4;
740 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot, channel);
Wu Fengguang079d88c2010-03-08 10:44:23 +0800741 if (err) {
Wu Fengguang2abbf432010-03-08 10:45:38 +0800742 snd_printdd(KERN_NOTICE
743 "HDMI: channel mapping failed\n");
Wu Fengguang079d88c2010-03-08 10:44:23 +0800744 break;
745 }
746 }
Wu Fengguang079d88c2010-03-08 10:44:23 +0800747}
748
Takashi Iwaid45e6882012-07-31 11:36:00 +0200749struct channel_map_table {
750 unsigned char map; /* ALSA API channel map position */
Takashi Iwaid45e6882012-07-31 11:36:00 +0200751 int spk_mask; /* speaker position bit mask */
752};
753
754static struct channel_map_table map_tables[] = {
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300755 { SNDRV_CHMAP_FL, FL },
756 { SNDRV_CHMAP_FR, FR },
757 { SNDRV_CHMAP_RL, RL },
758 { SNDRV_CHMAP_RR, RR },
759 { SNDRV_CHMAP_LFE, LFE },
760 { SNDRV_CHMAP_FC, FC },
761 { SNDRV_CHMAP_RLC, RLC },
762 { SNDRV_CHMAP_RRC, RRC },
763 { SNDRV_CHMAP_RC, RC },
764 { SNDRV_CHMAP_FLC, FLC },
765 { SNDRV_CHMAP_FRC, FRC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200766 { SNDRV_CHMAP_TFL, FLH },
767 { SNDRV_CHMAP_TFR, FRH },
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300768 { SNDRV_CHMAP_FLW, FLW },
769 { SNDRV_CHMAP_FRW, FRW },
770 { SNDRV_CHMAP_TC, TC },
Anssi Hannula94908a32013-11-10 21:24:04 +0200771 { SNDRV_CHMAP_TFC, FCH },
Takashi Iwaid45e6882012-07-31 11:36:00 +0200772 {} /* terminator */
773};
774
775/* from ALSA API channel position to speaker bit mask */
776static int to_spk_mask(unsigned char c)
777{
778 struct channel_map_table *t = map_tables;
779 for (; t->map; t++) {
780 if (t->map == c)
781 return t->spk_mask;
782 }
783 return 0;
784}
785
786/* from ALSA API channel position to CEA slot */
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300787static int to_cea_slot(int ordered_ca, unsigned char pos)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200788{
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300789 int mask = to_spk_mask(pos);
790 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200791
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300792 if (mask) {
793 for (i = 0; i < 8; i++) {
794 if (channel_allocations[ordered_ca].speakers[7 - i] == mask)
795 return i;
796 }
Takashi Iwaid45e6882012-07-31 11:36:00 +0200797 }
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300798
799 return -1;
Takashi Iwaid45e6882012-07-31 11:36:00 +0200800}
801
802/* from speaker bit mask to ALSA API channel position */
803static int spk_to_chmap(int spk)
804{
805 struct channel_map_table *t = map_tables;
806 for (; t->map; t++) {
807 if (t->spk_mask == spk)
808 return t->map;
809 }
810 return 0;
811}
812
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300813/* from CEA slot to ALSA API channel position */
814static int from_cea_slot(int ordered_ca, unsigned char slot)
815{
816 int mask = channel_allocations[ordered_ca].speakers[7 - slot];
817
818 return spk_to_chmap(mask);
819}
820
Takashi Iwaid45e6882012-07-31 11:36:00 +0200821/* get the CA index corresponding to the given ALSA API channel map */
822static int hdmi_manual_channel_allocation(int chs, unsigned char *map)
823{
824 int i, spks = 0, spk_mask = 0;
825
826 for (i = 0; i < chs; i++) {
827 int mask = to_spk_mask(map[i]);
828 if (mask) {
829 spk_mask |= mask;
830 spks++;
831 }
832 }
833
834 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++) {
835 if ((chs == channel_allocations[i].channels ||
836 spks == channel_allocations[i].channels) &&
837 (spk_mask & channel_allocations[i].spk_mask) ==
838 channel_allocations[i].spk_mask)
839 return channel_allocations[i].ca_index;
840 }
841 return -1;
842}
843
844/* set up the channel slots for the given ALSA API channel map */
845static int hdmi_manual_setup_channel_mapping(struct hda_codec *codec,
846 hda_nid_t pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300847 int chs, unsigned char *map,
848 int ca)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200849{
Anssi Hannula307229d2013-10-24 21:10:34 +0300850 struct hdmi_spec *spec = codec->spec;
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300851 int ordered_ca = get_channel_allocation_order(ca);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300852 int alsa_pos, hdmi_slot;
853 int assignments[8] = {[0 ... 7] = 0xf};
854
855 for (alsa_pos = 0; alsa_pos < chs; alsa_pos++) {
856
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300857 hdmi_slot = to_cea_slot(ordered_ca, map[alsa_pos]);
Anssi Hannula11f7c522013-10-05 02:25:41 +0300858
859 if (hdmi_slot < 0)
860 continue; /* unassigned channel */
861
862 assignments[hdmi_slot] = alsa_pos;
863 }
864
865 for (hdmi_slot = 0; hdmi_slot < 8; hdmi_slot++) {
Anssi Hannula307229d2013-10-24 21:10:34 +0300866 int err;
Anssi Hannula11f7c522013-10-05 02:25:41 +0300867
Anssi Hannula307229d2013-10-24 21:10:34 +0300868 err = spec->ops.pin_set_slot_channel(codec, pin_nid, hdmi_slot,
869 assignments[hdmi_slot]);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200870 if (err)
871 return -EINVAL;
872 }
873 return 0;
874}
875
876/* store ALSA API channel map from the current default map */
877static void hdmi_setup_fake_chmap(unsigned char *map, int ca)
878{
879 int i;
Anssi Hannula56cac412013-10-05 02:25:38 +0300880 int ordered_ca = get_channel_allocation_order(ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200881 for (i = 0; i < 8; i++) {
Anssi Hannula56cac412013-10-05 02:25:38 +0300882 if (i < channel_allocations[ordered_ca].channels)
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300883 map[i] = from_cea_slot(ordered_ca, hdmi_channel_mapping[ca][i] & 0x0f);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200884 else
885 map[i] = 0;
886 }
887}
888
889static void hdmi_setup_channel_mapping(struct hda_codec *codec,
890 hda_nid_t pin_nid, bool non_pcm, int ca,
Anssi Hannula20608732013-02-03 17:55:45 +0200891 int channels, unsigned char *map,
892 bool chmap_set)
Takashi Iwaid45e6882012-07-31 11:36:00 +0200893{
Anssi Hannula20608732013-02-03 17:55:45 +0200894 if (!non_pcm && chmap_set) {
Takashi Iwaid45e6882012-07-31 11:36:00 +0200895 hdmi_manual_setup_channel_mapping(codec, pin_nid,
Anssi Hannulaa5b7d512013-10-05 02:25:42 +0300896 channels, map, ca);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200897 } else {
898 hdmi_std_setup_channel_mapping(codec, pin_nid, non_pcm, ca);
899 hdmi_setup_fake_chmap(map, ca);
900 }
Anssi Hannula980b2492013-10-05 02:25:44 +0300901
902 hdmi_debug_channel_mapping(codec, pin_nid);
Takashi Iwaid45e6882012-07-31 11:36:00 +0200903}
Wu Fengguang079d88c2010-03-08 10:44:23 +0800904
Anssi Hannula307229d2013-10-24 21:10:34 +0300905static int hdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
906 int asp_slot, int channel)
907{
908 return snd_hda_codec_write(codec, pin_nid, 0,
909 AC_VERB_SET_HDMI_CHAN_SLOT,
910 (channel << 4) | asp_slot);
911}
912
913static int hdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
914 int asp_slot)
915{
916 return (snd_hda_codec_read(codec, pin_nid, 0,
917 AC_VERB_GET_HDMI_CHAN_SLOT,
918 asp_slot) & 0xf0) >> 4;
919}
920
Wu Fengguang079d88c2010-03-08 10:44:23 +0800921/*
922 * Audio InfoFrame routines
923 */
924
925/*
926 * Enable Audio InfoFrame Transmission
927 */
928static void hdmi_start_infoframe_trans(struct hda_codec *codec,
929 hda_nid_t pin_nid)
930{
931 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
932 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
933 AC_DIPXMIT_BEST);
934}
935
936/*
937 * Disable Audio InfoFrame Transmission
938 */
939static void hdmi_stop_infoframe_trans(struct hda_codec *codec,
940 hda_nid_t pin_nid)
941{
942 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
943 snd_hda_codec_write(codec, pin_nid, 0, AC_VERB_SET_HDMI_DIP_XMIT,
944 AC_DIPXMIT_DISABLE);
945}
946
947static void hdmi_debug_dip_size(struct hda_codec *codec, hda_nid_t pin_nid)
948{
949#ifdef CONFIG_SND_DEBUG_VERBOSE
950 int i;
951 int size;
952
953 size = snd_hdmi_get_eld_size(codec, pin_nid);
954 printk(KERN_DEBUG "HDMI: ELD buf size is %d\n", size);
955
956 for (i = 0; i < 8; i++) {
957 size = snd_hda_codec_read(codec, pin_nid, 0,
958 AC_VERB_GET_HDMI_DIP_SIZE, i);
959 printk(KERN_DEBUG "HDMI: DIP GP[%d] buf size is %d\n", i, size);
960 }
961#endif
962}
963
964static void hdmi_clear_dip_buffers(struct hda_codec *codec, hda_nid_t pin_nid)
965{
966#ifdef BE_PARANOID
967 int i, j;
968 int size;
969 int pi, bi;
970 for (i = 0; i < 8; i++) {
971 size = snd_hda_codec_read(codec, pin_nid, 0,
972 AC_VERB_GET_HDMI_DIP_SIZE, i);
973 if (size == 0)
974 continue;
975
976 hdmi_set_dip_index(codec, pin_nid, i, 0x0);
977 for (j = 1; j < 1000; j++) {
978 hdmi_write_dip_byte(codec, pin_nid, 0x0);
979 hdmi_get_dip_index(codec, pin_nid, &pi, &bi);
980 if (pi != i)
981 snd_printd(KERN_INFO "dip index %d: %d != %d\n",
982 bi, pi, i);
983 if (bi == 0) /* byte index wrapped around */
984 break;
985 }
986 snd_printd(KERN_INFO
987 "HDMI: DIP GP[%d] buf reported size=%d, written=%d\n",
988 i, size, j);
989 }
990#endif
991}
992
Wu Fengguang53d7d692010-09-21 14:25:49 +0800993static void hdmi_checksum_audio_infoframe(struct hdmi_audio_infoframe *hdmi_ai)
Wu Fengguang079d88c2010-03-08 10:44:23 +0800994{
Wu Fengguang53d7d692010-09-21 14:25:49 +0800995 u8 *bytes = (u8 *)hdmi_ai;
Wu Fengguang079d88c2010-03-08 10:44:23 +0800996 u8 sum = 0;
997 int i;
998
Wu Fengguang53d7d692010-09-21 14:25:49 +0800999 hdmi_ai->checksum = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001000
Wu Fengguang53d7d692010-09-21 14:25:49 +08001001 for (i = 0; i < sizeof(*hdmi_ai); i++)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001002 sum += bytes[i];
1003
Wu Fengguang53d7d692010-09-21 14:25:49 +08001004 hdmi_ai->checksum = -sum;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001005}
1006
1007static void hdmi_fill_audio_infoframe(struct hda_codec *codec,
1008 hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001009 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001010{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001011 int i;
1012
1013 hdmi_debug_dip_size(codec, pin_nid);
1014 hdmi_clear_dip_buffers(codec, pin_nid); /* be paranoid */
1015
Wu Fengguang079d88c2010-03-08 10:44:23 +08001016 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001017 for (i = 0; i < size; i++)
1018 hdmi_write_dip_byte(codec, pin_nid, dip[i]);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001019}
1020
1021static bool hdmi_infoframe_uptodate(struct hda_codec *codec, hda_nid_t pin_nid,
Wu Fengguang53d7d692010-09-21 14:25:49 +08001022 u8 *dip, int size)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001023{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001024 u8 val;
1025 int i;
1026
1027 if (snd_hda_codec_read(codec, pin_nid, 0, AC_VERB_GET_HDMI_DIP_XMIT, 0)
1028 != AC_DIPXMIT_BEST)
1029 return false;
1030
1031 hdmi_set_dip_index(codec, pin_nid, 0x0, 0x0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001032 for (i = 0; i < size; i++) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001033 val = snd_hda_codec_read(codec, pin_nid, 0,
1034 AC_VERB_GET_HDMI_DIP_DATA, 0);
Wu Fengguang53d7d692010-09-21 14:25:49 +08001035 if (val != dip[i])
Wu Fengguang079d88c2010-03-08 10:44:23 +08001036 return false;
1037 }
1038
1039 return true;
1040}
1041
Anssi Hannula307229d2013-10-24 21:10:34 +03001042static void hdmi_pin_setup_infoframe(struct hda_codec *codec,
1043 hda_nid_t pin_nid,
1044 int ca, int active_channels,
1045 int conn_type)
1046{
1047 union audio_infoframe ai;
1048
1049 if (conn_type == 0) { /* HDMI */
1050 struct hdmi_audio_infoframe *hdmi_ai = &ai.hdmi;
1051
1052 hdmi_ai->type = 0x84;
1053 hdmi_ai->ver = 0x01;
1054 hdmi_ai->len = 0x0a;
1055 hdmi_ai->CC02_CT47 = active_channels - 1;
1056 hdmi_ai->CA = ca;
1057 hdmi_checksum_audio_infoframe(hdmi_ai);
1058 } else if (conn_type == 1) { /* DisplayPort */
1059 struct dp_audio_infoframe *dp_ai = &ai.dp;
1060
1061 dp_ai->type = 0x84;
1062 dp_ai->len = 0x1b;
1063 dp_ai->ver = 0x11 << 2;
1064 dp_ai->CC02_CT47 = active_channels - 1;
1065 dp_ai->CA = ca;
1066 } else {
1067 snd_printd("HDMI: unknown connection type at pin %d\n",
1068 pin_nid);
1069 return;
1070 }
1071
1072 /*
1073 * sizeof(ai) is used instead of sizeof(*hdmi_ai) or
1074 * sizeof(*dp_ai) to avoid partial match/update problems when
1075 * the user switches between HDMI/DP monitors.
1076 */
1077 if (!hdmi_infoframe_uptodate(codec, pin_nid, ai.bytes,
1078 sizeof(ai))) {
1079 snd_printdd("hdmi_pin_setup_infoframe: "
1080 "pin=%d channels=%d ca=0x%02x\n",
1081 pin_nid,
1082 active_channels, ca);
1083 hdmi_stop_infoframe_trans(codec, pin_nid);
1084 hdmi_fill_audio_infoframe(codec, pin_nid,
1085 ai.bytes, sizeof(ai));
1086 hdmi_start_infoframe_trans(codec, pin_nid);
1087 }
1088}
1089
Takashi Iwaib0540872013-09-02 12:33:02 +02001090static void hdmi_setup_audio_infoframe(struct hda_codec *codec,
1091 struct hdmi_spec_per_pin *per_pin,
1092 bool non_pcm)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001093{
Anssi Hannula307229d2013-10-24 21:10:34 +03001094 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001095 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwaib0540872013-09-02 12:33:02 +02001096 int channels = per_pin->channels;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001097 int active_channels;
Stephen Warren384a48d2011-06-01 11:14:21 -06001098 struct hdmi_eld *eld;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001099 int ca, ordered_ca;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001100
Takashi Iwaib0540872013-09-02 12:33:02 +02001101 if (!channels)
1102 return;
1103
Mengdong Lin58f7d282013-09-04 16:37:12 -04001104 if (is_haswell(codec))
1105 snd_hda_codec_write(codec, pin_nid, 0,
1106 AC_VERB_SET_AMP_GAIN_MUTE,
1107 AMP_OUT_UNMUTE);
1108
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001109 eld = &per_pin->sink_eld;
Stephen Warren384a48d2011-06-01 11:14:21 -06001110 if (!eld->monitor_present)
1111 return;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001112
Takashi Iwaid45e6882012-07-31 11:36:00 +02001113 if (!non_pcm && per_pin->chmap_set)
1114 ca = hdmi_manual_channel_allocation(channels, per_pin->chmap);
1115 else
1116 ca = hdmi_channel_allocation(eld, channels);
1117 if (ca < 0)
1118 ca = 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001119
Anssi Hannula1df5a062013-10-05 02:25:40 +03001120 ordered_ca = get_channel_allocation_order(ca);
1121 active_channels = channel_allocations[ordered_ca].channels;
1122
1123 hdmi_set_channel_count(codec, per_pin->cvt_nid, active_channels);
1124
Stephen Warren384a48d2011-06-01 11:14:21 -06001125 /*
Anssi Hannula39edac72013-10-07 19:24:52 +03001126 * always configure channel mapping, it may have been changed by the
1127 * user in the meantime
1128 */
1129 hdmi_setup_channel_mapping(codec, pin_nid, non_pcm, ca,
1130 channels, per_pin->chmap,
1131 per_pin->chmap_set);
1132
Anssi Hannula307229d2013-10-24 21:10:34 +03001133 spec->ops.pin_setup_infoframe(codec, pin_nid, ca, active_channels,
1134 eld->info.conn_type);
Wang Xingchao433968d2012-09-06 10:02:37 +08001135
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001136 per_pin->non_pcm = non_pcm;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001137}
1138
Wu Fengguang079d88c2010-03-08 10:44:23 +08001139/*
1140 * Unsolicited events
1141 */
1142
Takashi Iwaiefe47102013-11-07 13:38:23 +01001143static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll);
Takashi Iwai38faddb2010-07-28 14:21:55 +02001144
Wu Fengguang079d88c2010-03-08 10:44:23 +08001145static void hdmi_intrinsic_event(struct hda_codec *codec, unsigned int res)
1146{
1147 struct hdmi_spec *spec = codec->spec;
Takashi Iwai3a938972011-10-28 01:16:55 +02001148 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1149 int pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001150 int pin_idx;
Takashi Iwai3a938972011-10-28 01:16:55 +02001151 struct hda_jack_tbl *jack;
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001152 int dev_entry = (res & AC_UNSOL_RES_DE) >> AC_UNSOL_RES_DE_SHIFT;
Takashi Iwai3a938972011-10-28 01:16:55 +02001153
1154 jack = snd_hda_jack_tbl_get_from_tag(codec, tag);
1155 if (!jack)
1156 return;
1157 pin_nid = jack->nid;
1158 jack->jack_dirty = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001159
Fengguang Wufae3d882012-04-10 17:00:35 +08001160 _snd_printd(SND_PR_VERBOSE,
Mengdong Lin2e59e5a2013-08-26 21:35:49 -04001161 "HDMI hot plug event: Codec=%d Pin=%d Device=%d Inactive=%d Presence_Detect=%d ELD_Valid=%d\n",
1162 codec->addr, pin_nid, dev_entry, !!(res & AC_UNSOL_RES_IA),
Fengguang Wufae3d882012-04-10 17:00:35 +08001163 !!(res & AC_UNSOL_RES_PD), !!(res & AC_UNSOL_RES_ELDV));
Wu Fengguang079d88c2010-03-08 10:44:23 +08001164
Stephen Warren384a48d2011-06-01 11:14:21 -06001165 pin_idx = pin_nid_to_pin_index(spec, pin_nid);
1166 if (pin_idx < 0)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001167 return;
1168
Takashi Iwaiefe47102013-11-07 13:38:23 +01001169 if (hdmi_present_sense(get_pin(spec, pin_idx), 1))
1170 snd_hda_jack_report_sync(codec);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001171}
1172
1173static void hdmi_non_intrinsic_event(struct hda_codec *codec, unsigned int res)
1174{
1175 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1176 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1177 int cp_state = !!(res & AC_UNSOL_RES_CP_STATE);
1178 int cp_ready = !!(res & AC_UNSOL_RES_CP_READY);
1179
1180 printk(KERN_INFO
Takashi Iwaie9ea8e82012-06-21 11:41:05 +02001181 "HDMI CP event: CODEC=%d TAG=%d SUBTAG=0x%x CP_STATE=%d CP_READY=%d\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001182 codec->addr,
Wu Fengguang079d88c2010-03-08 10:44:23 +08001183 tag,
1184 subtag,
1185 cp_state,
1186 cp_ready);
1187
1188 /* TODO */
1189 if (cp_state)
1190 ;
1191 if (cp_ready)
1192 ;
1193}
1194
1195
1196static void hdmi_unsol_event(struct hda_codec *codec, unsigned int res)
1197{
Wu Fengguang079d88c2010-03-08 10:44:23 +08001198 int tag = res >> AC_UNSOL_RES_TAG_SHIFT;
1199 int subtag = (res & AC_UNSOL_RES_SUBTAG) >> AC_UNSOL_RES_SUBTAG_SHIFT;
1200
Takashi Iwai3a938972011-10-28 01:16:55 +02001201 if (!snd_hda_jack_tbl_get_from_tag(codec, tag)) {
Wu Fengguang079d88c2010-03-08 10:44:23 +08001202 snd_printd(KERN_INFO "Unexpected HDMI event tag 0x%x\n", tag);
1203 return;
1204 }
1205
1206 if (subtag == 0)
1207 hdmi_intrinsic_event(codec, res);
1208 else
1209 hdmi_non_intrinsic_event(codec, res);
1210}
1211
Mengdong Lin58f7d282013-09-04 16:37:12 -04001212static void haswell_verify_D0(struct hda_codec *codec,
Wang Xingchao53b434f2013-06-18 10:41:53 +08001213 hda_nid_t cvt_nid, hda_nid_t nid)
David Henningsson83f26ad2013-04-10 12:26:07 +02001214{
Mengdong Lin58f7d282013-09-04 16:37:12 -04001215 int pwr;
David Henningsson83f26ad2013-04-10 12:26:07 +02001216
Wang Xingchao53b434f2013-06-18 10:41:53 +08001217 /* For Haswell, the converter 1/2 may keep in D3 state after bootup,
1218 * thus pins could only choose converter 0 for use. Make sure the
1219 * converters are in correct power state */
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001220 if (!snd_hda_check_power_state(codec, cvt_nid, AC_PWRST_D0))
Wang Xingchao53b434f2013-06-18 10:41:53 +08001221 snd_hda_codec_write(codec, cvt_nid, 0, AC_VERB_SET_POWER_STATE, AC_PWRST_D0);
1222
Takashi Iwaifd678ca2013-06-18 16:28:36 +02001223 if (!snd_hda_check_power_state(codec, nid, AC_PWRST_D0)) {
David Henningsson83f26ad2013-04-10 12:26:07 +02001224 snd_hda_codec_write(codec, nid, 0, AC_VERB_SET_POWER_STATE,
1225 AC_PWRST_D0);
1226 msleep(40);
1227 pwr = snd_hda_codec_read(codec, nid, 0, AC_VERB_GET_POWER_STATE, 0);
1228 pwr = (pwr & AC_PWRST_ACTUAL) >> AC_PWRST_ACTUAL_SHIFT;
1229 snd_printd("Haswell HDMI audio: Power for pin 0x%x is now D%d\n", nid, pwr);
1230 }
David Henningsson83f26ad2013-04-10 12:26:07 +02001231}
1232
Wu Fengguang079d88c2010-03-08 10:44:23 +08001233/*
1234 * Callbacks
1235 */
1236
Takashi Iwai92f10b32010-08-03 14:21:00 +02001237/* HBR should be Non-PCM, 8 channels */
1238#define is_hbr_format(format) \
1239 ((format & AC_FMT_TYPE_NON_PCM) && (format & AC_FMT_CHAN_MASK) == 7)
1240
Anssi Hannula307229d2013-10-24 21:10:34 +03001241static int hdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
1242 bool hbr)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001243{
Anssi Hannula307229d2013-10-24 21:10:34 +03001244 int pinctl, new_pinctl;
David Henningsson83f26ad2013-04-10 12:26:07 +02001245
Stephen Warren384a48d2011-06-01 11:14:21 -06001246 if (snd_hda_query_pin_caps(codec, pin_nid) & AC_PINCAP_HBR) {
1247 pinctl = snd_hda_codec_read(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001248 AC_VERB_GET_PIN_WIDGET_CONTROL, 0);
1249
Anssi Hannula13122e62013-11-10 20:56:10 +02001250 if (pinctl < 0)
1251 return hbr ? -EINVAL : 0;
1252
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001253 new_pinctl = pinctl & ~AC_PINCTL_EPT;
Anssi Hannula307229d2013-10-24 21:10:34 +03001254 if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001255 new_pinctl |= AC_PINCTL_EPT_HBR;
1256 else
1257 new_pinctl |= AC_PINCTL_EPT_NATIVE;
1258
Anssi Hannula307229d2013-10-24 21:10:34 +03001259 snd_printdd("hdmi_pin_hbr_setup: "
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001260 "NID=0x%x, %spinctl=0x%x\n",
Stephen Warren384a48d2011-06-01 11:14:21 -06001261 pin_nid,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001262 pinctl == new_pinctl ? "" : "new-",
1263 new_pinctl);
1264
1265 if (pinctl != new_pinctl)
Stephen Warren384a48d2011-06-01 11:14:21 -06001266 snd_hda_codec_write(codec, pin_nid, 0,
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001267 AC_VERB_SET_PIN_WIDGET_CONTROL,
1268 new_pinctl);
Anssi Hannula307229d2013-10-24 21:10:34 +03001269 } else if (hbr)
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001270 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001271
1272 return 0;
1273}
1274
1275static int hdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
1276 hda_nid_t pin_nid, u32 stream_tag, int format)
1277{
1278 struct hdmi_spec *spec = codec->spec;
1279 int err;
1280
1281 if (is_haswell(codec))
1282 haswell_verify_D0(codec, cvt_nid, pin_nid);
1283
1284 err = spec->ops.pin_hbr_setup(codec, pin_nid, is_hbr_format(format));
1285
1286 if (err) {
1287 snd_printdd("hdmi_setup_stream: HBR is not supported\n");
1288 return err;
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001289 }
Wu Fengguang079d88c2010-03-08 10:44:23 +08001290
Stephen Warren384a48d2011-06-01 11:14:21 -06001291 snd_hda_codec_setup_stream(codec, cvt_nid, stream_tag, 0, format);
Anssi Hannulaea87d1c2010-08-03 13:28:58 +03001292 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001293}
1294
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001295static int hdmi_choose_cvt(struct hda_codec *codec,
1296 int pin_idx, int *cvt_id, int *mux_id)
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001297{
1298 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001299 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001300 struct hdmi_spec_per_cvt *per_cvt = NULL;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001301 int cvt_idx, mux_idx = 0;
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001302
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001303 per_pin = get_pin(spec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001304
Stephen Warren384a48d2011-06-01 11:14:21 -06001305 /* Dynamically assign converter to stream */
1306 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001307 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001308
1309 /* Must not already be assigned */
1310 if (per_cvt->assigned)
1311 continue;
1312 /* Must be in pin's mux's list of converters */
1313 for (mux_idx = 0; mux_idx < per_pin->num_mux_nids; mux_idx++)
1314 if (per_pin->mux_nids[mux_idx] == per_cvt->cvt_nid)
1315 break;
1316 /* Not in mux list */
1317 if (mux_idx == per_pin->num_mux_nids)
1318 continue;
1319 break;
1320 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001321
Stephen Warren384a48d2011-06-01 11:14:21 -06001322 /* No free converters */
1323 if (cvt_idx == spec->num_cvts)
1324 return -ENODEV;
1325
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001326 if (cvt_id)
1327 *cvt_id = cvt_idx;
1328 if (mux_id)
1329 *mux_id = mux_idx;
1330
1331 return 0;
1332}
1333
Mengdong Lin300016b2013-11-04 01:13:13 -05001334/* Intel HDMI workaround to fix audio routing issue:
1335 * For some Intel display codecs, pins share the same connection list.
1336 * So a conveter can be selected by multiple pins and playback on any of these
1337 * pins will generate sound on the external display, because audio flows from
1338 * the same converter to the display pipeline. Also muting one pin may make
1339 * other pins have no sound output.
1340 * So this function assures that an assigned converter for a pin is not selected
1341 * by any other pins.
1342 */
1343static void intel_not_share_assigned_cvt(struct hda_codec *codec,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001344 hda_nid_t pin_nid, int mux_idx)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001345{
1346 struct hdmi_spec *spec = codec->spec;
Mengdong Linf82d7d12013-09-21 20:34:45 -04001347 hda_nid_t nid, end_nid;
1348 int cvt_idx, curr;
1349 struct hdmi_spec_per_cvt *per_cvt;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001350
Mengdong Linf82d7d12013-09-21 20:34:45 -04001351 /* configure all pins, including "no physical connection" ones */
1352 end_nid = codec->start_nid + codec->num_nodes;
1353 for (nid = codec->start_nid; nid < end_nid; nid++) {
1354 unsigned int wid_caps = get_wcaps(codec, nid);
1355 unsigned int wid_type = get_wcaps_type(wid_caps);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001356
Mengdong Linf82d7d12013-09-21 20:34:45 -04001357 if (wid_type != AC_WID_PIN)
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001358 continue;
1359
Mengdong Linf82d7d12013-09-21 20:34:45 -04001360 if (nid == pin_nid)
1361 continue;
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001362
Mengdong Linf82d7d12013-09-21 20:34:45 -04001363 curr = snd_hda_codec_read(codec, nid, 0,
1364 AC_VERB_GET_CONNECT_SEL, 0);
1365 if (curr != mux_idx)
1366 continue;
1367
1368 /* choose an unassigned converter. The conveters in the
1369 * connection list are in the same order as in the codec.
1370 */
1371 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
1372 per_cvt = get_cvt(spec, cvt_idx);
1373 if (!per_cvt->assigned) {
1374 snd_printdd("choose cvt %d for pin nid %d\n",
1375 cvt_idx, nid);
1376 snd_hda_codec_write_cache(codec, nid, 0,
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001377 AC_VERB_SET_CONNECT_SEL,
Mengdong Linf82d7d12013-09-21 20:34:45 -04001378 cvt_idx);
1379 break;
1380 }
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001381 }
1382 }
1383}
1384
1385/*
1386 * HDA PCM callbacks
1387 */
1388static int hdmi_pcm_open(struct hda_pcm_stream *hinfo,
1389 struct hda_codec *codec,
1390 struct snd_pcm_substream *substream)
1391{
1392 struct hdmi_spec *spec = codec->spec;
1393 struct snd_pcm_runtime *runtime = substream->runtime;
1394 int pin_idx, cvt_idx, mux_idx = 0;
1395 struct hdmi_spec_per_pin *per_pin;
1396 struct hdmi_eld *eld;
1397 struct hdmi_spec_per_cvt *per_cvt = NULL;
1398 int err;
1399
1400 /* Validate hinfo */
1401 pin_idx = hinfo_to_pin_index(spec, hinfo);
1402 if (snd_BUG_ON(pin_idx < 0))
1403 return -EINVAL;
1404 per_pin = get_pin(spec, pin_idx);
1405 eld = &per_pin->sink_eld;
1406
1407 err = hdmi_choose_cvt(codec, pin_idx, &cvt_idx, &mux_idx);
1408 if (err < 0)
1409 return err;
1410
1411 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001412 /* Claim converter */
1413 per_cvt->assigned = 1;
Anssi Hannula1df5a062013-10-05 02:25:40 +03001414 per_pin->cvt_nid = per_cvt->cvt_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06001415 hinfo->nid = per_cvt->cvt_nid;
1416
Takashi Iwaibddee962013-06-18 16:14:22 +02001417 snd_hda_codec_write_cache(codec, per_pin->pin_nid, 0,
Stephen Warren384a48d2011-06-01 11:14:21 -06001418 AC_VERB_SET_CONNECT_SEL,
1419 mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001420
1421 /* configure unused pins to choose other converters */
Mengdong Lin02383852013-10-31 18:31:51 -04001422 if (is_haswell(codec) || is_valleyview(codec))
Mengdong Lin300016b2013-11-04 01:13:13 -05001423 intel_not_share_assigned_cvt(codec, per_pin->pin_nid, mux_idx);
Wang Xingchao7ef166b2013-06-18 21:42:14 +08001424
Stephen Warren384a48d2011-06-01 11:14:21 -06001425 snd_hda_spdif_ctls_assign(codec, pin_idx, per_cvt->cvt_nid);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001426
Stephen Warren2def8172011-06-01 11:14:20 -06001427 /* Initially set the converter's capabilities */
Stephen Warren384a48d2011-06-01 11:14:21 -06001428 hinfo->channels_min = per_cvt->channels_min;
1429 hinfo->channels_max = per_cvt->channels_max;
1430 hinfo->rates = per_cvt->rates;
1431 hinfo->formats = per_cvt->formats;
1432 hinfo->maxbps = per_cvt->maxbps;
Stephen Warren2def8172011-06-01 11:14:20 -06001433
Stephen Warren384a48d2011-06-01 11:14:21 -06001434 /* Restrict capabilities by ELD if this isn't disabled */
Stephen Warrenc3d52102011-06-01 11:14:16 -06001435 if (!static_hdmi_pcm && eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001436 snd_hdmi_eld_update_pcm_info(&eld->info, hinfo);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001437 if (hinfo->channels_min > hinfo->channels_max ||
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001438 !hinfo->rates || !hinfo->formats) {
1439 per_cvt->assigned = 0;
1440 hinfo->nid = 0;
1441 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001442 return -ENODEV;
Takashi Iwai2ad779b2013-02-01 14:01:27 +01001443 }
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001444 }
Stephen Warren2def8172011-06-01 11:14:20 -06001445
1446 /* Store the updated parameters */
Takashi Iwai639cef02011-01-14 10:30:46 +01001447 runtime->hw.channels_min = hinfo->channels_min;
1448 runtime->hw.channels_max = hinfo->channels_max;
1449 runtime->hw.formats = hinfo->formats;
1450 runtime->hw.rates = hinfo->rates;
Takashi Iwai4fe2ca12011-01-14 10:33:26 +01001451
1452 snd_pcm_hw_constraint_step(substream->runtime, 0,
1453 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Takashi Iwaibbbe3392010-08-13 08:45:23 +02001454 return 0;
1455}
1456
1457/*
Wu Fengguang079d88c2010-03-08 10:44:23 +08001458 * HDA/HDMI auto parsing
1459 */
Stephen Warren384a48d2011-06-01 11:14:21 -06001460static int hdmi_read_pin_conn(struct hda_codec *codec, int pin_idx)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001461{
1462 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001463 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001464 hda_nid_t pin_nid = per_pin->pin_nid;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001465
1466 if (!(get_wcaps(codec, pin_nid) & AC_WCAP_CONN_LIST)) {
1467 snd_printk(KERN_WARNING
1468 "HDMI: pin %d wcaps %#x "
1469 "does not support connection list\n",
1470 pin_nid, get_wcaps(codec, pin_nid));
1471 return -EINVAL;
1472 }
1473
Stephen Warren384a48d2011-06-01 11:14:21 -06001474 per_pin->num_mux_nids = snd_hda_get_connections(codec, pin_nid,
1475 per_pin->mux_nids,
1476 HDA_MAX_CONNECTIONS);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001477
1478 return 0;
1479}
1480
Takashi Iwaiefe47102013-11-07 13:38:23 +01001481static bool hdmi_present_sense(struct hdmi_spec_per_pin *per_pin, int repoll)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001482{
David Henningsson464837a2013-11-07 13:38:25 +01001483 struct hda_jack_tbl *jack;
Wu Fengguang744626d2011-11-16 16:29:47 +08001484 struct hda_codec *codec = per_pin->codec;
David Henningsson4bd038f2013-02-19 16:11:25 +01001485 struct hdmi_spec *spec = codec->spec;
1486 struct hdmi_eld *eld = &spec->temp_eld;
1487 struct hdmi_eld *pin_eld = &per_pin->sink_eld;
Wu Fengguang744626d2011-11-16 16:29:47 +08001488 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren5d44f922011-05-24 17:11:17 -06001489 /*
1490 * Always execute a GetPinSense verb here, even when called from
1491 * hdmi_intrinsic_event; for some NVIDIA HW, the unsolicited
1492 * response's PD bit is not the real PD value, but indicates that
1493 * the real PD value changed. An older version of the HD-audio
1494 * specification worked this way. Hence, we just ignore the data in
1495 * the unsolicited response to avoid custom WARs.
1496 */
Wu Fengguang079d88c2010-03-08 10:44:23 +08001497 int present = snd_hda_pin_sense(codec, pin_nid);
David Henningsson4bd038f2013-02-19 16:11:25 +01001498 bool update_eld = false;
1499 bool eld_changed = false;
Takashi Iwaiefe47102013-11-07 13:38:23 +01001500 bool ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001501
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001502 mutex_lock(&per_pin->lock);
David Henningsson4bd038f2013-02-19 16:11:25 +01001503 pin_eld->monitor_present = !!(present & AC_PINSENSE_PRESENCE);
1504 if (pin_eld->monitor_present)
1505 eld->eld_valid = !!(present & AC_PINSENSE_ELDV);
1506 else
1507 eld->eld_valid = false;
Stephen Warren5d44f922011-05-24 17:11:17 -06001508
Fengguang Wufae3d882012-04-10 17:00:35 +08001509 _snd_printd(SND_PR_VERBOSE,
Stephen Warren384a48d2011-06-01 11:14:21 -06001510 "HDMI status: Codec=%d Pin=%d Presence_Detect=%d ELD_Valid=%d\n",
Mengdong Lin10250912013-03-28 05:21:28 -04001511 codec->addr, pin_nid, pin_eld->monitor_present, eld->eld_valid);
Stephen Warren5d44f922011-05-24 17:11:17 -06001512
David Henningsson4bd038f2013-02-19 16:11:25 +01001513 if (eld->eld_valid) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001514 if (spec->ops.pin_get_eld(codec, pin_nid, eld->eld_buffer,
David Henningsson1613d6b2013-02-19 16:11:24 +01001515 &eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001516 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001517 else {
1518 memset(&eld->info, 0, sizeof(struct parsed_hdmi_eld));
1519 if (snd_hdmi_parse_eld(&eld->info, eld->eld_buffer,
1520 eld->eld_size) < 0)
David Henningsson4bd038f2013-02-19 16:11:25 +01001521 eld->eld_valid = false;
David Henningsson1613d6b2013-02-19 16:11:24 +01001522 }
1523
David Henningsson4bd038f2013-02-19 16:11:25 +01001524 if (eld->eld_valid) {
David Henningsson1613d6b2013-02-19 16:11:24 +01001525 snd_hdmi_show_eld(&eld->info);
David Henningsson4bd038f2013-02-19 16:11:25 +01001526 update_eld = true;
David Henningsson1613d6b2013-02-19 16:11:24 +01001527 }
Wu Fengguangc6e84532011-11-18 16:59:32 -06001528 else if (repoll) {
Wu Fengguang744626d2011-11-16 16:29:47 +08001529 queue_delayed_work(codec->bus->workq,
1530 &per_pin->work,
1531 msecs_to_jiffies(300));
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001532 goto unlock;
Wu Fengguang744626d2011-11-16 16:29:47 +08001533 }
1534 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001535
David Henningsson92c69e72013-02-19 16:11:26 +01001536 if (pin_eld->eld_valid && !eld->eld_valid) {
David Henningsson4bd038f2013-02-19 16:11:25 +01001537 update_eld = true;
David Henningsson92c69e72013-02-19 16:11:26 +01001538 eld_changed = true;
1539 }
David Henningsson4bd038f2013-02-19 16:11:25 +01001540 if (update_eld) {
Takashi Iwaib0540872013-09-02 12:33:02 +02001541 bool old_eld_valid = pin_eld->eld_valid;
David Henningsson4bd038f2013-02-19 16:11:25 +01001542 pin_eld->eld_valid = eld->eld_valid;
David Henningsson92c69e72013-02-19 16:11:26 +01001543 eld_changed = pin_eld->eld_size != eld->eld_size ||
1544 memcmp(pin_eld->eld_buffer, eld->eld_buffer,
David Henningsson4bd038f2013-02-19 16:11:25 +01001545 eld->eld_size) != 0;
1546 if (eld_changed)
1547 memcpy(pin_eld->eld_buffer, eld->eld_buffer,
1548 eld->eld_size);
1549 pin_eld->eld_size = eld->eld_size;
1550 pin_eld->info = eld->info;
Takashi Iwaib0540872013-09-02 12:33:02 +02001551
Anssi Hannula73420172013-10-25 01:45:18 +03001552 /*
1553 * Re-setup pin and infoframe. This is needed e.g. when
1554 * - sink is first plugged-in (infoframe is not set up if !monitor_present)
1555 * - transcoder can change during stream playback on Haswell
Takashi Iwaib0540872013-09-02 12:33:02 +02001556 */
Anssi Hannula73420172013-10-25 01:45:18 +03001557 if (eld->eld_valid && !old_eld_valid && per_pin->setup)
Takashi Iwaib0540872013-09-02 12:33:02 +02001558 hdmi_setup_audio_infoframe(codec, per_pin,
1559 per_pin->non_pcm);
David Henningsson4bd038f2013-02-19 16:11:25 +01001560 }
David Henningsson92c69e72013-02-19 16:11:26 +01001561
1562 if (eld_changed)
1563 snd_ctl_notify(codec->bus->card,
1564 SNDRV_CTL_EVENT_MASK_VALUE | SNDRV_CTL_EVENT_MASK_INFO,
1565 &per_pin->eld_ctl->id);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001566 unlock:
Takashi Iwaiaff747e2013-11-07 16:39:37 +01001567 ret = !repoll || !pin_eld->monitor_present || pin_eld->eld_valid;
David Henningsson464837a2013-11-07 13:38:25 +01001568
1569 jack = snd_hda_jack_tbl_get(codec, pin_nid);
1570 if (jack)
1571 jack->block_report = !ret;
1572
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001573 mutex_unlock(&per_pin->lock);
Takashi Iwaiefe47102013-11-07 13:38:23 +01001574 return ret;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001575}
1576
Wu Fengguang744626d2011-11-16 16:29:47 +08001577static void hdmi_repoll_eld(struct work_struct *work)
1578{
1579 struct hdmi_spec_per_pin *per_pin =
1580 container_of(to_delayed_work(work), struct hdmi_spec_per_pin, work);
1581
Wu Fengguangc6e84532011-11-18 16:59:32 -06001582 if (per_pin->repoll_count++ > 6)
1583 per_pin->repoll_count = 0;
1584
Takashi Iwaiefe47102013-11-07 13:38:23 +01001585 if (hdmi_present_sense(per_pin, per_pin->repoll_count))
1586 snd_hda_jack_report_sync(per_pin->codec);
Wu Fengguang744626d2011-11-16 16:29:47 +08001587}
1588
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001589static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
1590 hda_nid_t nid);
1591
Wu Fengguang079d88c2010-03-08 10:44:23 +08001592static int hdmi_add_pin(struct hda_codec *codec, hda_nid_t pin_nid)
1593{
1594 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001595 unsigned int caps, config;
1596 int pin_idx;
1597 struct hdmi_spec_per_pin *per_pin;
David Henningsson07acecc2011-05-19 11:46:03 +02001598 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001599
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001600 caps = snd_hda_query_pin_caps(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001601 if (!(caps & (AC_PINCAP_HDMI | AC_PINCAP_DP)))
1602 return 0;
1603
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001604 config = snd_hda_codec_get_pincfg(codec, pin_nid);
Stephen Warren384a48d2011-06-01 11:14:21 -06001605 if (get_defcfg_connect(config) == AC_JACK_PORT_NONE)
1606 return 0;
1607
Mengdong Linfb87fa32013-09-04 16:36:57 -04001608 if (is_haswell(codec))
Takashi Iwaic88d4e82013-02-08 17:10:04 -05001609 intel_haswell_fixup_connect_list(codec, pin_nid);
1610
Stephen Warren384a48d2011-06-01 11:14:21 -06001611 pin_idx = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001612 per_pin = snd_array_new(&spec->pins);
1613 if (!per_pin)
1614 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001615
1616 per_pin->pin_nid = pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001617 per_pin->non_pcm = false;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001618
Stephen Warren384a48d2011-06-01 11:14:21 -06001619 err = hdmi_read_pin_conn(codec, pin_idx);
1620 if (err < 0)
1621 return err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001622
Wu Fengguang079d88c2010-03-08 10:44:23 +08001623 spec->num_pins++;
1624
Stephen Warren384a48d2011-06-01 11:14:21 -06001625 return 0;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001626}
1627
Stephen Warren384a48d2011-06-01 11:14:21 -06001628static int hdmi_add_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
Wu Fengguang079d88c2010-03-08 10:44:23 +08001629{
1630 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001631 struct hdmi_spec_per_cvt *per_cvt;
1632 unsigned int chans;
1633 int err;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001634
Stephen Warren384a48d2011-06-01 11:14:21 -06001635 chans = get_wcaps(codec, cvt_nid);
1636 chans = get_wcaps_channels(chans);
1637
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001638 per_cvt = snd_array_new(&spec->cvts);
1639 if (!per_cvt)
1640 return -ENOMEM;
Stephen Warren384a48d2011-06-01 11:14:21 -06001641
1642 per_cvt->cvt_nid = cvt_nid;
1643 per_cvt->channels_min = 2;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001644 if (chans <= 16) {
Stephen Warren384a48d2011-06-01 11:14:21 -06001645 per_cvt->channels_max = chans;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001646 if (chans > spec->channels_max)
1647 spec->channels_max = chans;
1648 }
Stephen Warren384a48d2011-06-01 11:14:21 -06001649
1650 err = snd_hda_query_supported_pcm(codec, cvt_nid,
1651 &per_cvt->rates,
1652 &per_cvt->formats,
1653 &per_cvt->maxbps);
1654 if (err < 0)
1655 return err;
1656
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001657 if (spec->num_cvts < ARRAY_SIZE(spec->cvt_nids))
1658 spec->cvt_nids[spec->num_cvts] = cvt_nid;
1659 spec->num_cvts++;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001660
1661 return 0;
1662}
1663
1664static int hdmi_parse_codec(struct hda_codec *codec)
1665{
1666 hda_nid_t nid;
1667 int i, nodes;
1668
1669 nodes = snd_hda_get_sub_nodes(codec, codec->afg, &nid);
1670 if (!nid || nodes < 0) {
1671 snd_printk(KERN_WARNING "HDMI: failed to get afg sub nodes\n");
1672 return -EINVAL;
1673 }
1674
1675 for (i = 0; i < nodes; i++, nid++) {
1676 unsigned int caps;
1677 unsigned int type;
1678
Takashi Iwaiefc2f8de2012-11-21 14:27:37 +01001679 caps = get_wcaps(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001680 type = get_wcaps_type(caps);
1681
1682 if (!(caps & AC_WCAP_DIGITAL))
1683 continue;
1684
1685 switch (type) {
1686 case AC_WID_AUD_OUT:
Stephen Warren384a48d2011-06-01 11:14:21 -06001687 hdmi_add_cvt(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001688 break;
1689 case AC_WID_PIN:
Wu Fengguang3eaead52010-05-14 16:36:15 +08001690 hdmi_add_pin(codec, nid);
Wu Fengguang079d88c2010-03-08 10:44:23 +08001691 break;
1692 }
1693 }
1694
David Henningssonc9adeef2012-11-07 09:22:33 +01001695#ifdef CONFIG_PM
1696 /* We're seeing some problems with unsolicited hot plug events on
1697 * PantherPoint after S3, if this is not enabled */
1698 if (codec->vendor_id == 0x80862806)
1699 codec->bus->power_keep_link_on = 1;
Wu Fengguang079d88c2010-03-08 10:44:23 +08001700 /*
1701 * G45/IbexPeak don't support EPSS: the unsolicited pin hot plug event
1702 * can be lost and presence sense verb will become inaccurate if the
1703 * HDA link is powered off at hot plug or hw initialization time.
1704 */
David Henningssonc9adeef2012-11-07 09:22:33 +01001705 else if (!(snd_hda_param_read(codec, codec->afg, AC_PAR_POWER_STATE) &
Wu Fengguang079d88c2010-03-08 10:44:23 +08001706 AC_PWRST_EPSS))
1707 codec->bus->power_keep_link_on = 1;
1708#endif
1709
1710 return 0;
1711}
1712
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001713/*
1714 */
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001715static bool check_non_pcm_per_cvt(struct hda_codec *codec, hda_nid_t cvt_nid)
1716{
1717 struct hda_spdif_out *spdif;
1718 bool non_pcm;
1719
1720 mutex_lock(&codec->spdif_mutex);
1721 spdif = snd_hda_spdif_out_of_nid(codec, cvt_nid);
1722 non_pcm = !!(spdif->status & IEC958_AES0_NONAUDIO);
1723 mutex_unlock(&codec->spdif_mutex);
1724 return non_pcm;
1725}
1726
1727
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001728/*
1729 * HDMI callbacks
1730 */
1731
1732static int generic_hdmi_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
1733 struct hda_codec *codec,
1734 unsigned int stream_tag,
1735 unsigned int format,
1736 struct snd_pcm_substream *substream)
1737{
Stephen Warren384a48d2011-06-01 11:14:21 -06001738 hda_nid_t cvt_nid = hinfo->nid;
1739 struct hdmi_spec *spec = codec->spec;
1740 int pin_idx = hinfo_to_pin_index(spec, hinfo);
Takashi Iwaib0540872013-09-02 12:33:02 +02001741 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
1742 hda_nid_t pin_nid = per_pin->pin_nid;
Takashi Iwai1a6003b2012-09-06 17:42:08 +02001743 bool non_pcm;
1744
1745 non_pcm = check_non_pcm_per_cvt(codec, cvt_nid);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001746 mutex_lock(&per_pin->lock);
Takashi Iwaib0540872013-09-02 12:33:02 +02001747 per_pin->channels = substream->runtime->channels;
1748 per_pin->setup = true;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001749
Takashi Iwaib0540872013-09-02 12:33:02 +02001750 hdmi_setup_audio_infoframe(codec, per_pin, non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001751 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001752
Anssi Hannula307229d2013-10-24 21:10:34 +03001753 return spec->ops.setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001754}
1755
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001756static int generic_hdmi_playback_pcm_cleanup(struct hda_pcm_stream *hinfo,
1757 struct hda_codec *codec,
1758 struct snd_pcm_substream *substream)
1759{
1760 snd_hda_codec_cleanup_stream(codec, hinfo->nid);
1761 return 0;
1762}
1763
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001764static int hdmi_pcm_close(struct hda_pcm_stream *hinfo,
1765 struct hda_codec *codec,
1766 struct snd_pcm_substream *substream)
Stephen Warren384a48d2011-06-01 11:14:21 -06001767{
1768 struct hdmi_spec *spec = codec->spec;
1769 int cvt_idx, pin_idx;
1770 struct hdmi_spec_per_cvt *per_cvt;
1771 struct hdmi_spec_per_pin *per_pin;
Stephen Warren384a48d2011-06-01 11:14:21 -06001772
Stephen Warren384a48d2011-06-01 11:14:21 -06001773 if (hinfo->nid) {
1774 cvt_idx = cvt_nid_to_cvt_index(spec, hinfo->nid);
1775 if (snd_BUG_ON(cvt_idx < 0))
1776 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001777 per_cvt = get_cvt(spec, cvt_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001778
1779 snd_BUG_ON(!per_cvt->assigned);
1780 per_cvt->assigned = 0;
1781 hinfo->nid = 0;
1782
1783 pin_idx = hinfo_to_pin_index(spec, hinfo);
1784 if (snd_BUG_ON(pin_idx < 0))
1785 return -EINVAL;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001786 per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06001787
Stephen Warren384a48d2011-06-01 11:14:21 -06001788 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Takashi Iwaicbbaa602013-10-17 18:03:24 +02001789
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001790 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001791 per_pin->chmap_set = false;
1792 memset(per_pin->chmap, 0, sizeof(per_pin->chmap));
Takashi Iwaib0540872013-09-02 12:33:02 +02001793
1794 per_pin->setup = false;
1795 per_pin->channels = 0;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001796 mutex_unlock(&per_pin->lock);
Stephen Warren384a48d2011-06-01 11:14:21 -06001797 }
Takashi Iwaid45e6882012-07-31 11:36:00 +02001798
Stephen Warren384a48d2011-06-01 11:14:21 -06001799 return 0;
1800}
1801
1802static const struct hda_pcm_ops generic_ops = {
1803 .open = hdmi_pcm_open,
Takashi Iwaif2ad24f2012-07-26 18:08:14 +02001804 .close = hdmi_pcm_close,
Stephen Warren384a48d2011-06-01 11:14:21 -06001805 .prepare = generic_hdmi_playback_pcm_prepare,
Takashi Iwai8dfaa572012-08-06 14:49:36 +02001806 .cleanup = generic_hdmi_playback_pcm_cleanup,
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001807};
1808
Takashi Iwaid45e6882012-07-31 11:36:00 +02001809/*
1810 * ALSA API channel-map control callbacks
1811 */
1812static int hdmi_chmap_ctl_info(struct snd_kcontrol *kcontrol,
1813 struct snd_ctl_elem_info *uinfo)
1814{
1815 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1816 struct hda_codec *codec = info->private_data;
1817 struct hdmi_spec *spec = codec->spec;
1818 uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
1819 uinfo->count = spec->channels_max;
1820 uinfo->value.integer.min = 0;
1821 uinfo->value.integer.max = SNDRV_CHMAP_LAST;
1822 return 0;
1823}
1824
Anssi Hannula307229d2013-10-24 21:10:34 +03001825static int hdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
1826 int channels)
1827{
1828 /* If the speaker allocation matches the channel count, it is OK.*/
1829 if (cap->channels != channels)
1830 return -1;
1831
1832 /* all channels are remappable freely */
1833 return SNDRV_CTL_TLVT_CHMAP_VAR;
1834}
1835
1836static void hdmi_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
1837 unsigned int *chmap, int channels)
1838{
1839 int count = 0;
1840 int c;
1841
1842 for (c = 7; c >= 0; c--) {
1843 int spk = cap->speakers[c];
1844 if (!spk)
1845 continue;
1846
1847 chmap[count++] = spk_to_chmap(spk);
1848 }
1849
1850 WARN_ON(count != channels);
1851}
1852
Takashi Iwaid45e6882012-07-31 11:36:00 +02001853static int hdmi_chmap_ctl_tlv(struct snd_kcontrol *kcontrol, int op_flag,
1854 unsigned int size, unsigned int __user *tlv)
1855{
1856 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1857 struct hda_codec *codec = info->private_data;
1858 struct hdmi_spec *spec = codec->spec;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001859 unsigned int __user *dst;
1860 int chs, count = 0;
1861
1862 if (size < 8)
1863 return -ENOMEM;
1864 if (put_user(SNDRV_CTL_TLVT_CONTAINER, tlv))
1865 return -EFAULT;
1866 size -= 8;
1867 dst = tlv + 2;
Takashi Iwai498dab32012-09-10 16:08:40 +02001868 for (chs = 2; chs <= spec->channels_max; chs++) {
Anssi Hannula307229d2013-10-24 21:10:34 +03001869 int i;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001870 struct cea_channel_speaker_allocation *cap;
1871 cap = channel_allocations;
1872 for (i = 0; i < ARRAY_SIZE(channel_allocations); i++, cap++) {
1873 int chs_bytes = chs * 4;
Anssi Hannula307229d2013-10-24 21:10:34 +03001874 int type = spec->ops.chmap_cea_alloc_validate_get_type(cap, chs);
1875 unsigned int tlv_chmap[8];
1876
1877 if (type < 0)
Takashi Iwaid45e6882012-07-31 11:36:00 +02001878 continue;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001879 if (size < 8)
1880 return -ENOMEM;
Anssi Hannula307229d2013-10-24 21:10:34 +03001881 if (put_user(type, dst) ||
Takashi Iwaid45e6882012-07-31 11:36:00 +02001882 put_user(chs_bytes, dst + 1))
1883 return -EFAULT;
1884 dst += 2;
1885 size -= 8;
1886 count += 8;
1887 if (size < chs_bytes)
1888 return -ENOMEM;
1889 size -= chs_bytes;
1890 count += chs_bytes;
Anssi Hannula307229d2013-10-24 21:10:34 +03001891 spec->ops.cea_alloc_to_tlv_chmap(cap, tlv_chmap, chs);
1892 if (copy_to_user(dst, tlv_chmap, chs_bytes))
1893 return -EFAULT;
1894 dst += chs;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001895 }
1896 }
1897 if (put_user(count, tlv + 1))
1898 return -EFAULT;
1899 return 0;
1900}
1901
1902static int hdmi_chmap_ctl_get(struct snd_kcontrol *kcontrol,
1903 struct snd_ctl_elem_value *ucontrol)
1904{
1905 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1906 struct hda_codec *codec = info->private_data;
1907 struct hdmi_spec *spec = codec->spec;
1908 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001909 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001910 int i;
1911
1912 for (i = 0; i < ARRAY_SIZE(per_pin->chmap); i++)
1913 ucontrol->value.integer.value[i] = per_pin->chmap[i];
1914 return 0;
1915}
1916
1917static int hdmi_chmap_ctl_put(struct snd_kcontrol *kcontrol,
1918 struct snd_ctl_elem_value *ucontrol)
1919{
1920 struct snd_pcm_chmap *info = snd_kcontrol_chip(kcontrol);
1921 struct hda_codec *codec = info->private_data;
1922 struct hdmi_spec *spec = codec->spec;
1923 int pin_idx = kcontrol->private_value;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001924 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001925 unsigned int ctl_idx;
1926 struct snd_pcm_substream *substream;
1927 unsigned char chmap[8];
Anssi Hannula307229d2013-10-24 21:10:34 +03001928 int i, err, ca, prepared = 0;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001929
1930 ctl_idx = snd_ctl_get_ioffidx(kcontrol, &ucontrol->id);
1931 substream = snd_pcm_chmap_substream(info, ctl_idx);
1932 if (!substream || !substream->runtime)
Takashi Iwai6f54c362013-01-15 14:44:41 +01001933 return 0; /* just for avoiding error from alsactl restore */
Takashi Iwaid45e6882012-07-31 11:36:00 +02001934 switch (substream->runtime->status->state) {
1935 case SNDRV_PCM_STATE_OPEN:
1936 case SNDRV_PCM_STATE_SETUP:
1937 break;
1938 case SNDRV_PCM_STATE_PREPARED:
1939 prepared = 1;
1940 break;
1941 default:
1942 return -EBUSY;
1943 }
1944 memset(chmap, 0, sizeof(chmap));
1945 for (i = 0; i < ARRAY_SIZE(chmap); i++)
1946 chmap[i] = ucontrol->value.integer.value[i];
1947 if (!memcmp(chmap, per_pin->chmap, sizeof(chmap)))
1948 return 0;
1949 ca = hdmi_manual_channel_allocation(ARRAY_SIZE(chmap), chmap);
1950 if (ca < 0)
1951 return -EINVAL;
Anssi Hannula307229d2013-10-24 21:10:34 +03001952 if (spec->ops.chmap_validate) {
1953 err = spec->ops.chmap_validate(ca, ARRAY_SIZE(chmap), chmap);
1954 if (err)
1955 return err;
1956 }
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001957 mutex_lock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001958 per_pin->chmap_set = true;
1959 memcpy(per_pin->chmap, chmap, sizeof(chmap));
1960 if (prepared)
Takashi Iwaib0540872013-09-02 12:33:02 +02001961 hdmi_setup_audio_infoframe(codec, per_pin, per_pin->non_pcm);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02001962 mutex_unlock(&per_pin->lock);
Takashi Iwaid45e6882012-07-31 11:36:00 +02001963
1964 return 0;
1965}
1966
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001967static int generic_hdmi_build_pcms(struct hda_codec *codec)
1968{
1969 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06001970 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001971
Stephen Warren384a48d2011-06-01 11:14:21 -06001972 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
1973 struct hda_pcm *info;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001974 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001975 struct hdmi_spec_per_pin *per_pin;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001976
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001977 per_pin = get_pin(spec, pin_idx);
1978 sprintf(per_pin->pcm_name, "HDMI %d", pin_idx);
1979 info = snd_array_new(&spec->pcm_rec);
1980 if (!info)
1981 return -ENOMEM;
1982 info->name = per_pin->pcm_name;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001983 info->pcm_type = HDA_PCM_TYPE_HDMI;
Takashi Iwaid45e6882012-07-31 11:36:00 +02001984 info->own_chmap = true;
Stephen Warren384a48d2011-06-01 11:14:21 -06001985
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001986 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
Stephen Warren384a48d2011-06-01 11:14:21 -06001987 pstr->substreams = 1;
1988 pstr->ops = generic_ops;
1989 /* other pstr fields are set in open */
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001990 }
1991
Stephen Warren384a48d2011-06-01 11:14:21 -06001992 codec->num_pcms = spec->num_pins;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01001993 codec->pcm_info = spec->pcm_rec.list;
Stephen Warren384a48d2011-06-01 11:14:21 -06001994
Takashi Iwai84eb01b2010-09-07 12:27:25 +02001995 return 0;
1996}
1997
David Henningsson0b6c49b2011-08-23 16:56:03 +02001998static int generic_hdmi_build_jack(struct hda_codec *codec, int pin_idx)
1999{
Takashi Iwai31ef2252011-12-01 17:41:36 +01002000 char hdmi_str[32] = "HDMI/DP";
David Henningsson0b6c49b2011-08-23 16:56:03 +02002001 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002002 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2003 int pcmdev = get_pcm_rec(spec, pin_idx)->device;
David Henningsson0b6c49b2011-08-23 16:56:03 +02002004
Takashi Iwai31ef2252011-12-01 17:41:36 +01002005 if (pcmdev > 0)
2006 sprintf(hdmi_str + strlen(hdmi_str), ",pcm=%d", pcmdev);
David Henningsson30efd8d2013-02-22 10:16:28 +01002007 if (!is_jack_detectable(codec, per_pin->pin_nid))
2008 strncat(hdmi_str, " Phantom",
2009 sizeof(hdmi_str) - strlen(hdmi_str) - 1);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002010
Takashi Iwai31ef2252011-12-01 17:41:36 +01002011 return snd_hda_jack_add_kctl(codec, per_pin->pin_nid, hdmi_str, 0);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002012}
2013
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002014static int generic_hdmi_build_controls(struct hda_codec *codec)
2015{
2016 struct hdmi_spec *spec = codec->spec;
2017 int err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002018 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002019
Stephen Warren384a48d2011-06-01 11:14:21 -06002020 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002021 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
David Henningsson0b6c49b2011-08-23 16:56:03 +02002022
2023 err = generic_hdmi_build_jack(codec, pin_idx);
2024 if (err < 0)
2025 return err;
2026
Takashi Iwaidcda5802012-10-12 17:24:51 +02002027 err = snd_hda_create_dig_out_ctls(codec,
2028 per_pin->pin_nid,
2029 per_pin->mux_nids[0],
2030 HDA_PCM_TYPE_HDMI);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002031 if (err < 0)
2032 return err;
Stephen Warren384a48d2011-06-01 11:14:21 -06002033 snd_hda_spdif_ctls_unassign(codec, pin_idx);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002034
2035 /* add control for ELD Bytes */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002036 err = hdmi_create_eld_ctl(codec, pin_idx,
2037 get_pcm_rec(spec, pin_idx)->device);
Pierre-Louis Bossart14bc52b2011-09-30 16:35:41 -05002038
2039 if (err < 0)
2040 return err;
Takashi Iwai31ef2252011-12-01 17:41:36 +01002041
Takashi Iwai82b1d732011-12-20 15:53:07 +01002042 hdmi_present_sense(per_pin, 0);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002043 }
2044
Takashi Iwaid45e6882012-07-31 11:36:00 +02002045 /* add channel maps */
2046 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2047 struct snd_pcm_chmap *chmap;
2048 struct snd_kcontrol *kctl;
2049 int i;
Takashi Iwai2ca320e2013-08-22 09:55:36 +02002050
2051 if (!codec->pcm_info[pin_idx].pcm)
2052 break;
Takashi Iwaid45e6882012-07-31 11:36:00 +02002053 err = snd_pcm_add_chmap_ctls(codec->pcm_info[pin_idx].pcm,
2054 SNDRV_PCM_STREAM_PLAYBACK,
2055 NULL, 0, pin_idx, &chmap);
2056 if (err < 0)
2057 return err;
2058 /* override handlers */
2059 chmap->private_data = codec;
2060 kctl = chmap->kctl;
2061 for (i = 0; i < kctl->count; i++)
2062 kctl->vd[i].access |= SNDRV_CTL_ELEM_ACCESS_WRITE;
2063 kctl->info = hdmi_chmap_ctl_info;
2064 kctl->get = hdmi_chmap_ctl_get;
2065 kctl->put = hdmi_chmap_ctl_put;
2066 kctl->tlv.c = hdmi_chmap_ctl_tlv;
2067 }
2068
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002069 return 0;
2070}
2071
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002072static int generic_hdmi_init_per_pins(struct hda_codec *codec)
2073{
2074 struct hdmi_spec *spec = codec->spec;
2075 int pin_idx;
2076
2077 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002078 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002079
2080 per_pin->codec = codec;
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002081 mutex_init(&per_pin->lock);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002082 INIT_DELAYED_WORK(&per_pin->work, hdmi_repoll_eld);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002083 eld_proc_new(per_pin, pin_idx);
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002084 }
2085 return 0;
2086}
2087
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002088static int generic_hdmi_init(struct hda_codec *codec)
2089{
2090 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002091 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002092
Stephen Warren384a48d2011-06-01 11:14:21 -06002093 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002094 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002095 hda_nid_t pin_nid = per_pin->pin_nid;
Stephen Warren384a48d2011-06-01 11:14:21 -06002096
2097 hdmi_init_pin(codec, pin_nid);
Takashi Iwai1835a0f2011-10-27 22:12:46 +02002098 snd_hda_jack_detect_enable(codec, pin_nid, pin_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002099 }
2100 return 0;
2101}
2102
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002103static void hdmi_array_init(struct hdmi_spec *spec, int nums)
2104{
2105 snd_array_init(&spec->pins, sizeof(struct hdmi_spec_per_pin), nums);
2106 snd_array_init(&spec->cvts, sizeof(struct hdmi_spec_per_cvt), nums);
2107 snd_array_init(&spec->pcm_rec, sizeof(struct hda_pcm), nums);
2108}
2109
2110static void hdmi_array_free(struct hdmi_spec *spec)
2111{
2112 snd_array_free(&spec->pins);
2113 snd_array_free(&spec->cvts);
2114 snd_array_free(&spec->pcm_rec);
2115}
2116
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002117static void generic_hdmi_free(struct hda_codec *codec)
2118{
2119 struct hdmi_spec *spec = codec->spec;
Stephen Warren384a48d2011-06-01 11:14:21 -06002120 int pin_idx;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002121
Stephen Warren384a48d2011-06-01 11:14:21 -06002122 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002123 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
Stephen Warren384a48d2011-06-01 11:14:21 -06002124
Wu Fengguang744626d2011-11-16 16:29:47 +08002125 cancel_delayed_work(&per_pin->work);
Takashi Iwaia4e9a382013-10-17 18:21:12 +02002126 eld_proc_free(per_pin);
Stephen Warren384a48d2011-06-01 11:14:21 -06002127 }
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002128
Wu Fengguang744626d2011-11-16 16:29:47 +08002129 flush_workqueue(codec->bus->workq);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002130 hdmi_array_free(spec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002131 kfree(spec);
2132}
2133
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002134#ifdef CONFIG_PM
2135static int generic_hdmi_resume(struct hda_codec *codec)
2136{
2137 struct hdmi_spec *spec = codec->spec;
2138 int pin_idx;
2139
2140 generic_hdmi_init(codec);
2141 snd_hda_codec_resume_amp(codec);
2142 snd_hda_codec_resume_cache(codec);
2143
2144 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
2145 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
2146 hdmi_present_sense(per_pin, 1);
2147 }
2148 return 0;
2149}
2150#endif
2151
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002152static const struct hda_codec_ops generic_hdmi_patch_ops = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002153 .init = generic_hdmi_init,
2154 .free = generic_hdmi_free,
2155 .build_pcms = generic_hdmi_build_pcms,
2156 .build_controls = generic_hdmi_build_controls,
2157 .unsol_event = hdmi_unsol_event,
Wang Xingchao28cb72e2013-06-24 07:45:23 -04002158#ifdef CONFIG_PM
2159 .resume = generic_hdmi_resume,
2160#endif
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002161};
2162
Anssi Hannula307229d2013-10-24 21:10:34 +03002163static const struct hdmi_ops generic_standard_hdmi_ops = {
2164 .pin_get_eld = snd_hdmi_get_eld,
2165 .pin_get_slot_channel = hdmi_pin_get_slot_channel,
2166 .pin_set_slot_channel = hdmi_pin_set_slot_channel,
2167 .pin_setup_infoframe = hdmi_pin_setup_infoframe,
2168 .pin_hbr_setup = hdmi_pin_hbr_setup,
2169 .setup_stream = hdmi_setup_stream,
2170 .chmap_cea_alloc_validate_get_type = hdmi_chmap_cea_alloc_validate_get_type,
2171 .cea_alloc_to_tlv_chmap = hdmi_cea_alloc_to_tlv_chmap,
2172};
2173
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002174
2175static void intel_haswell_fixup_connect_list(struct hda_codec *codec,
2176 hda_nid_t nid)
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002177{
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002178 struct hdmi_spec *spec = codec->spec;
2179 hda_nid_t conns[4];
2180 int nconns;
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002181
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002182 nconns = snd_hda_get_connections(codec, nid, conns, ARRAY_SIZE(conns));
2183 if (nconns == spec->num_cvts &&
2184 !memcmp(conns, spec->cvt_nids, spec->num_cvts * sizeof(hda_nid_t)))
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002185 return;
2186
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002187 /* override pins connection list */
2188 snd_printdd("hdmi: haswell: override pin connection 0x%x\n", nid);
2189 snd_hda_override_conn_list(codec, nid, spec->num_cvts, spec->cvt_nids);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002190}
2191
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002192#define INTEL_VENDOR_NID 0x08
2193#define INTEL_GET_VENDOR_VERB 0xf81
2194#define INTEL_SET_VENDOR_VERB 0x781
2195#define INTEL_EN_DP12 0x02 /* enable DP 1.2 features */
2196#define INTEL_EN_ALL_PIN_CVTS 0x01 /* enable 2nd & 3rd pins and convertors */
2197
2198static void intel_haswell_enable_all_pins(struct hda_codec *codec,
Takashi Iwai17df3f52013-05-08 08:09:34 +02002199 bool update_tree)
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002200{
2201 unsigned int vendor_param;
2202
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002203 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2204 INTEL_GET_VENDOR_VERB, 0);
2205 if (vendor_param == -1 || vendor_param & INTEL_EN_ALL_PIN_CVTS)
2206 return;
2207
2208 vendor_param |= INTEL_EN_ALL_PIN_CVTS;
2209 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2210 INTEL_SET_VENDOR_VERB, vendor_param);
2211 if (vendor_param == -1)
2212 return;
2213
Takashi Iwai17df3f52013-05-08 08:09:34 +02002214 if (update_tree)
2215 snd_hda_codec_update_widgets(codec);
Mengdong Lin1611a9c2013-02-08 17:09:52 -05002216}
2217
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002218static void intel_haswell_fixup_enable_dp12(struct hda_codec *codec)
2219{
2220 unsigned int vendor_param;
2221
2222 vendor_param = snd_hda_codec_read(codec, INTEL_VENDOR_NID, 0,
2223 INTEL_GET_VENDOR_VERB, 0);
2224 if (vendor_param == -1 || vendor_param & INTEL_EN_DP12)
2225 return;
2226
2227 /* enable DP1.2 mode */
2228 vendor_param |= INTEL_EN_DP12;
2229 snd_hda_codec_write_cache(codec, INTEL_VENDOR_NID, 0,
2230 INTEL_SET_VENDOR_VERB, vendor_param);
2231}
2232
Takashi Iwai17df3f52013-05-08 08:09:34 +02002233/* Haswell needs to re-issue the vendor-specific verbs before turning to D0.
2234 * Otherwise you may get severe h/w communication errors.
2235 */
2236static void haswell_set_power_state(struct hda_codec *codec, hda_nid_t fg,
2237 unsigned int power_state)
2238{
2239 if (power_state == AC_PWRST_D0) {
2240 intel_haswell_enable_all_pins(codec, false);
2241 intel_haswell_fixup_enable_dp12(codec);
2242 }
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002243
Takashi Iwai17df3f52013-05-08 08:09:34 +02002244 snd_hda_codec_read(codec, fg, 0, AC_VERB_SET_POWER_STATE, power_state);
2245 snd_hda_codec_set_power_to_all(codec, fg, power_state);
2246}
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002247
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002248static int patch_generic_hdmi(struct hda_codec *codec)
2249{
2250 struct hdmi_spec *spec;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002251
2252 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2253 if (spec == NULL)
2254 return -ENOMEM;
2255
Anssi Hannula307229d2013-10-24 21:10:34 +03002256 spec->ops = generic_standard_hdmi_ops;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002257 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002258 hdmi_array_init(spec, 4);
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002259
Mengdong Linfb87fa32013-09-04 16:36:57 -04002260 if (is_haswell(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002261 intel_haswell_enable_all_pins(codec, true);
Takashi Iwaic88d4e82013-02-08 17:10:04 -05002262 intel_haswell_fixup_enable_dp12(codec);
Takashi Iwai17df3f52013-05-08 08:09:34 +02002263 }
Mengdong Lin6ffe1682012-12-18 16:59:15 -05002264
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002265 if (hdmi_parse_codec(codec) < 0) {
2266 codec->spec = NULL;
2267 kfree(spec);
2268 return -EINVAL;
2269 }
2270 codec->patch_ops = generic_hdmi_patch_ops;
Mengdong Linfb87fa32013-09-04 16:36:57 -04002271 if (is_haswell(codec)) {
Takashi Iwai17df3f52013-05-08 08:09:34 +02002272 codec->patch_ops.set_power_state = haswell_set_power_state;
Mengdong Lin5dc989b2013-08-26 21:35:41 -04002273 codec->dp_mst = true;
2274 }
Takashi Iwai17df3f52013-05-08 08:09:34 +02002275
Takashi Iwai8b8d6542012-06-20 16:32:22 +02002276 generic_hdmi_init_per_pins(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002277
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002278 init_channel_allocations();
2279
2280 return 0;
2281}
2282
2283/*
Stephen Warren3aaf8982011-06-01 11:14:19 -06002284 * Shared non-generic implementations
2285 */
2286
2287static int simple_playback_build_pcms(struct hda_codec *codec)
2288{
2289 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002290 struct hda_pcm *info;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002291 unsigned int chans;
2292 struct hda_pcm_stream *pstr;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002293 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002294
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002295 per_cvt = get_cvt(spec, 0);
2296 chans = get_wcaps(codec, per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002297 chans = get_wcaps_channels(chans);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002298
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002299 info = snd_array_new(&spec->pcm_rec);
2300 if (!info)
2301 return -ENOMEM;
2302 info->name = get_pin(spec, 0)->pcm_name;
2303 sprintf(info->name, "HDMI 0");
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002304 info->pcm_type = HDA_PCM_TYPE_HDMI;
2305 pstr = &info->stream[SNDRV_PCM_STREAM_PLAYBACK];
2306 *pstr = spec->pcm_playback;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002307 pstr->nid = per_cvt->cvt_nid;
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002308 if (pstr->channels_max <= 2 && chans && chans <= 16)
2309 pstr->channels_max = chans;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002310
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002311 codec->num_pcms = 1;
2312 codec->pcm_info = info;
2313
Stephen Warren3aaf8982011-06-01 11:14:19 -06002314 return 0;
2315}
2316
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002317/* unsolicited event for jack sensing */
2318static void simple_hdmi_unsol_event(struct hda_codec *codec,
2319 unsigned int res)
2320{
Takashi Iwai9dd8cf12012-06-21 10:43:15 +02002321 snd_hda_jack_set_dirty_all(codec);
Takashi Iwai4b6ace92012-06-15 11:53:32 +02002322 snd_hda_jack_report_sync(codec);
2323}
2324
2325/* generic_hdmi_build_jack can be used for simple_hdmi, too,
2326 * as long as spec->pins[] is set correctly
2327 */
2328#define simple_hdmi_build_jack generic_hdmi_build_jack
2329
Stephen Warren3aaf8982011-06-01 11:14:19 -06002330static int simple_playback_build_controls(struct hda_codec *codec)
2331{
2332 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002333 struct hdmi_spec_per_cvt *per_cvt;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002334 int err;
Stephen Warren3aaf8982011-06-01 11:14:19 -06002335
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002336 per_cvt = get_cvt(spec, 0);
2337 err = snd_hda_create_spdif_out_ctls(codec, per_cvt->cvt_nid,
2338 per_cvt->cvt_nid);
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002339 if (err < 0)
2340 return err;
2341 return simple_hdmi_build_jack(codec, 0);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002342}
2343
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002344static int simple_playback_init(struct hda_codec *codec)
2345{
2346 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002347 struct hdmi_spec_per_pin *per_pin = get_pin(spec, 0);
2348 hda_nid_t pin = per_pin->pin_nid;
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002349
Takashi Iwai8ceb3322012-06-21 08:23:27 +02002350 snd_hda_codec_write(codec, pin, 0,
2351 AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT);
2352 /* some codecs require to unmute the pin */
2353 if (get_wcaps(codec, pin) & AC_WCAP_OUT_AMP)
2354 snd_hda_codec_write(codec, pin, 0, AC_VERB_SET_AMP_GAIN_MUTE,
2355 AMP_OUT_UNMUTE);
2356 snd_hda_jack_detect_enable(codec, pin, pin);
Takashi Iwai4f0110c2012-06-15 12:45:43 +02002357 return 0;
2358}
2359
Stephen Warren3aaf8982011-06-01 11:14:19 -06002360static void simple_playback_free(struct hda_codec *codec)
2361{
2362 struct hdmi_spec *spec = codec->spec;
2363
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002364 hdmi_array_free(spec);
Stephen Warren3aaf8982011-06-01 11:14:19 -06002365 kfree(spec);
2366}
2367
2368/*
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002369 * Nvidia specific implementations
2370 */
2371
2372#define Nv_VERB_SET_Channel_Allocation 0xF79
2373#define Nv_VERB_SET_Info_Frame_Checksum 0xF7A
2374#define Nv_VERB_SET_Audio_Protection_On 0xF98
2375#define Nv_VERB_SET_Audio_Protection_Off 0xF99
2376
2377#define nvhdmi_master_con_nid_7x 0x04
2378#define nvhdmi_master_pin_nid_7x 0x05
2379
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002380static const hda_nid_t nvhdmi_con_nids_7x[4] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002381 /*front, rear, clfe, rear_surr */
2382 0x6, 0x8, 0xa, 0xc,
2383};
2384
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002385static const struct hda_verb nvhdmi_basic_init_7x_2ch[] = {
2386 /* set audio protect on */
2387 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2388 /* enable digital output on pin widget */
2389 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2390 {} /* terminator */
2391};
2392
2393static const struct hda_verb nvhdmi_basic_init_7x_8ch[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002394 /* set audio protect on */
2395 { 0x1, Nv_VERB_SET_Audio_Protection_On, 0x1},
2396 /* enable digital output on pin widget */
2397 { 0x5, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2398 { 0x7, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2399 { 0x9, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2400 { 0xb, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2401 { 0xd, AC_VERB_SET_PIN_WIDGET_CONTROL, PIN_OUT | 0x5 },
2402 {} /* terminator */
2403};
2404
2405#ifdef LIMITED_RATE_FMT_SUPPORT
2406/* support only the safe format and rate */
2407#define SUPPORTED_RATES SNDRV_PCM_RATE_48000
2408#define SUPPORTED_MAXBPS 16
2409#define SUPPORTED_FORMATS SNDRV_PCM_FMTBIT_S16_LE
2410#else
2411/* support all rates and formats */
2412#define SUPPORTED_RATES \
2413 (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000 |\
2414 SNDRV_PCM_RATE_88200 | SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |\
2415 SNDRV_PCM_RATE_192000)
2416#define SUPPORTED_MAXBPS 24
2417#define SUPPORTED_FORMATS \
2418 (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
2419#endif
2420
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002421static int nvhdmi_7x_init_2ch(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002422{
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002423 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_2ch);
2424 return 0;
2425}
2426
2427static int nvhdmi_7x_init_8ch(struct hda_codec *codec)
2428{
2429 snd_hda_sequence_write(codec, nvhdmi_basic_init_7x_8ch);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002430 return 0;
2431}
2432
Nitin Daga393004b2011-01-10 21:49:31 +05302433static unsigned int channels_2_6_8[] = {
2434 2, 6, 8
2435};
2436
2437static unsigned int channels_2_8[] = {
2438 2, 8
2439};
2440
2441static struct snd_pcm_hw_constraint_list hw_constraints_2_6_8_channels = {
2442 .count = ARRAY_SIZE(channels_2_6_8),
2443 .list = channels_2_6_8,
2444 .mask = 0,
2445};
2446
2447static struct snd_pcm_hw_constraint_list hw_constraints_2_8_channels = {
2448 .count = ARRAY_SIZE(channels_2_8),
2449 .list = channels_2_8,
2450 .mask = 0,
2451};
2452
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002453static int simple_playback_pcm_open(struct hda_pcm_stream *hinfo,
2454 struct hda_codec *codec,
2455 struct snd_pcm_substream *substream)
2456{
2457 struct hdmi_spec *spec = codec->spec;
Nitin Daga393004b2011-01-10 21:49:31 +05302458 struct snd_pcm_hw_constraint_list *hw_constraints_channels = NULL;
2459
2460 switch (codec->preset->id) {
2461 case 0x10de0002:
2462 case 0x10de0003:
2463 case 0x10de0005:
2464 case 0x10de0006:
2465 hw_constraints_channels = &hw_constraints_2_8_channels;
2466 break;
2467 case 0x10de0007:
2468 hw_constraints_channels = &hw_constraints_2_6_8_channels;
2469 break;
2470 default:
2471 break;
2472 }
2473
2474 if (hw_constraints_channels != NULL) {
2475 snd_pcm_hw_constraint_list(substream->runtime, 0,
2476 SNDRV_PCM_HW_PARAM_CHANNELS,
2477 hw_constraints_channels);
Takashi Iwaiad09fc92011-01-14 09:42:27 +01002478 } else {
2479 snd_pcm_hw_constraint_step(substream->runtime, 0,
2480 SNDRV_PCM_HW_PARAM_CHANNELS, 2);
Nitin Daga393004b2011-01-10 21:49:31 +05302481 }
2482
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002483 return snd_hda_multi_out_dig_open(codec, &spec->multiout);
2484}
2485
2486static int simple_playback_pcm_close(struct hda_pcm_stream *hinfo,
2487 struct hda_codec *codec,
2488 struct snd_pcm_substream *substream)
2489{
2490 struct hdmi_spec *spec = codec->spec;
2491 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2492}
2493
2494static int simple_playback_pcm_prepare(struct hda_pcm_stream *hinfo,
2495 struct hda_codec *codec,
2496 unsigned int stream_tag,
2497 unsigned int format,
2498 struct snd_pcm_substream *substream)
2499{
2500 struct hdmi_spec *spec = codec->spec;
2501 return snd_hda_multi_out_dig_prepare(codec, &spec->multiout,
2502 stream_tag, format, substream);
2503}
2504
Takashi Iwaid0b12522012-06-15 14:34:42 +02002505static const struct hda_pcm_stream simple_pcm_playback = {
2506 .substreams = 1,
2507 .channels_min = 2,
2508 .channels_max = 2,
2509 .ops = {
2510 .open = simple_playback_pcm_open,
2511 .close = simple_playback_pcm_close,
2512 .prepare = simple_playback_pcm_prepare
2513 },
2514};
2515
2516static const struct hda_codec_ops simple_hdmi_patch_ops = {
2517 .build_controls = simple_playback_build_controls,
2518 .build_pcms = simple_playback_build_pcms,
2519 .init = simple_playback_init,
2520 .free = simple_playback_free,
Takashi Iwai250e41a2012-06-15 14:40:21 +02002521 .unsol_event = simple_hdmi_unsol_event,
Takashi Iwaid0b12522012-06-15 14:34:42 +02002522};
2523
2524static int patch_simple_hdmi(struct hda_codec *codec,
2525 hda_nid_t cvt_nid, hda_nid_t pin_nid)
2526{
2527 struct hdmi_spec *spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002528 struct hdmi_spec_per_cvt *per_cvt;
2529 struct hdmi_spec_per_pin *per_pin;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002530
2531 spec = kzalloc(sizeof(*spec), GFP_KERNEL);
2532 if (!spec)
2533 return -ENOMEM;
2534
2535 codec->spec = spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002536 hdmi_array_init(spec, 1);
Takashi Iwaid0b12522012-06-15 14:34:42 +02002537
2538 spec->multiout.num_dacs = 0; /* no analog */
2539 spec->multiout.max_channels = 2;
2540 spec->multiout.dig_out_nid = cvt_nid;
2541 spec->num_cvts = 1;
2542 spec->num_pins = 1;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002543 per_pin = snd_array_new(&spec->pins);
2544 per_cvt = snd_array_new(&spec->cvts);
2545 if (!per_pin || !per_cvt) {
2546 simple_playback_free(codec);
2547 return -ENOMEM;
2548 }
2549 per_cvt->cvt_nid = cvt_nid;
2550 per_pin->pin_nid = pin_nid;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002551 spec->pcm_playback = simple_pcm_playback;
2552
2553 codec->patch_ops = simple_hdmi_patch_ops;
2554
2555 return 0;
2556}
2557
Aaron Plattner1f348522011-04-06 17:19:04 -07002558static void nvhdmi_8ch_7x_set_info_frame_parameters(struct hda_codec *codec,
2559 int channels)
2560{
2561 unsigned int chanmask;
2562 int chan = channels ? (channels - 1) : 1;
2563
2564 switch (channels) {
2565 default:
2566 case 0:
2567 case 2:
2568 chanmask = 0x00;
2569 break;
2570 case 4:
2571 chanmask = 0x08;
2572 break;
2573 case 6:
2574 chanmask = 0x0b;
2575 break;
2576 case 8:
2577 chanmask = 0x13;
2578 break;
2579 }
2580
2581 /* Set the audio infoframe channel allocation and checksum fields. The
2582 * channel count is computed implicitly by the hardware. */
2583 snd_hda_codec_write(codec, 0x1, 0,
2584 Nv_VERB_SET_Channel_Allocation, chanmask);
2585
2586 snd_hda_codec_write(codec, 0x1, 0,
2587 Nv_VERB_SET_Info_Frame_Checksum,
2588 (0x71 - chan - chanmask));
2589}
2590
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002591static int nvhdmi_8ch_7x_pcm_close(struct hda_pcm_stream *hinfo,
2592 struct hda_codec *codec,
2593 struct snd_pcm_substream *substream)
2594{
2595 struct hdmi_spec *spec = codec->spec;
2596 int i;
2597
2598 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x,
2599 0, AC_VERB_SET_CHANNEL_STREAMID, 0);
2600 for (i = 0; i < 4; i++) {
2601 /* set the stream id */
2602 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2603 AC_VERB_SET_CHANNEL_STREAMID, 0);
2604 /* set the stream format */
2605 snd_hda_codec_write(codec, nvhdmi_con_nids_7x[i], 0,
2606 AC_VERB_SET_STREAM_FORMAT, 0);
2607 }
2608
Aaron Plattner1f348522011-04-06 17:19:04 -07002609 /* The audio hardware sends a channel count of 0x7 (8ch) when all the
2610 * streams are disabled. */
2611 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2612
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002613 return snd_hda_multi_out_dig_close(codec, &spec->multiout);
2614}
2615
2616static int nvhdmi_8ch_7x_pcm_prepare(struct hda_pcm_stream *hinfo,
2617 struct hda_codec *codec,
2618 unsigned int stream_tag,
2619 unsigned int format,
2620 struct snd_pcm_substream *substream)
2621{
2622 int chs;
Takashi Iwai112daa72011-11-02 21:40:06 +01002623 unsigned int dataDCC2, channel_id;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002624 int i;
Stephen Warren7c9359762011-06-01 11:14:17 -06002625 struct hdmi_spec *spec = codec->spec;
Takashi Iwaie3245cd2012-05-10 10:21:29 +02002626 struct hda_spdif_out *spdif;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002627 struct hdmi_spec_per_cvt *per_cvt;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002628
2629 mutex_lock(&codec->spdif_mutex);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002630 per_cvt = get_cvt(spec, 0);
2631 spdif = snd_hda_spdif_out_of_nid(codec, per_cvt->cvt_nid);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002632
2633 chs = substream->runtime->channels;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002634
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002635 dataDCC2 = 0x2;
2636
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002637 /* turn off SPDIF once; otherwise the IEC958 bits won't be updated */
Stephen Warren7c9359762011-06-01 11:14:17 -06002638 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002639 snd_hda_codec_write(codec,
2640 nvhdmi_master_con_nid_7x,
2641 0,
2642 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002643 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002644
2645 /* set the stream id */
2646 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2647 AC_VERB_SET_CHANNEL_STREAMID, (stream_tag << 4) | 0x0);
2648
2649 /* set the stream format */
2650 snd_hda_codec_write(codec, nvhdmi_master_con_nid_7x, 0,
2651 AC_VERB_SET_STREAM_FORMAT, format);
2652
2653 /* turn on again (if needed) */
2654 /* enable and set the channel status audio/data flag */
Stephen Warren7c9359762011-06-01 11:14:17 -06002655 if (codec->spdif_status_reset && (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002656 snd_hda_codec_write(codec,
2657 nvhdmi_master_con_nid_7x,
2658 0,
2659 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002660 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002661 snd_hda_codec_write(codec,
2662 nvhdmi_master_con_nid_7x,
2663 0,
2664 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2665 }
2666
2667 for (i = 0; i < 4; i++) {
2668 if (chs == 2)
2669 channel_id = 0;
2670 else
2671 channel_id = i * 2;
2672
2673 /* turn off SPDIF once;
2674 *otherwise the IEC958 bits won't be updated
2675 */
2676 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002677 (spdif->ctls & AC_DIG1_ENABLE))
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002678 snd_hda_codec_write(codec,
2679 nvhdmi_con_nids_7x[i],
2680 0,
2681 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002682 spdif->ctls & ~AC_DIG1_ENABLE & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002683 /* set the stream id */
2684 snd_hda_codec_write(codec,
2685 nvhdmi_con_nids_7x[i],
2686 0,
2687 AC_VERB_SET_CHANNEL_STREAMID,
2688 (stream_tag << 4) | channel_id);
2689 /* set the stream format */
2690 snd_hda_codec_write(codec,
2691 nvhdmi_con_nids_7x[i],
2692 0,
2693 AC_VERB_SET_STREAM_FORMAT,
2694 format);
2695 /* turn on again (if needed) */
2696 /* enable and set the channel status audio/data flag */
2697 if (codec->spdif_status_reset &&
Stephen Warren7c9359762011-06-01 11:14:17 -06002698 (spdif->ctls & AC_DIG1_ENABLE)) {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002699 snd_hda_codec_write(codec,
2700 nvhdmi_con_nids_7x[i],
2701 0,
2702 AC_VERB_SET_DIGI_CONVERT_1,
Stephen Warren7c9359762011-06-01 11:14:17 -06002703 spdif->ctls & 0xff);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002704 snd_hda_codec_write(codec,
2705 nvhdmi_con_nids_7x[i],
2706 0,
2707 AC_VERB_SET_DIGI_CONVERT_2, dataDCC2);
2708 }
2709 }
2710
Aaron Plattner1f348522011-04-06 17:19:04 -07002711 nvhdmi_8ch_7x_set_info_frame_parameters(codec, chs);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002712
2713 mutex_unlock(&codec->spdif_mutex);
2714 return 0;
2715}
2716
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02002717static const struct hda_pcm_stream nvhdmi_pcm_playback_8ch_7x = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002718 .substreams = 1,
2719 .channels_min = 2,
2720 .channels_max = 8,
2721 .nid = nvhdmi_master_con_nid_7x,
2722 .rates = SUPPORTED_RATES,
2723 .maxbps = SUPPORTED_MAXBPS,
2724 .formats = SUPPORTED_FORMATS,
2725 .ops = {
2726 .open = simple_playback_pcm_open,
2727 .close = nvhdmi_8ch_7x_pcm_close,
2728 .prepare = nvhdmi_8ch_7x_pcm_prepare
2729 },
2730};
2731
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002732static int patch_nvhdmi_2ch(struct hda_codec *codec)
2733{
2734 struct hdmi_spec *spec;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002735 int err = patch_simple_hdmi(codec, nvhdmi_master_con_nid_7x,
2736 nvhdmi_master_pin_nid_7x);
2737 if (err < 0)
2738 return err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002739
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002740 codec->patch_ops.init = nvhdmi_7x_init_2ch;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002741 /* override the PCM rates, etc, as the codec doesn't give full list */
2742 spec = codec->spec;
2743 spec->pcm_playback.rates = SUPPORTED_RATES;
2744 spec->pcm_playback.maxbps = SUPPORTED_MAXBPS;
2745 spec->pcm_playback.formats = SUPPORTED_FORMATS;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002746 return 0;
2747}
2748
Takashi Iwai53775b02012-08-01 12:17:41 +02002749static int nvhdmi_7x_8ch_build_pcms(struct hda_codec *codec)
2750{
2751 struct hdmi_spec *spec = codec->spec;
2752 int err = simple_playback_build_pcms(codec);
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002753 if (!err) {
2754 struct hda_pcm *info = get_pcm_rec(spec, 0);
2755 info->own_chmap = true;
2756 }
Takashi Iwai53775b02012-08-01 12:17:41 +02002757 return err;
2758}
2759
2760static int nvhdmi_7x_8ch_build_controls(struct hda_codec *codec)
2761{
2762 struct hdmi_spec *spec = codec->spec;
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002763 struct hda_pcm *info;
Takashi Iwai53775b02012-08-01 12:17:41 +02002764 struct snd_pcm_chmap *chmap;
2765 int err;
2766
2767 err = simple_playback_build_controls(codec);
2768 if (err < 0)
2769 return err;
2770
2771 /* add channel maps */
Takashi Iwaibce0d2a2013-03-13 14:40:31 +01002772 info = get_pcm_rec(spec, 0);
2773 err = snd_pcm_add_chmap_ctls(info->pcm,
Takashi Iwai53775b02012-08-01 12:17:41 +02002774 SNDRV_PCM_STREAM_PLAYBACK,
2775 snd_pcm_alt_chmaps, 8, 0, &chmap);
2776 if (err < 0)
2777 return err;
2778 switch (codec->preset->id) {
2779 case 0x10de0002:
2780 case 0x10de0003:
2781 case 0x10de0005:
2782 case 0x10de0006:
2783 chmap->channel_mask = (1U << 2) | (1U << 8);
2784 break;
2785 case 0x10de0007:
2786 chmap->channel_mask = (1U << 2) | (1U << 6) | (1U << 8);
2787 }
2788 return 0;
2789}
2790
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002791static int patch_nvhdmi_8ch_7x(struct hda_codec *codec)
2792{
2793 struct hdmi_spec *spec;
2794 int err = patch_nvhdmi_2ch(codec);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002795 if (err < 0)
2796 return err;
2797 spec = codec->spec;
2798 spec->multiout.max_channels = 8;
Takashi Iwaid0b12522012-06-15 14:34:42 +02002799 spec->pcm_playback = nvhdmi_pcm_playback_8ch_7x;
Takashi Iwaiceaa86b2012-06-15 14:38:31 +02002800 codec->patch_ops.init = nvhdmi_7x_init_8ch;
Takashi Iwai53775b02012-08-01 12:17:41 +02002801 codec->patch_ops.build_pcms = nvhdmi_7x_8ch_build_pcms;
2802 codec->patch_ops.build_controls = nvhdmi_7x_8ch_build_controls;
Aaron Plattner1f348522011-04-06 17:19:04 -07002803
2804 /* Initialize the audio infoframe channel mask and checksum to something
2805 * valid */
2806 nvhdmi_8ch_7x_set_info_frame_parameters(codec, 8);
2807
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002808 return 0;
2809}
2810
2811/*
Anssi Hannula611885b2013-11-03 17:15:00 +02002812 * NVIDIA codecs ignore ASP mapping for 2ch - confirmed on:
2813 * - 0x10de0015
2814 * - 0x10de0040
2815 */
2816static int nvhdmi_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
2817 int channels)
2818{
2819 if (cap->ca_index == 0x00 && channels == 2)
2820 return SNDRV_CTL_TLVT_CHMAP_FIXED;
2821
2822 return hdmi_chmap_cea_alloc_validate_get_type(cap, channels);
2823}
2824
2825static int nvhdmi_chmap_validate(int ca, int chs, unsigned char *map)
2826{
2827 if (ca == 0x00 && (map[0] != SNDRV_CHMAP_FL || map[1] != SNDRV_CHMAP_FR))
2828 return -EINVAL;
2829
2830 return 0;
2831}
2832
2833static int patch_nvhdmi(struct hda_codec *codec)
2834{
2835 struct hdmi_spec *spec;
2836 int err;
2837
2838 err = patch_generic_hdmi(codec);
2839 if (err)
2840 return err;
2841
2842 spec = codec->spec;
2843
2844 spec->ops.chmap_cea_alloc_validate_get_type =
2845 nvhdmi_chmap_cea_alloc_validate_get_type;
2846 spec->ops.chmap_validate = nvhdmi_chmap_validate;
2847
2848 return 0;
2849}
2850
2851/*
Anssi Hannula5a6135842013-10-24 21:10:35 +03002852 * ATI/AMD-specific implementations
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002853 */
2854
Anssi Hannula5a6135842013-10-24 21:10:35 +03002855#define is_amdhdmi_rev3_or_later(codec) \
2856 ((codec)->vendor_id == 0x1002aa01 && ((codec)->revision_id & 0xff00) >= 0x0300)
2857#define has_amd_full_remap_support(codec) is_amdhdmi_rev3_or_later(codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02002858
Anssi Hannula5a6135842013-10-24 21:10:35 +03002859/* ATI/AMD specific HDA pin verbs, see the AMD HDA Verbs specification */
2860#define ATI_VERB_SET_CHANNEL_ALLOCATION 0x771
2861#define ATI_VERB_SET_DOWNMIX_INFO 0x772
2862#define ATI_VERB_SET_MULTICHANNEL_01 0x777
2863#define ATI_VERB_SET_MULTICHANNEL_23 0x778
2864#define ATI_VERB_SET_MULTICHANNEL_45 0x779
2865#define ATI_VERB_SET_MULTICHANNEL_67 0x77a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002866#define ATI_VERB_SET_HBR_CONTROL 0x77c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002867#define ATI_VERB_SET_MULTICHANNEL_1 0x785
2868#define ATI_VERB_SET_MULTICHANNEL_3 0x786
2869#define ATI_VERB_SET_MULTICHANNEL_5 0x787
2870#define ATI_VERB_SET_MULTICHANNEL_7 0x788
2871#define ATI_VERB_SET_MULTICHANNEL_MODE 0x789
2872#define ATI_VERB_GET_CHANNEL_ALLOCATION 0xf71
2873#define ATI_VERB_GET_DOWNMIX_INFO 0xf72
2874#define ATI_VERB_GET_MULTICHANNEL_01 0xf77
2875#define ATI_VERB_GET_MULTICHANNEL_23 0xf78
2876#define ATI_VERB_GET_MULTICHANNEL_45 0xf79
2877#define ATI_VERB_GET_MULTICHANNEL_67 0xf7a
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002878#define ATI_VERB_GET_HBR_CONTROL 0xf7c
Anssi Hannula5a6135842013-10-24 21:10:35 +03002879#define ATI_VERB_GET_MULTICHANNEL_1 0xf85
2880#define ATI_VERB_GET_MULTICHANNEL_3 0xf86
2881#define ATI_VERB_GET_MULTICHANNEL_5 0xf87
2882#define ATI_VERB_GET_MULTICHANNEL_7 0xf88
2883#define ATI_VERB_GET_MULTICHANNEL_MODE 0xf89
2884
Anssi Hannula84d69e72013-10-24 21:10:38 +03002885/* AMD specific HDA cvt verbs */
2886#define ATI_VERB_SET_RAMP_RATE 0x770
2887#define ATI_VERB_GET_RAMP_RATE 0xf70
2888
Anssi Hannula5a6135842013-10-24 21:10:35 +03002889#define ATI_OUT_ENABLE 0x1
2890
2891#define ATI_MULTICHANNEL_MODE_PAIRED 0
2892#define ATI_MULTICHANNEL_MODE_SINGLE 1
2893
Anssi Hannula461cf6b2013-10-24 21:10:37 +03002894#define ATI_HBR_CAPABLE 0x01
2895#define ATI_HBR_ENABLE 0x10
2896
Anssi Hannula89250f82013-10-24 21:10:36 +03002897static int atihdmi_pin_get_eld(struct hda_codec *codec, hda_nid_t nid,
2898 unsigned char *buf, int *eld_size)
2899{
2900 /* call hda_eld.c ATI/AMD-specific function */
2901 return snd_hdmi_get_eld_ati(codec, nid, buf, eld_size,
2902 is_amdhdmi_rev3_or_later(codec));
2903}
2904
Anssi Hannula5a6135842013-10-24 21:10:35 +03002905static void atihdmi_pin_setup_infoframe(struct hda_codec *codec, hda_nid_t pin_nid, int ca,
2906 int active_channels, int conn_type)
2907{
2908 snd_hda_codec_write(codec, pin_nid, 0, ATI_VERB_SET_CHANNEL_ALLOCATION, ca);
2909}
2910
2911static int atihdmi_paired_swap_fc_lfe(int pos)
2912{
2913 /*
2914 * ATI/AMD have automatic FC/LFE swap built-in
2915 * when in pairwise mapping mode.
2916 */
2917
2918 switch (pos) {
2919 /* see channel_allocations[].speakers[] */
2920 case 2: return 3;
2921 case 3: return 2;
2922 default: break;
2923 }
2924
2925 return pos;
2926}
2927
2928static int atihdmi_paired_chmap_validate(int ca, int chs, unsigned char *map)
2929{
2930 struct cea_channel_speaker_allocation *cap;
2931 int i, j;
2932
2933 /* check that only channel pairs need to be remapped on old pre-rev3 ATI/AMD */
2934
2935 cap = &channel_allocations[get_channel_allocation_order(ca)];
2936 for (i = 0; i < chs; ++i) {
2937 int mask = to_spk_mask(map[i]);
2938 bool ok = false;
2939 bool companion_ok = false;
2940
2941 if (!mask)
2942 continue;
2943
2944 for (j = 0 + i % 2; j < 8; j += 2) {
2945 int chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j);
2946 if (cap->speakers[chan_idx] == mask) {
2947 /* channel is in a supported position */
2948 ok = true;
2949
2950 if (i % 2 == 0 && i + 1 < chs) {
2951 /* even channel, check the odd companion */
2952 int comp_chan_idx = 7 - atihdmi_paired_swap_fc_lfe(j + 1);
2953 int comp_mask_req = to_spk_mask(map[i+1]);
2954 int comp_mask_act = cap->speakers[comp_chan_idx];
2955
2956 if (comp_mask_req == comp_mask_act)
2957 companion_ok = true;
2958 else
2959 return -EINVAL;
2960 }
2961 break;
2962 }
2963 }
2964
2965 if (!ok)
2966 return -EINVAL;
2967
2968 if (companion_ok)
2969 i++; /* companion channel already checked */
2970 }
2971
2972 return 0;
2973}
2974
2975static int atihdmi_pin_set_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
2976 int hdmi_slot, int stream_channel)
2977{
2978 int verb;
2979 int ati_channel_setup = 0;
2980
2981 if (hdmi_slot > 7)
2982 return -EINVAL;
2983
2984 if (!has_amd_full_remap_support(codec)) {
2985 hdmi_slot = atihdmi_paired_swap_fc_lfe(hdmi_slot);
2986
2987 /* In case this is an odd slot but without stream channel, do not
2988 * disable the slot since the corresponding even slot could have a
2989 * channel. In case neither have a channel, the slot pair will be
2990 * disabled when this function is called for the even slot. */
2991 if (hdmi_slot % 2 != 0 && stream_channel == 0xf)
2992 return 0;
2993
2994 hdmi_slot -= hdmi_slot % 2;
2995
2996 if (stream_channel != 0xf)
2997 stream_channel -= stream_channel % 2;
2998 }
2999
3000 verb = ATI_VERB_SET_MULTICHANNEL_01 + hdmi_slot/2 + (hdmi_slot % 2) * 0x00e;
3001
3002 /* ati_channel_setup format: [7..4] = stream_channel_id, [1] = mute, [0] = enable */
3003
3004 if (stream_channel != 0xf)
3005 ati_channel_setup = (stream_channel << 4) | ATI_OUT_ENABLE;
3006
3007 return snd_hda_codec_write(codec, pin_nid, 0, verb, ati_channel_setup);
3008}
3009
3010static int atihdmi_pin_get_slot_channel(struct hda_codec *codec, hda_nid_t pin_nid,
3011 int asp_slot)
3012{
3013 bool was_odd = false;
3014 int ati_asp_slot = asp_slot;
3015 int verb;
3016 int ati_channel_setup;
3017
3018 if (asp_slot > 7)
3019 return -EINVAL;
3020
3021 if (!has_amd_full_remap_support(codec)) {
3022 ati_asp_slot = atihdmi_paired_swap_fc_lfe(asp_slot);
3023 if (ati_asp_slot % 2 != 0) {
3024 ati_asp_slot -= 1;
3025 was_odd = true;
3026 }
3027 }
3028
3029 verb = ATI_VERB_GET_MULTICHANNEL_01 + ati_asp_slot/2 + (ati_asp_slot % 2) * 0x00e;
3030
3031 ati_channel_setup = snd_hda_codec_read(codec, pin_nid, 0, verb, 0);
3032
3033 if (!(ati_channel_setup & ATI_OUT_ENABLE))
3034 return 0xf;
3035
3036 return ((ati_channel_setup & 0xf0) >> 4) + !!was_odd;
3037}
3038
3039static int atihdmi_paired_chmap_cea_alloc_validate_get_type(struct cea_channel_speaker_allocation *cap,
3040 int channels)
3041{
3042 int c;
3043
3044 /*
3045 * Pre-rev3 ATI/AMD codecs operate in a paired channel mode, so
3046 * we need to take that into account (a single channel may take 2
3047 * channel slots if we need to carry a silent channel next to it).
3048 * On Rev3+ AMD codecs this function is not used.
3049 */
3050 int chanpairs = 0;
3051
3052 /* We only produce even-numbered channel count TLVs */
3053 if ((channels % 2) != 0)
3054 return -1;
3055
3056 for (c = 0; c < 7; c += 2) {
3057 if (cap->speakers[c] || cap->speakers[c+1])
3058 chanpairs++;
3059 }
3060
3061 if (chanpairs * 2 != channels)
3062 return -1;
3063
3064 return SNDRV_CTL_TLVT_CHMAP_PAIRED;
3065}
3066
3067static void atihdmi_paired_cea_alloc_to_tlv_chmap(struct cea_channel_speaker_allocation *cap,
3068 unsigned int *chmap, int channels)
3069{
3070 /* produce paired maps for pre-rev3 ATI/AMD codecs */
3071 int count = 0;
3072 int c;
3073
3074 for (c = 7; c >= 0; c--) {
3075 int chan = 7 - atihdmi_paired_swap_fc_lfe(7 - c);
3076 int spk = cap->speakers[chan];
3077 if (!spk) {
3078 /* add N/A channel if the companion channel is occupied */
3079 if (cap->speakers[chan + (chan % 2 ? -1 : 1)])
3080 chmap[count++] = SNDRV_CHMAP_NA;
3081
3082 continue;
3083 }
3084
3085 chmap[count++] = spk_to_chmap(spk);
3086 }
3087
3088 WARN_ON(count != channels);
3089}
3090
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003091static int atihdmi_pin_hbr_setup(struct hda_codec *codec, hda_nid_t pin_nid,
3092 bool hbr)
3093{
3094 int hbr_ctl, hbr_ctl_new;
3095
3096 hbr_ctl = snd_hda_codec_read(codec, pin_nid, 0, ATI_VERB_GET_HBR_CONTROL, 0);
Anssi Hannula13122e62013-11-10 20:56:10 +02003097 if (hbr_ctl >= 0 && (hbr_ctl & ATI_HBR_CAPABLE)) {
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003098 if (hbr)
3099 hbr_ctl_new = hbr_ctl | ATI_HBR_ENABLE;
3100 else
3101 hbr_ctl_new = hbr_ctl & ~ATI_HBR_ENABLE;
3102
3103 snd_printdd("atihdmi_pin_hbr_setup: "
3104 "NID=0x%x, %shbr-ctl=0x%x\n",
3105 pin_nid,
3106 hbr_ctl == hbr_ctl_new ? "" : "new-",
3107 hbr_ctl_new);
3108
3109 if (hbr_ctl != hbr_ctl_new)
3110 snd_hda_codec_write(codec, pin_nid, 0,
3111 ATI_VERB_SET_HBR_CONTROL,
3112 hbr_ctl_new);
3113
3114 } else if (hbr)
3115 return -EINVAL;
3116
3117 return 0;
3118}
3119
Anssi Hannula84d69e72013-10-24 21:10:38 +03003120static int atihdmi_setup_stream(struct hda_codec *codec, hda_nid_t cvt_nid,
3121 hda_nid_t pin_nid, u32 stream_tag, int format)
3122{
3123
3124 if (is_amdhdmi_rev3_or_later(codec)) {
3125 int ramp_rate = 180; /* default as per AMD spec */
3126 /* disable ramp-up/down for non-pcm as per AMD spec */
3127 if (format & AC_FMT_TYPE_NON_PCM)
3128 ramp_rate = 0;
3129
3130 snd_hda_codec_write(codec, cvt_nid, 0, ATI_VERB_SET_RAMP_RATE, ramp_rate);
3131 }
3132
3133 return hdmi_setup_stream(codec, cvt_nid, pin_nid, stream_tag, format);
3134}
3135
3136
Anssi Hannula5a6135842013-10-24 21:10:35 +03003137static int atihdmi_init(struct hda_codec *codec)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003138{
3139 struct hdmi_spec *spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003140 int pin_idx, err;
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003141
Anssi Hannula5a6135842013-10-24 21:10:35 +03003142 err = generic_hdmi_init(codec);
3143
3144 if (err)
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003145 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003146
3147 for (pin_idx = 0; pin_idx < spec->num_pins; pin_idx++) {
3148 struct hdmi_spec_per_pin *per_pin = get_pin(spec, pin_idx);
3149
3150 /* make sure downmix information in infoframe is zero */
3151 snd_hda_codec_write(codec, per_pin->pin_nid, 0, ATI_VERB_SET_DOWNMIX_INFO, 0);
3152
3153 /* enable channel-wise remap mode if supported */
3154 if (has_amd_full_remap_support(codec))
3155 snd_hda_codec_write(codec, per_pin->pin_nid, 0,
3156 ATI_VERB_SET_MULTICHANNEL_MODE,
3157 ATI_MULTICHANNEL_MODE_SINGLE);
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003158 }
Anssi Hannula5a6135842013-10-24 21:10:35 +03003159
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003160 return 0;
3161}
3162
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003163static int patch_atihdmi(struct hda_codec *codec)
3164{
3165 struct hdmi_spec *spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003166 struct hdmi_spec_per_cvt *per_cvt;
3167 int err, cvt_idx;
3168
3169 err = patch_generic_hdmi(codec);
3170
3171 if (err)
Takashi Iwaid0b12522012-06-15 14:34:42 +02003172 return err;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003173
3174 codec->patch_ops.init = atihdmi_init;
3175
Takashi Iwaid0b12522012-06-15 14:34:42 +02003176 spec = codec->spec;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003177
Anssi Hannula89250f82013-10-24 21:10:36 +03003178 spec->ops.pin_get_eld = atihdmi_pin_get_eld;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003179 spec->ops.pin_get_slot_channel = atihdmi_pin_get_slot_channel;
3180 spec->ops.pin_set_slot_channel = atihdmi_pin_set_slot_channel;
3181 spec->ops.pin_setup_infoframe = atihdmi_pin_setup_infoframe;
Anssi Hannula461cf6b2013-10-24 21:10:37 +03003182 spec->ops.pin_hbr_setup = atihdmi_pin_hbr_setup;
Anssi Hannula84d69e72013-10-24 21:10:38 +03003183 spec->ops.setup_stream = atihdmi_setup_stream;
Anssi Hannula5a6135842013-10-24 21:10:35 +03003184
3185 if (!has_amd_full_remap_support(codec)) {
3186 /* override to ATI/AMD-specific versions with pairwise mapping */
3187 spec->ops.chmap_cea_alloc_validate_get_type =
3188 atihdmi_paired_chmap_cea_alloc_validate_get_type;
3189 spec->ops.cea_alloc_to_tlv_chmap = atihdmi_paired_cea_alloc_to_tlv_chmap;
3190 spec->ops.chmap_validate = atihdmi_paired_chmap_validate;
3191 }
3192
3193 /* ATI/AMD converters do not advertise all of their capabilities */
3194 for (cvt_idx = 0; cvt_idx < spec->num_cvts; cvt_idx++) {
3195 per_cvt = get_cvt(spec, cvt_idx);
3196 per_cvt->channels_max = max(per_cvt->channels_max, 8u);
3197 per_cvt->rates |= SUPPORTED_RATES;
3198 per_cvt->formats |= SUPPORTED_FORMATS;
3199 per_cvt->maxbps = max(per_cvt->maxbps, 24u);
3200 }
3201
3202 spec->channels_max = max(spec->channels_max, 8u);
3203
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003204 return 0;
3205}
3206
Annie Liu3de5ff82012-06-08 19:18:42 +08003207/* VIA HDMI Implementation */
3208#define VIAHDMI_CVT_NID 0x02 /* audio converter1 */
3209#define VIAHDMI_PIN_NID 0x03 /* HDMI output pin1 */
3210
Annie Liu3de5ff82012-06-08 19:18:42 +08003211static int patch_via_hdmi(struct hda_codec *codec)
3212{
Takashi Iwai250e41a2012-06-15 14:40:21 +02003213 return patch_simple_hdmi(codec, VIAHDMI_CVT_NID, VIAHDMI_PIN_NID);
Annie Liu3de5ff82012-06-08 19:18:42 +08003214}
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003215
3216/*
3217 * patch entries
3218 */
Takashi Iwaifb79e1e2011-05-02 12:17:41 +02003219static const struct hda_codec_preset snd_hda_preset_hdmi[] = {
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003220{ .id = 0x1002793c, .name = "RS600 HDMI", .patch = patch_atihdmi },
3221{ .id = 0x10027919, .name = "RS600 HDMI", .patch = patch_atihdmi },
3222{ .id = 0x1002791a, .name = "RS690/780 HDMI", .patch = patch_atihdmi },
Anssi Hannula5a6135842013-10-24 21:10:35 +03003223{ .id = 0x1002aa01, .name = "R6xx HDMI", .patch = patch_atihdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003224{ .id = 0x10951390, .name = "SiI1390 HDMI", .patch = patch_generic_hdmi },
3225{ .id = 0x10951392, .name = "SiI1392 HDMI", .patch = patch_generic_hdmi },
3226{ .id = 0x17e80047, .name = "Chrontel HDMI", .patch = patch_generic_hdmi },
3227{ .id = 0x10de0002, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3228{ .id = 0x10de0003, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3229{ .id = 0x10de0005, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3230{ .id = 0x10de0006, .name = "MCP77/78 HDMI", .patch = patch_nvhdmi_8ch_7x },
3231{ .id = 0x10de0007, .name = "MCP79/7A HDMI", .patch = patch_nvhdmi_8ch_7x },
Anssi Hannula611885b2013-11-03 17:15:00 +02003232{ .id = 0x10de000a, .name = "GPU 0a HDMI/DP", .patch = patch_nvhdmi },
3233{ .id = 0x10de000b, .name = "GPU 0b HDMI/DP", .patch = patch_nvhdmi },
3234{ .id = 0x10de000c, .name = "MCP89 HDMI", .patch = patch_nvhdmi },
3235{ .id = 0x10de000d, .name = "GPU 0d HDMI/DP", .patch = patch_nvhdmi },
3236{ .id = 0x10de0010, .name = "GPU 10 HDMI/DP", .patch = patch_nvhdmi },
3237{ .id = 0x10de0011, .name = "GPU 11 HDMI/DP", .patch = patch_nvhdmi },
3238{ .id = 0x10de0012, .name = "GPU 12 HDMI/DP", .patch = patch_nvhdmi },
3239{ .id = 0x10de0013, .name = "GPU 13 HDMI/DP", .patch = patch_nvhdmi },
3240{ .id = 0x10de0014, .name = "GPU 14 HDMI/DP", .patch = patch_nvhdmi },
3241{ .id = 0x10de0015, .name = "GPU 15 HDMI/DP", .patch = patch_nvhdmi },
3242{ .id = 0x10de0016, .name = "GPU 16 HDMI/DP", .patch = patch_nvhdmi },
Richard Samsonc8900a02011-03-03 12:46:13 +01003243/* 17 is known to be absent */
Anssi Hannula611885b2013-11-03 17:15:00 +02003244{ .id = 0x10de0018, .name = "GPU 18 HDMI/DP", .patch = patch_nvhdmi },
3245{ .id = 0x10de0019, .name = "GPU 19 HDMI/DP", .patch = patch_nvhdmi },
3246{ .id = 0x10de001a, .name = "GPU 1a HDMI/DP", .patch = patch_nvhdmi },
3247{ .id = 0x10de001b, .name = "GPU 1b HDMI/DP", .patch = patch_nvhdmi },
3248{ .id = 0x10de001c, .name = "GPU 1c HDMI/DP", .patch = patch_nvhdmi },
3249{ .id = 0x10de0040, .name = "GPU 40 HDMI/DP", .patch = patch_nvhdmi },
3250{ .id = 0x10de0041, .name = "GPU 41 HDMI/DP", .patch = patch_nvhdmi },
3251{ .id = 0x10de0042, .name = "GPU 42 HDMI/DP", .patch = patch_nvhdmi },
3252{ .id = 0x10de0043, .name = "GPU 43 HDMI/DP", .patch = patch_nvhdmi },
3253{ .id = 0x10de0044, .name = "GPU 44 HDMI/DP", .patch = patch_nvhdmi },
3254{ .id = 0x10de0051, .name = "GPU 51 HDMI/DP", .patch = patch_nvhdmi },
3255{ .id = 0x10de0060, .name = "GPU 60 HDMI/DP", .patch = patch_nvhdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003256{ .id = 0x10de0067, .name = "MCP67 HDMI", .patch = patch_nvhdmi_2ch },
3257{ .id = 0x10de8001, .name = "MCP73 HDMI", .patch = patch_nvhdmi_2ch },
Annie Liu3de5ff82012-06-08 19:18:42 +08003258{ .id = 0x11069f80, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3259{ .id = 0x11069f81, .name = "VX900 HDMI/DP", .patch = patch_via_hdmi },
3260{ .id = 0x11069f84, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
3261{ .id = 0x11069f85, .name = "VX11 HDMI/DP", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003262{ .id = 0x80860054, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3263{ .id = 0x80862801, .name = "Bearlake HDMI", .patch = patch_generic_hdmi },
3264{ .id = 0x80862802, .name = "Cantiga HDMI", .patch = patch_generic_hdmi },
3265{ .id = 0x80862803, .name = "Eaglelake HDMI", .patch = patch_generic_hdmi },
3266{ .id = 0x80862804, .name = "IbexPeak HDMI", .patch = patch_generic_hdmi },
3267{ .id = 0x80862805, .name = "CougarPoint HDMI", .patch = patch_generic_hdmi },
Wu Fengguang591e6102011-05-20 15:35:43 +08003268{ .id = 0x80862806, .name = "PantherPoint HDMI", .patch = patch_generic_hdmi },
Wang Xingchao1c766842012-06-13 10:23:52 +08003269{ .id = 0x80862807, .name = "Haswell HDMI", .patch = patch_generic_hdmi },
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003270{ .id = 0x80862880, .name = "CedarTrail HDMI", .patch = patch_generic_hdmi },
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003271{ .id = 0x80862882, .name = "Valleyview2 HDMI", .patch = patch_generic_hdmi },
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003272{ .id = 0x808629fb, .name = "Crestline HDMI", .patch = patch_generic_hdmi },
3273{} /* terminator */
3274};
3275
3276MODULE_ALIAS("snd-hda-codec-id:1002793c");
3277MODULE_ALIAS("snd-hda-codec-id:10027919");
3278MODULE_ALIAS("snd-hda-codec-id:1002791a");
3279MODULE_ALIAS("snd-hda-codec-id:1002aa01");
3280MODULE_ALIAS("snd-hda-codec-id:10951390");
3281MODULE_ALIAS("snd-hda-codec-id:10951392");
3282MODULE_ALIAS("snd-hda-codec-id:10de0002");
3283MODULE_ALIAS("snd-hda-codec-id:10de0003");
3284MODULE_ALIAS("snd-hda-codec-id:10de0005");
3285MODULE_ALIAS("snd-hda-codec-id:10de0006");
3286MODULE_ALIAS("snd-hda-codec-id:10de0007");
3287MODULE_ALIAS("snd-hda-codec-id:10de000a");
3288MODULE_ALIAS("snd-hda-codec-id:10de000b");
3289MODULE_ALIAS("snd-hda-codec-id:10de000c");
3290MODULE_ALIAS("snd-hda-codec-id:10de000d");
3291MODULE_ALIAS("snd-hda-codec-id:10de0010");
3292MODULE_ALIAS("snd-hda-codec-id:10de0011");
3293MODULE_ALIAS("snd-hda-codec-id:10de0012");
3294MODULE_ALIAS("snd-hda-codec-id:10de0013");
3295MODULE_ALIAS("snd-hda-codec-id:10de0014");
Richard Samsonc8900a02011-03-03 12:46:13 +01003296MODULE_ALIAS("snd-hda-codec-id:10de0015");
3297MODULE_ALIAS("snd-hda-codec-id:10de0016");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003298MODULE_ALIAS("snd-hda-codec-id:10de0018");
3299MODULE_ALIAS("snd-hda-codec-id:10de0019");
3300MODULE_ALIAS("snd-hda-codec-id:10de001a");
3301MODULE_ALIAS("snd-hda-codec-id:10de001b");
3302MODULE_ALIAS("snd-hda-codec-id:10de001c");
3303MODULE_ALIAS("snd-hda-codec-id:10de0040");
3304MODULE_ALIAS("snd-hda-codec-id:10de0041");
3305MODULE_ALIAS("snd-hda-codec-id:10de0042");
3306MODULE_ALIAS("snd-hda-codec-id:10de0043");
3307MODULE_ALIAS("snd-hda-codec-id:10de0044");
Aaron Plattner7ae48b52012-07-16 17:10:04 -07003308MODULE_ALIAS("snd-hda-codec-id:10de0051");
Aaron Plattnerd52392b2013-07-12 11:01:37 -07003309MODULE_ALIAS("snd-hda-codec-id:10de0060");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003310MODULE_ALIAS("snd-hda-codec-id:10de0067");
3311MODULE_ALIAS("snd-hda-codec-id:10de8001");
Annie Liu3de5ff82012-06-08 19:18:42 +08003312MODULE_ALIAS("snd-hda-codec-id:11069f80");
3313MODULE_ALIAS("snd-hda-codec-id:11069f81");
3314MODULE_ALIAS("snd-hda-codec-id:11069f84");
3315MODULE_ALIAS("snd-hda-codec-id:11069f85");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003316MODULE_ALIAS("snd-hda-codec-id:17e80047");
3317MODULE_ALIAS("snd-hda-codec-id:80860054");
3318MODULE_ALIAS("snd-hda-codec-id:80862801");
3319MODULE_ALIAS("snd-hda-codec-id:80862802");
3320MODULE_ALIAS("snd-hda-codec-id:80862803");
3321MODULE_ALIAS("snd-hda-codec-id:80862804");
3322MODULE_ALIAS("snd-hda-codec-id:80862805");
Wu Fengguang591e6102011-05-20 15:35:43 +08003323MODULE_ALIAS("snd-hda-codec-id:80862806");
Wang Xingchao1c766842012-06-13 10:23:52 +08003324MODULE_ALIAS("snd-hda-codec-id:80862807");
Wu Fengguang6edc59e2012-02-23 15:07:44 +08003325MODULE_ALIAS("snd-hda-codec-id:80862880");
Mengdong Lincc1a95d2013-10-20 23:03:31 -04003326MODULE_ALIAS("snd-hda-codec-id:80862882");
Takashi Iwai84eb01b2010-09-07 12:27:25 +02003327MODULE_ALIAS("snd-hda-codec-id:808629fb");
3328
3329MODULE_LICENSE("GPL");
3330MODULE_DESCRIPTION("HDMI HD-audio codec");
3331MODULE_ALIAS("snd-hda-codec-intelhdmi");
3332MODULE_ALIAS("snd-hda-codec-nvhdmi");
3333MODULE_ALIAS("snd-hda-codec-atihdmi");
3334
3335static struct hda_codec_preset_list intel_list = {
3336 .preset = snd_hda_preset_hdmi,
3337 .owner = THIS_MODULE,
3338};
3339
3340static int __init patch_hdmi_init(void)
3341{
3342 return snd_hda_add_codec_preset(&intel_list);
3343}
3344
3345static void __exit patch_hdmi_exit(void)
3346{
3347 snd_hda_delete_codec_preset(&intel_list);
3348}
3349
3350module_init(patch_hdmi_init)
3351module_exit(patch_hdmi_exit)