blob: c81587e06e37808d6fc00fedbde00b099c4f5b93 [file] [log] [blame]
Mauro Carvalho Chehabcd4665c2005-11-08 21:36:40 -08001#define TVP5150_VD_IN_SRC_SEL_1 0x00 /* Video input source selection #1 */
2#define TVP5150_ANAL_CHL_CTL 0x01 /* Analog channel controls */
3#define TVP5150_OP_MODE_CTL 0x02 /* Operation mode controls */
4#define TVP5150_MISC_CTL 0x03 /* Miscellaneous controls */
5#define TVP5150_AUTOSW_MSK 0x04 /* Autoswitch mask: TVP5150A / TVP5150AM */
6
7/* Reserved 05h */
8
9#define TVP5150_COLOR_KIL_THSH_CTL 0x06 /* Color killer threshold control */
10#define TVP5150_LUMA_PROC_CTL_1 0x07 /* Luminance processing control #1 */
11#define TVP5150_LUMA_PROC_CTL_2 0x08 /* Luminance processing control #2 */
12#define TVP5150_BRIGHT_CTL 0x09 /* Brightness control */
13#define TVP5150_SATURATION_CTL 0x0a /* Color saturation control */
14#define TVP5150_HUE_CTL 0x0b /* Hue control */
15#define TVP5150_CONTRAST_CTL 0x0c /* Contrast control */
16#define TVP5150_DATA_RATE_SEL 0x0d /* Outputs and data rates select */
17#define TVP5150_LUMA_PROC_CTL_3 0x0e /* Luminance processing control #3 */
18#define TVP5150_CONF_SHARED_PIN 0x0f /* Configuration shared pins */
19
20/* Reserved 10h */
21
22#define TVP5150_ACT_VD_CROP_ST_MSB 0x11 /* Active video cropping start MSB */
23#define TVP5150_ACT_VD_CROP_ST_LSB 0x12 /* Active video cropping start LSB */
24#define TVP5150_ACT_VD_CROP_STP_MSB 0x13 /* Active video cropping stop MSB */
25#define TVP5150_ACT_VD_CROP_STP_LSB 0x14 /* Active video cropping stop LSB */
26#define TVP5150_GENLOCK 0x15 /* Genlock/RTC */
27#define TVP5150_HORIZ_SYNC_START 0x16 /* Horizontal sync start */
28
29/* Reserved 17h */
30
31#define TVP5150_VERT_BLANKING_START 0x18 /* Vertical blanking start */
32#define TVP5150_VERT_BLANKING_STOP 0x19 /* Vertical blanking stop */
33#define TVP5150_CHROMA_PROC_CTL_1 0x1a /* Chrominance processing control #1 */
34#define TVP5150_CHROMA_PROC_CTL_2 0x1b /* Chrominance processing control #2 */
35#define TVP5150_INT_RESET_REG_B 0x1c /* Interrupt reset register B */
36#define TVP5150_INT_ENABLE_REG_B 0x1d /* Interrupt enable register B */
37#define TVP5150_INTT_CONFIG_REG_B 0x1e /* Interrupt configuration register B */
38
39/* Reserved 1Fh-27h */
40
41#define TVP5150_VIDEO_STD 0x28 /* Video standard */
42
43/* Reserved 29h-2bh */
44
45#define TVP5150_CB_GAIN_FACT 0x2c /* Cb gain factor */
46#define TVP5150_CR_GAIN_FACTOR 0x2d /* Cr gain factor */
47#define TVP5150_MACROVISION_ON_CTR 0x2e /* Macrovision on counter */
48#define TVP5150_MACROVISION_OFF_CTR 0x2f /* Macrovision off counter */
49#define TVP5150_REV_SELECT 0x30 /* revision select (TVP5150AM1 only) */
50
51/* Reserved 31h-7Fh */
52
53#define TVP5150_MSB_DEV_ID 0x80 /* MSB of device ID */
54#define TVP5150_LSB_DEV_ID 0x81 /* LSB of device ID */
55#define TVP5150_ROM_MAJOR_VER 0x82 /* ROM major version */
56#define TVP5150_ROM_MINOR_VER 0x83 /* ROM minor version */
57#define TVP5150_VERT_LN_COUNT_MSB 0x84 /* Vertical line count MSB */
58#define TVP5150_VERT_LN_COUNT_LSB 0x85 /* Vertical line count LSB */
59#define TVP5150_INT_STATUS_REG_B 0x86 /* Interrupt status register B */
60#define TVP5150_INT_ACTIVE_REG_B 0x87 /* Interrupt active register B */
61#define TVP5150_STATUS_REG_1 0x88 /* Status register #1 */
62#define TVP5150_STATUS_REG_2 0x89 /* Status register #2 */
63#define TVP5150_STATUS_REG_3 0x8a /* Status register #3 */
64#define TVP5150_STATUS_REG_4 0x8b /* Status register #4 */
65#define TVP5150_STATUS_REG_5 0x8c /* Status register #5 */
66/* Reserved 8Dh-8Fh */
Mauro Carvalho Chehab3ad96832006-01-23 17:11:05 -020067 /* Closed caption data registers */
68#define TVP5150_CC_DATA_INI 0x90
69#define TVP5150_CC_DATA_END 0x93
70
71 /* WSS data registers */
72#define TVP5150_WSS_DATA_INI 0x94
73#define TVP5150_WSS_DATA_END 0x99
74
75/* VPS data registers */
76#define TVP5150_VPS_DATA_INI 0x9a
77#define TVP5150_VPS_DATA_END 0xa6
78
79/* VITC data registers */
80#define TVP5150_VITC_DATA_INI 0xa7
81#define TVP5150_VITC_DATA_END 0xaf
82
Mauro Carvalho Chehabcd4665c2005-11-08 21:36:40 -080083#define TVP5150_VBI_FIFO_READ_DATA 0xb0 /* VBI FIFO read data */
Mauro Carvalho Chehab3ad96832006-01-23 17:11:05 -020084
85/* Teletext filter 1 */
86#define TVP5150_TELETEXT_FIL1_INI 0xb1
87#define TVP5150_TELETEXT_FIL1_END 0xb5
88
89/* Teletext filter 2 */
90#define TVP5150_TELETEXT_FIL2_INI 0xb6
91#define TVP5150_TELETEXT_FIL2_END 0xba
92
Mauro Carvalho Chehabcd4665c2005-11-08 21:36:40 -080093#define TVP5150_TELETEXT_FIL_ENA 0xbb /* Teletext filter enable */
94/* Reserved BCh-BFh */
95#define TVP5150_INT_STATUS_REG_A 0xc0 /* Interrupt status register A */
96#define TVP5150_INT_ENABLE_REG_A 0xc1 /* Interrupt enable register A */
97#define TVP5150_INT_CONF 0xc2 /* Interrupt configuration */
98#define TVP5150_VDP_CONF_RAM_DATA 0xc3 /* VDP configuration RAM data */
99#define TVP5150_CONF_RAM_ADDR_LOW 0xc4 /* Configuration RAM address low byte */
100#define TVP5150_CONF_RAM_ADDR_HIGH 0xc5 /* Configuration RAM address high byte */
101#define TVP5150_VDP_STATUS_REG 0xc6 /* VDP status register */
102#define TVP5150_FIFO_WORD_COUNT 0xc7 /* FIFO word count */
103#define TVP5150_FIFO_INT_THRESHOLD 0xc8 /* FIFO interrupt threshold */
104#define TVP5150_FIFO_RESET 0xc9 /* FIFO reset */
105#define TVP5150_LINE_NUMBER_INT 0xca /* Line number interrupt */
106#define TVP5150_PIX_ALIGN_REG_LOW 0xcb /* Pixel alignment register low byte */
107#define TVP5150_PIX_ALIGN_REG_HIGH 0xcc /* Pixel alignment register high byte */
108#define TVP5150_FIFO_OUT_CTRL 0xcd /* FIFO output control */
109/* Reserved CEh */
Mauro Carvalho Chehab3ad96832006-01-23 17:11:05 -0200110#define TVP5150_FULL_FIELD_ENA 0xcf /* Full field enable 1 */
111
112/* Line mode registers */
113#define TVP5150_LINE_MODE_INI 0xd0
114#define TVP5150_LINE_MODE_END 0xfb
115
Mauro Carvalho Chehabcd4665c2005-11-08 21:36:40 -0800116#define TVP5150_FULL_FIELD_MODE_REG 0xfc /* Full field mode register */
117/* Reserved FDh-FFh */