blob: 8085a8aac8124839d889849d4d5877be3fa22252 [file] [log] [blame]
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -04001/*
2 * arch/arm/plat-orion/time.c
3 *
4 * Marvell Orion SoC timer handling.
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without any
8 * warranty of any kind, whether express or implied.
9 *
10 * Timer 0 is used as free-running clocksource, while timer 1 is
11 * used as clock_event_device.
12 */
13
14#include <linux/kernel.h>
Nicolas Pitrea399e3f2009-05-15 00:42:36 -040015#include <linux/timer.h>
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040016#include <linux/clockchips.h>
17#include <linux/interrupt.h>
18#include <linux/irq.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070019#include <linux/sched_clock.h>
Andrew Lunn48fce882013-10-23 16:12:50 +020020#include <plat/time.h>
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040021
22/*
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020023 * MBus bridge block registers.
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040024 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020025#define BRIDGE_CAUSE_OFF 0x0110
26#define BRIDGE_MASK_OFF 0x0114
27#define BRIDGE_INT_TIMER0 0x0002
28#define BRIDGE_INT_TIMER1 0x0004
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040029
30
31/*
32 * Timer block registers.
33 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020034#define TIMER_CTRL_OFF 0x0000
35#define TIMER0_EN 0x0001
36#define TIMER0_RELOAD_EN 0x0002
37#define TIMER1_EN 0x0004
38#define TIMER1_RELOAD_EN 0x0008
39#define TIMER0_RELOAD_OFF 0x0010
40#define TIMER0_VAL_OFF 0x0014
41#define TIMER1_RELOAD_OFF 0x0018
42#define TIMER1_VAL_OFF 0x001c
43
44
45/*
46 * SoC-specific data.
47 */
48static void __iomem *bridge_base;
49static u32 bridge_timer1_clr_mask;
50static void __iomem *timer_base;
51
52
53/*
54 * Number of timer ticks per jiffy.
55 */
56static u32 ticks_per_jiffy;
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040057
58
59/*
Stefan Agner8a3269f2009-05-12 10:30:41 -070060 * Orion's sched_clock implementation. It has a resolution of
Russell Kingf06a1622010-12-15 21:55:06 +000061 * at least 7.5ns (133MHz TCLK).
Stefan Agner8a3269f2009-05-12 10:30:41 -070062 */
Stefan Agner8a3269f2009-05-12 10:30:41 -070063
Stephen Boydb44653b2013-11-15 15:26:24 -080064static u64 notrace orion_read_sched_clock(void)
Stefan Agner8a3269f2009-05-12 10:30:41 -070065{
Marc Zyngier2f0778af2011-12-15 12:19:23 +010066 return ~readl(timer_base + TIMER0_VAL_OFF);
Stefan Agner8a3269f2009-05-12 10:30:41 -070067}
68
69/*
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040070 * Clockevent handling.
71 */
72static int
73orion_clkevt_next_event(unsigned long delta, struct clock_event_device *dev)
74{
75 unsigned long flags;
76 u32 u;
77
78 if (delta == 0)
79 return -ETIME;
80
81 local_irq_save(flags);
82
83 /*
84 * Clear and enable clockevent timer interrupt.
85 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020086 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040087
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020088 u = readl(bridge_base + BRIDGE_MASK_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040089 u |= BRIDGE_INT_TIMER1;
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020090 writel(u, bridge_base + BRIDGE_MASK_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040091
92 /*
93 * Setup new clockevent timer value.
94 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +020095 writel(delta, timer_base + TIMER1_VAL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -040096
97 /*
98 * Enable the timer.
99 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200100 u = readl(timer_base + TIMER_CTRL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400101 u = (u & ~TIMER1_RELOAD_EN) | TIMER1_EN;
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200102 writel(u, timer_base + TIMER_CTRL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400103
104 local_irq_restore(flags);
105
106 return 0;
107}
108
Viresh Kumar10dca882015-02-27 13:39:52 +0530109static int orion_clkevt_shutdown(struct clock_event_device *evt)
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400110{
111 unsigned long flags;
112 u32 u;
113
114 local_irq_save(flags);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400115
Viresh Kumar10dca882015-02-27 13:39:52 +0530116 /* Disable timer */
117 u = readl(timer_base + TIMER_CTRL_OFF);
118 writel(u & ~TIMER1_EN, timer_base + TIMER_CTRL_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400119
Viresh Kumar10dca882015-02-27 13:39:52 +0530120 /* Disable timer interrupt */
121 u = readl(bridge_base + BRIDGE_MASK_OFF);
122 writel(u & ~BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400123
Viresh Kumar10dca882015-02-27 13:39:52 +0530124 /* ACK pending timer interrupt */
125 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400126
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400127 local_irq_restore(flags);
Viresh Kumar10dca882015-02-27 13:39:52 +0530128
129 return 0;
130}
131
132static int orion_clkevt_set_periodic(struct clock_event_device *evt)
133{
134 unsigned long flags;
135 u32 u;
136
137 local_irq_save(flags);
138
139 /* Setup timer to fire at 1/HZ intervals */
140 writel(ticks_per_jiffy - 1, timer_base + TIMER1_RELOAD_OFF);
141 writel(ticks_per_jiffy - 1, timer_base + TIMER1_VAL_OFF);
142
143 /* Enable timer interrupt */
144 u = readl(bridge_base + BRIDGE_MASK_OFF);
145 writel(u | BRIDGE_INT_TIMER1, bridge_base + BRIDGE_MASK_OFF);
146
147 /* Enable timer */
148 u = readl(timer_base + TIMER_CTRL_OFF);
149 writel(u | TIMER1_EN | TIMER1_RELOAD_EN, timer_base + TIMER_CTRL_OFF);
150
151 local_irq_restore(flags);
152
153 return 0;
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400154}
155
156static struct clock_event_device orion_clkevt = {
Viresh Kumar10dca882015-02-27 13:39:52 +0530157 .name = "orion_tick",
158 .features = CLOCK_EVT_FEAT_ONESHOT |
159 CLOCK_EVT_FEAT_PERIODIC,
160 .rating = 300,
161 .set_next_event = orion_clkevt_next_event,
162 .set_state_shutdown = orion_clkevt_shutdown,
163 .set_state_periodic = orion_clkevt_set_periodic,
164 .set_state_oneshot = orion_clkevt_shutdown,
165 .tick_resume = orion_clkevt_shutdown,
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400166};
167
168static irqreturn_t orion_timer_interrupt(int irq, void *dev_id)
169{
170 /*
171 * ACK timer interrupt and call event handler.
172 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200173 writel(bridge_timer1_clr_mask, bridge_base + BRIDGE_CAUSE_OFF);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400174 orion_clkevt.event_handler(&orion_clkevt);
175
176 return IRQ_HANDLED;
177}
178
179static struct irqaction orion_timer_irq = {
180 .name = "orion_tick",
Michael Opdenackereb4d5522013-10-12 05:49:20 +0200181 .flags = IRQF_TIMER,
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400182 .handler = orion_timer_interrupt
183};
184
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200185void __init
Thomas Petazzonie96a0302012-09-11 14:27:25 +0200186orion_time_set_base(void __iomem *_timer_base)
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200187{
Thomas Petazzonie96a0302012-09-11 14:27:25 +0200188 timer_base = _timer_base;
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200189}
190
191void __init
Thomas Petazzonie96a0302012-09-11 14:27:25 +0200192orion_time_init(void __iomem *_bridge_base, u32 _bridge_timer1_clr_mask,
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200193 unsigned int irq, unsigned int tclk)
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400194{
195 u32 u;
196
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200197 /*
198 * Set SoC-specific data.
199 */
Thomas Petazzonie96a0302012-09-11 14:27:25 +0200200 bridge_base = _bridge_base;
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200201 bridge_timer1_clr_mask = _bridge_timer1_clr_mask;
202
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400203 ticks_per_jiffy = (tclk + HZ/2) / HZ;
204
Stefan Agner8a3269f2009-05-12 10:30:41 -0700205 /*
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200206 * Set scale and timer for sched_clock.
Stefan Agner8a3269f2009-05-12 10:30:41 -0700207 */
Stephen Boydb44653b2013-11-15 15:26:24 -0800208 sched_clock_register(orion_read_sched_clock, 32, tclk);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400209
210 /*
211 * Setup free-running clocksource timer (interrupts
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200212 * disabled).
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400213 */
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200214 writel(0xffffffff, timer_base + TIMER0_VAL_OFF);
215 writel(0xffffffff, timer_base + TIMER0_RELOAD_OFF);
216 u = readl(bridge_base + BRIDGE_MASK_OFF);
217 writel(u & ~BRIDGE_INT_TIMER0, bridge_base + BRIDGE_MASK_OFF);
218 u = readl(timer_base + TIMER_CTRL_OFF);
219 writel(u | TIMER0_EN | TIMER0_RELOAD_EN, timer_base + TIMER_CTRL_OFF);
Russell Kingbfe45e02011-05-08 15:33:30 +0100220 clocksource_mmio_init(timer_base + TIMER0_VAL_OFF, "orion_clocksource",
221 tclk, 300, 32, clocksource_mmio_readl_down);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400222
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400223 /*
Lennert Buytenhek4ee1f6b2010-10-15 16:50:26 +0200224 * Setup clockevent timer (interrupt-driven).
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400225 */
226 setup_irq(irq, &orion_timer_irq);
Rusty Russell320ab2b2008-12-13 21:20:26 +1030227 orion_clkevt.cpumask = cpumask_of(0);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000228 clockevents_config_and_register(&orion_clkevt, tclk, 1, 0xfffffffe);
Lennert Buytenhek2bac1de2008-03-27 14:51:40 -0400229}