blob: d8d5094b37ed81c7a126dbf117ec7ce392778aeb [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tomi Valkeinenafedec12009-08-07 12:01:55 +030031#include <plat/vram.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010032
Tony Lindgrence491cf2009-10-20 09:40:47 -070033#include <plat/control.h>
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030034
35#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
36# include "../mach-omap2/prm.h"
37# include "../mach-omap2/cm.h"
38# include "../mach-omap2/sdrc.h"
39#endif
40
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000041#define OMAP1_SRAM_PA 0x20000000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030042#define OMAP1_SRAM_VA VMALLOC_END
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000043#define OMAP2_SRAM_PA 0x40200000
Tony Lindgren670c1042006-04-02 17:46:25 +010044#define OMAP2_SRAM_PUB_PA 0x4020f800
Santosh Shilimkare49b8242009-10-19 17:25:53 -070045#define OMAP2_SRAM_VA 0xfe400000
Mans Rullgarde85c2052009-05-25 11:08:41 -070046#define OMAP2_SRAM_PUB_VA (OMAP2_SRAM_VA + 0x800)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030047#define OMAP3_SRAM_PA 0x40200000
Santosh Shilimkare49b8242009-10-19 17:25:53 -070048#define OMAP3_SRAM_VA 0xfe400000
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030049#define OMAP3_SRAM_PUB_PA 0x40208000
Janboe Ye370bc1f2009-08-10 14:49:50 +030050#define OMAP3_SRAM_PUB_VA (OMAP3_SRAM_VA + 0x8000)
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080051#define OMAP4_SRAM_PA 0x40300000
52#define OMAP4_SRAM_VA 0xfe400000
53#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
54#define OMAP4_SRAM_PUB_VA (OMAP4_SRAM_VA + 0x4000)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000055
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030056#if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
Tony Lindgren670c1042006-04-02 17:46:25 +010057#define SRAM_BOOTLOADER_SZ 0x00
58#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010059#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010060#endif
61
Santosh Shilimkar233fd642009-10-19 15:25:31 -070062#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
63#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
64#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030065
Santosh Shilimkar233fd642009-10-19 15:25:31 -070066#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
67#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
68#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
69#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
70#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
71#define OMAP34XX_VA_CONTROL_STAT OMAP2_L4_IO_ADDRESS(0x480022F0)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030072
Tony Lindgren670c1042006-04-02 17:46:25 +010073#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010074
75#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010076
Tony Lindgrenc40fae952006-12-07 13:58:10 -080077static unsigned long omap_sram_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +010078static unsigned long omap_sram_base;
79static unsigned long omap_sram_size;
80static unsigned long omap_sram_ceil;
81
Imre Deakb7cc6d42007-03-06 03:16:36 -080082extern unsigned long omapfb_reserve_sram(unsigned long sram_pstart,
83 unsigned long sram_vstart,
84 unsigned long sram_size,
85 unsigned long pstart_avail,
86 unsigned long size_avail);
Tony Lindgren670c1042006-04-02 17:46:25 +010087
Imre Deakb7cc6d42007-03-06 03:16:36 -080088/*
89 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010090 * SRAM varies. The default accessible size for all device types is 2k. A GP
91 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010092 * functionality seems ok until some nice security API happens.
93 */
94static int is_sram_locked(void)
95{
96 int type = 0;
97
Santosh Shilimkar44169072009-05-28 14:16:04 -070098 if (cpu_is_omap44xx())
99 /* Not yet supported */
100 return 0;
101
Tony Lindgren670c1042006-04-02 17:46:25 +0100102 if (cpu_is_omap242x())
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800103 type = omap_rev() & OMAP2_DEVICETYPE_MASK;
Tony Lindgren670c1042006-04-02 17:46:25 +0100104
105 if (type == GP_DEVICE) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100106 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +0100107 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300108 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
109 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
110 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
111 }
112 if (cpu_is_omap34xx()) {
113 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
114 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
115 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
116 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
117 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +0100118 }
119 return 0;
120 } else
121 return 1; /* assume locked with no PPA or security driver */
122}
123
Tony Lindgren92105bb2005-09-07 17:20:26 +0100124/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000125 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100126 * Note that we cannot try to test for SRAM here because writes
127 * to secure SRAM will hang the system. Also the SRAM is not
128 * yet mapped at this point.
129 */
130void __init omap_detect_sram(void)
131{
Imre Deakb7cc6d42007-03-06 03:16:36 -0800132 unsigned long reserved;
Tony Lindgren670c1042006-04-02 17:46:25 +0100133
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300134 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100135 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300136 if (cpu_is_omap34xx()) {
137 omap_sram_base = OMAP3_SRAM_PUB_VA;
138 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300139 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
140 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
141 omap_sram_size = 0x7000; /* 28K */
142 } else {
143 omap_sram_size = 0x8000; /* 32K */
144 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800145 } else if (cpu_is_omap44xx()) {
146 omap_sram_base = OMAP4_SRAM_PUB_VA;
147 omap_sram_start = OMAP4_SRAM_PUB_PA;
148 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300149 } else {
150 omap_sram_base = OMAP2_SRAM_PUB_VA;
151 omap_sram_start = OMAP2_SRAM_PUB_PA;
152 omap_sram_size = 0x800; /* 2K */
153 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100154 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300155 if (cpu_is_omap34xx()) {
156 omap_sram_base = OMAP3_SRAM_VA;
157 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100158 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700159 } else if (cpu_is_omap44xx()) {
160 omap_sram_base = OMAP4_SRAM_VA;
161 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800162 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300163 } else {
164 omap_sram_base = OMAP2_SRAM_VA;
165 omap_sram_start = OMAP2_SRAM_PA;
166 if (cpu_is_omap242x())
167 omap_sram_size = 0xa0000; /* 640K */
168 else if (cpu_is_omap243x())
169 omap_sram_size = 0x10000; /* 64K */
170 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100171 }
172 } else {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000173 omap_sram_base = OMAP1_SRAM_VA;
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800174 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100175
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700176 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100177 omap_sram_size = 0x32000; /* 200K */
178 else if (cpu_is_omap15xx())
179 omap_sram_size = 0x30000; /* 192K */
180 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
181 cpu_is_omap1710())
182 omap_sram_size = 0x4000; /* 16K */
183 else if (cpu_is_omap1611())
184 omap_sram_size = 0x3e800; /* 250K */
185 else {
186 printk(KERN_ERR "Could not detect SRAM size\n");
187 omap_sram_size = 0x4000;
188 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100189 }
Imre Deakb7cc6d42007-03-06 03:16:36 -0800190 reserved = omapfb_reserve_sram(omap_sram_start, omap_sram_base,
191 omap_sram_size,
192 omap_sram_start + SRAM_BOOTLOADER_SZ,
193 omap_sram_size - SRAM_BOOTLOADER_SZ);
194 omap_sram_size -= reserved;
Tomi Valkeinenafedec12009-08-07 12:01:55 +0300195
196 reserved = omap_vram_reserve_sram(omap_sram_start, omap_sram_base,
197 omap_sram_size,
198 omap_sram_start + SRAM_BOOTLOADER_SZ,
199 omap_sram_size - SRAM_BOOTLOADER_SZ);
200 omap_sram_size -= reserved;
201
Tony Lindgren92105bb2005-09-07 17:20:26 +0100202 omap_sram_ceil = omap_sram_base + omap_sram_size;
203}
204
205static struct map_desc omap_sram_io_desc[] __initdata = {
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100206 { /* .length gets filled in at runtime */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000207 .virtual = OMAP1_SRAM_VA,
208 .pfn = __phys_to_pfn(OMAP1_SRAM_PA),
Tony Lindgrence2deca2006-06-26 16:16:24 -0700209 .type = MT_MEMORY
Deepak Saxena9fe133b2005-10-28 15:19:00 +0100210 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100211};
212
213/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700214 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100215 */
216void __init omap_map_sram(void)
217{
Tony Lindgren670c1042006-04-02 17:46:25 +0100218 unsigned long base;
219
Tony Lindgren92105bb2005-09-07 17:20:26 +0100220 if (omap_sram_size == 0)
221 return;
222
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000223 if (cpu_is_omap24xx()) {
224 omap_sram_io_desc[0].virtual = OMAP2_SRAM_VA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100225
Kevin Hilmand1284b52006-09-25 12:41:24 +0300226 base = OMAP2_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100227 base = ROUND_DOWN(base, PAGE_SIZE);
228 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000229 }
230
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300231 if (cpu_is_omap34xx()) {
232 omap_sram_io_desc[0].virtual = OMAP3_SRAM_VA;
233 base = OMAP3_SRAM_PA;
234 base = ROUND_DOWN(base, PAGE_SIZE);
235 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
Paul Walmsleyd9295742009-05-12 17:27:09 -0600236
237 /*
238 * SRAM must be marked as non-cached on OMAP3 since the
239 * CORE DPLL M2 divider change code (in SRAM) runs with the
240 * SDRAM controller disabled, and if it is marked cached,
241 * the ARM may attempt to write cache lines back to SDRAM
242 * which will cause the system to hang.
243 */
244 omap_sram_io_desc[0].type = MT_MEMORY_NONCACHED;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300245 }
246
Santosh Shilimkar44169072009-05-28 14:16:04 -0700247 if (cpu_is_omap44xx()) {
248 omap_sram_io_desc[0].virtual = OMAP4_SRAM_VA;
249 base = OMAP4_SRAM_PA;
250 base = ROUND_DOWN(base, PAGE_SIZE);
251 omap_sram_io_desc[0].pfn = __phys_to_pfn(base);
252 }
Tony Lindgrence2deca2006-06-26 16:16:24 -0700253 omap_sram_io_desc[0].length = 1024 * 1024; /* Use section desc */
Tony Lindgren92105bb2005-09-07 17:20:26 +0100254 iotable_init(omap_sram_io_desc, ARRAY_SIZE(omap_sram_io_desc));
255
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000256 printk(KERN_INFO "SRAM: Mapped pa 0x%08lx to va 0x%08lx size: 0x%lx\n",
Tony Lindgren670c1042006-04-02 17:46:25 +0100257 __pfn_to_phys(omap_sram_io_desc[0].pfn),
258 omap_sram_io_desc[0].virtual,
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000259 omap_sram_io_desc[0].length);
260
Tony Lindgren92105bb2005-09-07 17:20:26 +0100261 /*
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000262 * Normally devicemaps_init() would flush caches and tlb after
263 * mdesc->map_io(), but since we're called from map_io(), we
264 * must do it here.
265 */
266 local_flush_tlb_all();
267 flush_cache_all();
268
269 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100270 * Looks like we need to preserve some bootloader code at the
271 * beginning of SRAM for jumping to flash for reboot to work...
272 */
273 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
274 omap_sram_size - SRAM_BOOTLOADER_SZ);
275}
276
Tony Lindgren92105bb2005-09-07 17:20:26 +0100277void * omap_sram_push(void * start, unsigned long size)
278{
279 if (size > (omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ))) {
280 printk(KERN_ERR "Not enough space in SRAM\n");
281 return NULL;
282 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100283
Tony Lindgren92105bb2005-09-07 17:20:26 +0100284 omap_sram_ceil -= size;
Tony Lindgren670c1042006-04-02 17:46:25 +0100285 omap_sram_ceil = ROUND_DOWN(omap_sram_ceil, sizeof(void *));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100286 memcpy((void *)omap_sram_ceil, start, size);
ye janboe913b1432009-10-05 13:31:44 -0700287 flush_icache_range((unsigned long)omap_sram_ceil,
288 (unsigned long)(omap_sram_ceil + size));
Tony Lindgren92105bb2005-09-07 17:20:26 +0100289
290 return (void *)omap_sram_ceil;
291}
292
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000293#ifdef CONFIG_ARCH_OMAP1
294
295static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
296
297void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
298{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700299 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000300 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000301}
302
303int __init omap1_sram_init(void)
304{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300305 _omap_sram_reprogram_clock =
306 omap_sram_push(omap1_sram_reprogram_clock,
307 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000308
309 return 0;
310}
311
312#else
313#define omap1_sram_init() do {} while (0)
314#endif
315
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300316#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000317
318static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
319 u32 base_cs, u32 force_unlock);
320
321void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
322 u32 base_cs, u32 force_unlock)
323{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700324 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000325 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
326 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000327}
328
329static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
330 u32 mem_type);
331
332void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
333{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700334 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000335 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000336}
337
338static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
339
340u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
341{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700342 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000343 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
344}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300345#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000346
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300347#ifdef CONFIG_ARCH_OMAP2420
348int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000349{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300350 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
351 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000352
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300353 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
354 omap242x_sram_reprogram_sdrc_sz);
355
356 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
357 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000358
359 return 0;
360}
361#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300362static inline int omap242x_sram_init(void)
363{
364 return 0;
365}
366#endif
367
368#ifdef CONFIG_ARCH_OMAP2430
369int __init omap243x_sram_init(void)
370{
371 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
372 omap243x_sram_ddr_init_sz);
373
374 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
375 omap243x_sram_reprogram_sdrc_sz);
376
377 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
378 omap243x_sram_set_prcm_sz);
379
380 return 0;
381}
382#else
383static inline int omap243x_sram_init(void)
384{
385 return 0;
386}
387#endif
388
389#ifdef CONFIG_ARCH_OMAP3
390
Jean Pihet58cda882009-07-24 19:43:25 -0600391static u32 (*_omap3_sram_configure_core_dpll)(
392 u32 m2, u32 unlock_dll, u32 f, u32 inc,
393 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
394 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
395 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
396 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
397
398u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
399 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
400 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
401 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
402 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300403{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700404 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600405 return _omap3_sram_configure_core_dpll(
406 m2, unlock_dll, f, inc,
407 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
408 sdrc_actim_ctrl_b_0, sdrc_mr_0,
409 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
410 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300411}
412
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530413#ifdef CONFIG_PM
414void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300415{
416 omap_sram_ceil = omap_sram_base + omap_sram_size;
417
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300418 _omap3_sram_configure_core_dpll =
419 omap_sram_push(omap3_sram_configure_core_dpll,
420 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530421 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300422}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530423#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300424
425int __init omap34xx_sram_init(void)
426{
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300427 _omap3_sram_configure_core_dpll =
428 omap_sram_push(omap3_sram_configure_core_dpll,
429 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530430 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300431 return 0;
432}
433#else
434static inline int omap34xx_sram_init(void)
435{
436 return 0;
437}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000438#endif
439
440int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100441{
442 omap_detect_sram();
443 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000444
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300445 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000446 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300447 else if (cpu_is_omap242x())
448 omap242x_sram_init();
449 else if (cpu_is_omap2430())
450 omap243x_sram_init();
451 else if (cpu_is_omap34xx())
452 omap34xx_sram_init();
Santosh Shilimkar44169072009-05-28 14:16:04 -0700453 else if (cpu_is_omap44xx())
454 omap34xx_sram_init(); /* FIXME: */
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000455
456 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100457}