blob: 4f6f0fa5d3b7768d4265b632f4e1620be22c347b [file] [log] [blame]
Linus Walleije3726fc2010-08-19 12:36:01 +01001/*
Martin Perssone0befb22010-12-08 15:13:28 +01002 * Copyright (C) STMicroelectronics 2009
3 * Copyright (C) ST-Ericsson SA 2010
Linus Walleije3726fc2010-08-19 12:36:01 +01004 *
Martin Perssone0befb22010-12-08 15:13:28 +01005 * Author: Kumar Sanghvi <kumar.sanghvi@stericsson.com>
6 * Author: Sundar Iyer <sundar.iyer@stericsson.com>
7 *
8 * License Terms: GNU General Public License v2
9 *
10 * PRCM Unit registers
Linus Walleije3726fc2010-08-19 12:36:01 +010011 */
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020012
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020013#ifndef __DB8500_PRCMU_REGS_H
14#define __DB8500_PRCMU_REGS_H
Martin Perssone0befb22010-12-08 15:13:28 +010015
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020016#define BITS(_start, _end) ((BIT(_end) - BIT(_start)) + BIT(_end))
17
Linus Walleijb047d982013-03-19 14:21:47 +010018#define PRCM_ACLK_MGT (0x004)
Lee Jones7f8c5e12013-06-06 12:21:13 +010019#define PRCM_SVAMMCSPCLK_MGT (0x008)
20#define PRCM_SIAMMDSPCLK_MGT (0x00C)
Linus Walleijb047d982013-03-19 14:21:47 +010021#define PRCM_SGACLK_MGT (0x014)
22#define PRCM_UARTCLK_MGT (0x018)
23#define PRCM_MSP02CLK_MGT (0x01C)
24#define PRCM_I2CCLK_MGT (0x020)
25#define PRCM_SDMMCCLK_MGT (0x024)
26#define PRCM_SLIMCLK_MGT (0x028)
27#define PRCM_PER1CLK_MGT (0x02C)
28#define PRCM_PER2CLK_MGT (0x030)
29#define PRCM_PER3CLK_MGT (0x034)
30#define PRCM_PER5CLK_MGT (0x038)
31#define PRCM_PER6CLK_MGT (0x03C)
32#define PRCM_PER7CLK_MGT (0x040)
33#define PRCM_LCDCLK_MGT (0x044)
34#define PRCM_BMLCLK_MGT (0x04C)
Philippe Begnic54e30032013-05-27 14:41:31 +020035#define PRCM_BML8580CLK_MGT (0x108)
Linus Walleijb047d982013-03-19 14:21:47 +010036#define PRCM_HSITXCLK_MGT (0x050)
37#define PRCM_HSIRXCLK_MGT (0x054)
38#define PRCM_HDMICLK_MGT (0x058)
39#define PRCM_APEATCLK_MGT (0x05C)
40#define PRCM_APETRACECLK_MGT (0x060)
41#define PRCM_MCDECLK_MGT (0x064)
42#define PRCM_IPI2CCLK_MGT (0x068)
43#define PRCM_DSIALTCLK_MGT (0x06C)
44#define PRCM_DMACLK_MGT (0x074)
45#define PRCM_B2R2CLK_MGT (0x078)
46#define PRCM_TVCLK_MGT (0x07C)
47#define PRCM_UNIPROCLK_MGT (0x278)
48#define PRCM_SSPCLK_MGT (0x280)
49#define PRCM_RNGCLK_MGT (0x284)
50#define PRCM_UICCCLK_MGT (0x27C)
51#define PRCM_MSP1CLK_MGT (0x288)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020052
Linus Walleijb047d982013-03-19 14:21:47 +010053#define PRCM_ARM_PLLDIVPS (prcmu_base + 0x118)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020054#define PRCM_ARM_PLLDIVPS_ARM_BRM_RATE 0x3f
55#define PRCM_ARM_PLLDIVPS_MAX_MASK 0xf
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020056
Linus Walleijb047d982013-03-19 14:21:47 +010057#define PRCM_PLLARM_LOCKP (prcmu_base + 0x0a8)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020058#define PRCM_PLLARM_LOCKP_PRCM_PLLARM_LOCKP3 0x2
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020059
Linus Walleijb047d982013-03-19 14:21:47 +010060#define PRCM_ARM_CHGCLKREQ (prcmu_base + 0x114)
Michel Jaouen20aee5b2012-08-31 14:21:30 +020061#define PRCM_ARM_CHGCLKREQ_PRCM_ARM_CHGCLKREQ BIT(0)
62#define PRCM_ARM_CHGCLKREQ_PRCM_ARM_DIVSEL BIT(16)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020063
Linus Walleijb047d982013-03-19 14:21:47 +010064#define PRCM_PLLARM_ENABLE (prcmu_base + 0x98)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020065#define PRCM_PLLARM_ENABLE_PRCM_PLLARM_ENABLE 0x1
66#define PRCM_PLLARM_ENABLE_PRCM_PLLARM_COUNTON 0x100
67
Linus Walleijb047d982013-03-19 14:21:47 +010068#define PRCM_ARMCLKFIX_MGT (prcmu_base + 0x0)
69#define PRCM_A9PL_FORCE_CLKEN (prcmu_base + 0x19C)
70#define PRCM_A9_RESETN_CLR (prcmu_base + 0x1f4)
71#define PRCM_A9_RESETN_SET (prcmu_base + 0x1f0)
72#define PRCM_ARM_LS_CLAMP (prcmu_base + 0x30c)
73#define PRCM_SRAM_A9 (prcmu_base + 0x308)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020074
75#define PRCM_A9PL_FORCE_CLKEN_PRCM_A9PL_FORCE_CLKEN BIT(0)
76#define PRCM_A9PL_FORCE_CLKEN_PRCM_A9AXI_FORCE_CLKEN BIT(1)
Linus Walleije3726fc2010-08-19 12:36:01 +010077
Linus Walleije3726fc2010-08-19 12:36:01 +010078/* CPU mailbox registers */
Linus Walleijb047d982013-03-19 14:21:47 +010079#define PRCM_MBOX_CPU_VAL (prcmu_base + 0x0fc)
80#define PRCM_MBOX_CPU_SET (prcmu_base + 0x100)
81#define PRCM_MBOX_CPU_CLR (prcmu_base + 0x104)
Linus Walleije3726fc2010-08-19 12:36:01 +010082
Linus Walleijb047d982013-03-19 14:21:47 +010083#define PRCM_HOSTACCESS_REQ (prcmu_base + 0x334)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020084#define PRCM_HOSTACCESS_REQ_HOSTACCESS_REQ 0x1
Arun Murthy5261e102012-05-21 14:28:21 +053085#define PRCM_HOSTACCESS_REQ_WAKE_REQ BIT(16)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020086#define ARM_WAKEUP_MODEM 0x1
Linus Walleije3726fc2010-08-19 12:36:01 +010087
Linus Walleijb047d982013-03-19 14:21:47 +010088#define PRCM_ARM_IT1_CLR (prcmu_base + 0x48C)
89#define PRCM_ARM_IT1_VAL (prcmu_base + 0x494)
90#define PRCM_HOLD_EVT (prcmu_base + 0x174)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +020091
Linus Walleijb047d982013-03-19 14:21:47 +010092#define PRCM_MOD_AWAKE_STATUS (prcmu_base + 0x4A0)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +020093#define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_COREPD_AWAKE BIT(0)
94#define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_AAPD_AWAKE BIT(1)
95#define PRCM_MOD_AWAKE_STATUS_PRCM_MOD_VMODEM_OFF_ISO BIT(2)
96
Linus Walleijb047d982013-03-19 14:21:47 +010097#define PRCM_ITSTATUS0 (prcmu_base + 0x148)
98#define PRCM_ITSTATUS1 (prcmu_base + 0x150)
99#define PRCM_ITSTATUS2 (prcmu_base + 0x158)
100#define PRCM_ITSTATUS3 (prcmu_base + 0x160)
101#define PRCM_ITSTATUS4 (prcmu_base + 0x168)
102#define PRCM_ITSTATUS5 (prcmu_base + 0x484)
103#define PRCM_ITCLEAR5 (prcmu_base + 0x488)
104#define PRCM_ARMIT_MASKXP70_IT (prcmu_base + 0x1018)
Linus Walleije3726fc2010-08-19 12:36:01 +0100105
106/* System reset register */
Linus Walleijb047d982013-03-19 14:21:47 +0100107#define PRCM_APE_SOFTRST (prcmu_base + 0x228)
Linus Walleije3726fc2010-08-19 12:36:01 +0100108
109/* Level shifter and clamp control registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100110#define PRCM_MMIP_LS_CLAMP_SET (prcmu_base + 0x420)
111#define PRCM_MMIP_LS_CLAMP_CLR (prcmu_base + 0x424)
Linus Walleije3726fc2010-08-19 12:36:01 +0100112
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100113#define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMP BIT(11)
114#define PRCM_MMIP_LS_CLAMP_DSIPLL_CLAMPI BIT(22)
115
Linus Walleije3726fc2010-08-19 12:36:01 +0100116/* PRCMU clock/PLL/reset registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100117#define PRCM_PLLSOC0_FREQ (prcmu_base + 0x080)
118#define PRCM_PLLSOC1_FREQ (prcmu_base + 0x084)
119#define PRCM_PLLARM_FREQ (prcmu_base + 0x088)
120#define PRCM_PLLDDR_FREQ (prcmu_base + 0x08C)
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100121#define PRCM_PLL_FREQ_D_SHIFT 0
122#define PRCM_PLL_FREQ_D_MASK BITS(0, 7)
123#define PRCM_PLL_FREQ_N_SHIFT 8
124#define PRCM_PLL_FREQ_N_MASK BITS(8, 13)
125#define PRCM_PLL_FREQ_R_SHIFT 16
126#define PRCM_PLL_FREQ_R_MASK BITS(16, 18)
127#define PRCM_PLL_FREQ_SELDIV2 BIT(24)
128#define PRCM_PLL_FREQ_DIV2EN BIT(25)
129
Linus Walleijb047d982013-03-19 14:21:47 +0100130#define PRCM_PLLDSI_FREQ (prcmu_base + 0x500)
131#define PRCM_PLLDSI_ENABLE (prcmu_base + 0x504)
132#define PRCM_PLLDSI_LOCKP (prcmu_base + 0x508)
133#define PRCM_DSI_PLLOUT_SEL (prcmu_base + 0x530)
134#define PRCM_DSITVCLK_DIV (prcmu_base + 0x52C)
135#define PRCM_PLLDSI_LOCKP (prcmu_base + 0x508)
136#define PRCM_APE_RESETN_SET (prcmu_base + 0x1E4)
137#define PRCM_APE_RESETN_CLR (prcmu_base + 0x1E8)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200138
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100139#define PRCM_PLLDSI_ENABLE_PRCM_PLLDSI_ENABLE BIT(0)
140
141#define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP10 BIT(0)
142#define PRCM_PLLDSI_LOCKP_PRCM_PLLDSI_LOCKP3 BIT(1)
143
144#define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_SHIFT 0
145#define PRCM_DSI_PLLOUT_SEL_DSI0_PLLOUT_DIVSEL_MASK BITS(0, 2)
146#define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_SHIFT 8
147#define PRCM_DSI_PLLOUT_SEL_DSI1_PLLOUT_DIVSEL_MASK BITS(8, 10)
148
149#define PRCM_DSI_PLLOUT_SEL_OFF 0
150#define PRCM_DSI_PLLOUT_SEL_PHI 1
151#define PRCM_DSI_PLLOUT_SEL_PHI_2 2
152#define PRCM_DSI_PLLOUT_SEL_PHI_4 3
153
154#define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_SHIFT 0
155#define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_DIV_MASK BITS(0, 7)
156#define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_SHIFT 8
157#define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_DIV_MASK BITS(8, 15)
158#define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_SHIFT 16
159#define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_DIV_MASK BITS(16, 23)
160#define PRCM_DSITVCLK_DIV_DSI0_ESC_CLK_EN BIT(24)
161#define PRCM_DSITVCLK_DIV_DSI1_ESC_CLK_EN BIT(25)
162#define PRCM_DSITVCLK_DIV_DSI2_ESC_CLK_EN BIT(26)
163
164#define PRCM_APE_RESETN_DSIPLL_RESETN BIT(14)
165
Linus Walleijb047d982013-03-19 14:21:47 +0100166#define PRCM_CLKOCR (prcmu_base + 0x1CC)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200167#define PRCM_CLKOCR_CLKOUT0_REF_CLK (1 << 0)
168#define PRCM_CLKOCR_CLKOUT0_MASK BITS(0, 13)
169#define PRCM_CLKOCR_CLKOUT1_REF_CLK (1 << 16)
170#define PRCM_CLKOCR_CLKOUT1_MASK BITS(16, 29)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200171
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200172/* ePOD and memory power signal control registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100173#define PRCM_EPOD_C_SET (prcmu_base + 0x410)
174#define PRCM_SRAM_LS_SLEEP (prcmu_base + 0x304)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200175
176/* Debug power control unit registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100177#define PRCM_POWER_STATE_SET (prcmu_base + 0x254)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200178
179/* Miscellaneous unit registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100180#define PRCM_DSI_SW_RESET (prcmu_base + 0x324)
181#define PRCM_GPIOCR (prcmu_base + 0x138)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200182#define PRCM_GPIOCR_DBG_STM_MOD_CMD1 0x800
183#define PRCM_GPIOCR_DBG_UARTMOD_CMD0 0x1
184
185/* PRCMU HW semaphore */
Linus Walleijb047d982013-03-19 14:21:47 +0100186#define PRCM_SEM (prcmu_base + 0x400)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200187#define PRCM_SEM_PRCM_SEM BIT(0)
188
Linus Walleijb047d982013-03-19 14:21:47 +0100189#define PRCM_TCR (prcmu_base + 0x1C8)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200190#define PRCM_TCR_TENSEL_MASK BITS(0, 7)
191#define PRCM_TCR_STOP_TIMERS BIT(16)
192#define PRCM_TCR_DOZE_MODE BIT(17)
193
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200194#define PRCM_CLKOCR_CLKODIV0_SHIFT 0
195#define PRCM_CLKOCR_CLKODIV0_MASK BITS(0, 5)
196#define PRCM_CLKOCR_CLKOSEL0_SHIFT 6
197#define PRCM_CLKOCR_CLKOSEL0_MASK BITS(6, 8)
198#define PRCM_CLKOCR_CLKODIV1_SHIFT 16
199#define PRCM_CLKOCR_CLKODIV1_MASK BITS(16, 21)
200#define PRCM_CLKOCR_CLKOSEL1_SHIFT 22
201#define PRCM_CLKOCR_CLKOSEL1_MASK BITS(22, 24)
202#define PRCM_CLKOCR_CLK1TYPE BIT(28)
203
Mattias Nilsson6b6fae22012-01-13 16:20:28 +0100204#define PRCM_CLK_MGT_CLKPLLDIV_MASK BITS(0, 4)
205#define PRCM_CLK_MGT_CLKPLLSW_SOC0 BIT(5)
206#define PRCM_CLK_MGT_CLKPLLSW_SOC1 BIT(6)
207#define PRCM_CLK_MGT_CLKPLLSW_DDR BIT(7)
208#define PRCM_CLK_MGT_CLKPLLSW_MASK BITS(5, 7)
209#define PRCM_CLK_MGT_CLKEN BIT(8)
210#define PRCM_CLK_MGT_CLK38 BIT(9)
211#define PRCM_CLK_MGT_CLK38DIV BIT(11)
212#define PRCM_SGACLK_MGT_SGACLKDIV_BY_2_5_EN BIT(12)
Linus Walleije3726fc2010-08-19 12:36:01 +0100213
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200214/* GPIOCR register */
215#define PRCM_GPIOCR_SPI2_SELECT BIT(23)
216
Linus Walleijb047d982013-03-19 14:21:47 +0100217#define PRCM_DDR_SUBSYS_APE_MINBW (prcmu_base + 0x438)
218#define PRCM_CGATING_BYPASS (prcmu_base + 0x134)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200219#define PRCM_CGATING_BYPASS_ICN2 BIT(6)
220
221/* Miscellaneous unit registers */
Linus Walleijb047d982013-03-19 14:21:47 +0100222#define PRCM_RESOUTN_SET (prcmu_base + 0x214)
223#define PRCM_RESOUTN_CLR (prcmu_base + 0x218)
Mattias Nilssonc553b3c2011-08-12 10:27:20 +0200224
225/* System reset register */
Linus Walleijb047d982013-03-19 14:21:47 +0100226#define PRCM_APE_SOFTRST (prcmu_base + 0x228)
Mattias Nilsson3df57bc2011-05-16 00:15:05 +0200227
228#endif /* __DB8500_PRCMU_REGS_H */