blob: c3ccac1b7218f03065d7d29cc066f34c514a5717 [file] [log] [blame]
Tony Lindgren046d6b22005-11-10 14:26:52 +00001/*
2 * linux/arch/arm/mach-omap2/clock.c
3 *
4 * Copyright (C) 2005 Texas Instruments Inc.
5 * Richard Woodruff <r-woodruff2@ti.com>
6 * Created for OMAP2.
7 *
8 * Cleaned up and modified to use omap shared clock framework by
9 * Tony Lindgren <tony@atomide.com>
10 *
11 * Based on omap1 clock.c, Copyright (C) 2004 - 2005 Nokia corporation
12 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License version 2 as
16 * published by the Free Software Foundation.
17 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +020018#undef DEBUG
19
Tony Lindgren046d6b22005-11-10 14:26:52 +000020#include <linux/module.h>
21#include <linux/kernel.h>
22#include <linux/device.h>
23#include <linux/list.h>
24#include <linux/errno.h>
25#include <linux/delay.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000026#include <linux/clk.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000027
Paul Walmsley6b8858a2008-03-18 10:35:15 +020028#include <linux/io.h>
29#include <linux/cpufreq.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000030
Tony Lindgren046d6b22005-11-10 14:26:52 +000031#include <asm/arch/clock.h>
32#include <asm/arch/sram.h>
Tony Lindgren76631482006-12-12 23:02:43 -080033#include <asm/div64.h>
Paul Walmsley6b8858a2008-03-18 10:35:15 +020034#include <asm/bitops.h>
Tony Lindgren046d6b22005-11-10 14:26:52 +000035
Tony Lindgrenb824efa2006-04-02 17:46:20 +010036#include "memory.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020037#include "clock.h"
Paul Walmsley32ab2cb2008-03-18 10:15:28 +020038#include "clock24xx.h"
Paul Walmsley6b8858a2008-03-18 10:35:15 +020039#include "prm.h"
40#include "prm-regbits-24xx.h"
41#include "cm.h"
42#include "cm-regbits-24xx.h"
Tony Lindgren046d6b22005-11-10 14:26:52 +000043
Paul Walmsley6b8858a2008-03-18 10:35:15 +020044/* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
45#define EN_APLL_STOPPED 0
46#define EN_APLL_LOCKED 3
Juha Yrjoladdc32a82006-09-25 12:41:50 +030047
Paul Walmsley6b8858a2008-03-18 10:35:15 +020048/* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
49#define APLLS_CLKIN_19_2MHZ 0
50#define APLLS_CLKIN_13MHZ 2
51#define APLLS_CLKIN_12MHZ 3
52
53/* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */
Tony Lindgren046d6b22005-11-10 14:26:52 +000054
55static struct prcm_config *curr_prcm_set;
Tony Lindgrenae78dcf2006-09-25 12:41:20 +030056static struct clk *vclk;
57static struct clk *sclk;
Tony Lindgren046d6b22005-11-10 14:26:52 +000058
59/*-------------------------------------------------------------------------
Paul Walmsley6b8858a2008-03-18 10:35:15 +020060 * Omap24xx specific clock functions
Tony Lindgren046d6b22005-11-10 14:26:52 +000061 *-------------------------------------------------------------------------*/
62
Paul Walmsley6b8858a2008-03-18 10:35:15 +020063static int omap2_enable_osc_ck(struct clk *clk)
64{
65 u32 pcc;
66
67 pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
68
69 __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK,
70 OMAP24XX_PRCM_CLKSRC_CTRL);
71
72 return 0;
73}
74
75static void omap2_disable_osc_ck(struct clk *clk)
76{
77 u32 pcc;
78
79 pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
80
81 __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK,
82 OMAP24XX_PRCM_CLKSRC_CTRL);
83}
84
85#ifdef OLD_CK
Tony Lindgren046d6b22005-11-10 14:26:52 +000086/* Recalculate SYST_CLK */
87static void omap2_sys_clk_recalc(struct clk * clk)
88{
89 u32 div = PRCM_CLKSRC_CTRL;
90 div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
91 div >>= clk->rate_offset;
92 clk->rate = (clk->parent->rate / div);
93 propagate_rate(clk);
94}
Paul Walmsley6b8858a2008-03-18 10:35:15 +020095#endif /* OLD_CK */
Tony Lindgren046d6b22005-11-10 14:26:52 +000096
Paul Walmsley6b8858a2008-03-18 10:35:15 +020097/* This actually returns the rate of core_ck, not dpll_ck. */
98static u32 omap2_get_dpll_rate_24xx(struct clk *tclk)
Tony Lindgren046d6b22005-11-10 14:26:52 +000099{
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100100 long long dpll_clk;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200101 u8 amult;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000102
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200103 dpll_clk = omap2_get_dpll_rate(tclk);
104
105 amult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
106 amult &= OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000107 dpll_clk *= amult;
108
109 return dpll_clk;
110}
111
112static void omap2_followparent_recalc(struct clk *clk)
113{
114 followparent_recalc(clk);
115}
116
117static void omap2_propagate_rate(struct clk * clk)
118{
119 if (!(clk->flags & RATE_FIXED))
120 clk->rate = clk->parent->rate;
121
122 propagate_rate(clk);
123}
124
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200125#ifdef OLD_CK
Juha Yrjolaab0a2b92006-09-25 12:41:43 +0300126static void omap2_set_osc_ck(int enable)
127{
128 if (enable)
129 PRCM_CLKSRC_CTRL &= ~(0x3 << 3);
130 else
131 PRCM_CLKSRC_CTRL |= 0x3 << 3;
132}
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200133#endif /* OLD_CK */
Juha Yrjolaab0a2b92006-09-25 12:41:43 +0300134
Tony Lindgren046d6b22005-11-10 14:26:52 +0000135/* Enable an APLL if off */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200136static int omap2_clk_fixed_enable(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000137{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200138 u32 cval, apll_mask;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000139
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200140 apll_mask = EN_APLL_LOCKED << clk->enable_bit;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000141
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200142 cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000143
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200144 if ((cval & apll_mask) == apll_mask)
145 return 0; /* apll already enabled */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000146
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200147 cval &= ~apll_mask;
148 cval |= apll_mask;
149 cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000150
151 if (clk == &apll96_ck)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200152 cval = OMAP24XX_ST_96M_APLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000153 else if (clk == &apll54_ck)
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200154 cval = OMAP24XX_ST_54M_APLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000155
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200156 omap2_wait_clock_ready(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), cval,
157 clk->name);
158
159 /*
160 * REVISIT: Should we return an error code if omap2_wait_clock_ready()
161 * fails?
162 */
163 return 0;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000164}
165
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200166#ifdef OLD_CK
Juha Yrjoladdc32a82006-09-25 12:41:50 +0300167static void omap2_clk_wait_ready(struct clk *clk)
168{
169 unsigned long reg, other_reg, st_reg;
170 u32 bit;
171 int i;
172
173 reg = (unsigned long) clk->enable_reg;
174 if (reg == (unsigned long) &CM_FCLKEN1_CORE ||
175 reg == (unsigned long) &CM_FCLKEN2_CORE)
176 other_reg = (reg & ~0xf0) | 0x10;
177 else if (reg == (unsigned long) &CM_ICLKEN1_CORE ||
178 reg == (unsigned long) &CM_ICLKEN2_CORE)
179 other_reg = (reg & ~0xf0) | 0x00;
180 else
181 return;
182
183 /* No check for DSS or cam clocks */
184 if ((reg & 0x0f) == 0) {
185 if (clk->enable_bit <= 1 || clk->enable_bit == 31)
186 return;
187 }
188
189 /* Check if both functional and interface clocks
190 * are running. */
191 bit = 1 << clk->enable_bit;
192 if (!(__raw_readl(other_reg) & bit))
193 return;
194 st_reg = (other_reg & ~0xf0) | 0x20;
195 i = 0;
196 while (!(__raw_readl(st_reg) & bit)) {
197 i++;
198 if (i == 100000) {
199 printk(KERN_ERR "Timeout enabling clock %s\n", clk->name);
200 break;
201 }
202 }
203 if (i)
204 pr_debug("Clock %s stable after %d loops\n", clk->name, i);
205}
206
Tony Lindgren046d6b22005-11-10 14:26:52 +0000207/* Enables clock without considering parent dependencies or use count
208 * REVISIT: Maybe change this to use clk->enable like on omap1?
209 */
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800210static int _omap2_clk_enable(struct clk * clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000211{
212 u32 regval32;
213
214 if (clk->flags & ALWAYS_ENABLED)
215 return 0;
216
Juha Yrjolaab0a2b92006-09-25 12:41:43 +0300217 if (unlikely(clk == &osc_ck)) {
218 omap2_set_osc_ck(1);
219 return 0;
220 }
221
Tony Lindgren046d6b22005-11-10 14:26:52 +0000222 if (unlikely(clk->enable_reg == 0)) {
223 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
224 clk->name);
225 return 0;
226 }
227
228 if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
229 omap2_clk_fixed_enable(clk);
230 return 0;
231 }
232
233 regval32 = __raw_readl(clk->enable_reg);
234 regval32 |= (1 << clk->enable_bit);
235 __raw_writel(regval32, clk->enable_reg);
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300236 wmb();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000237
Juha Yrjoladdc32a82006-09-25 12:41:50 +0300238 omap2_clk_wait_ready(clk);
239
Tony Lindgren046d6b22005-11-10 14:26:52 +0000240 return 0;
241}
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200242#endif /* OLD_CK */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000243
244/* Stop APLL */
245static void omap2_clk_fixed_disable(struct clk *clk)
246{
247 u32 cval;
248
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200249 cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
250 cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
251 cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000252}
253
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200254#ifdef OLD_CK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000255/* Disables clock without considering parent dependencies or use count */
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800256static void _omap2_clk_disable(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000257{
258 u32 regval32;
259
Juha Yrjolaab0a2b92006-09-25 12:41:43 +0300260 if (unlikely(clk == &osc_ck)) {
261 omap2_set_osc_ck(0);
262 return;
263 }
264
Tony Lindgren046d6b22005-11-10 14:26:52 +0000265 if (clk->enable_reg == 0)
266 return;
267
268 if (clk->enable_reg == (void __iomem *)&CM_CLKEN_PLL) {
269 omap2_clk_fixed_disable(clk);
270 return;
271 }
272
273 regval32 = __raw_readl(clk->enable_reg);
274 regval32 &= ~(1 << clk->enable_bit);
275 __raw_writel(regval32, clk->enable_reg);
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300276 wmb();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000277}
278
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800279static int omap2_clk_enable(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000280{
281 int ret = 0;
282
283 if (clk->usecount++ == 0) {
284 if (likely((u32)clk->parent))
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800285 ret = omap2_clk_enable(clk->parent);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000286
287 if (unlikely(ret != 0)) {
288 clk->usecount--;
289 return ret;
290 }
291
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800292 ret = _omap2_clk_enable(clk);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000293
294 if (unlikely(ret != 0) && clk->parent) {
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800295 omap2_clk_disable(clk->parent);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000296 clk->usecount--;
297 }
298 }
299
300 return ret;
301}
302
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800303static void omap2_clk_disable(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000304{
305 if (clk->usecount > 0 && !(--clk->usecount)) {
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800306 _omap2_clk_disable(clk);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000307 if (likely((u32)clk->parent))
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800308 omap2_clk_disable(clk->parent);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000309 }
310}
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200311#endif /* OLD_CK */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000312
313/*
314 * Uses the current prcm set to tell if a rate is valid.
315 * You can go slower, but not faster within a given rate set.
316 */
317static u32 omap2_dpll_round_rate(unsigned long target_rate)
318{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200319 u32 high, low, core_clk_src;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000320
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200321 core_clk_src = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
322 core_clk_src &= OMAP24XX_CORE_CLK_SRC_MASK;
323
324 if (core_clk_src == CORE_CLK_SRC_DPLL) { /* DPLL clockout */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000325 high = curr_prcm_set->dpll_speed * 2;
326 low = curr_prcm_set->dpll_speed;
327 } else { /* DPLL clockout x 2 */
328 high = curr_prcm_set->dpll_speed;
329 low = curr_prcm_set->dpll_speed / 2;
330 }
331
332#ifdef DOWN_VARIABLE_DPLL
333 if (target_rate > high)
334 return high;
335 else
336 return target_rate;
337#else
338 if (target_rate > low)
339 return high;
340 else
341 return low;
342#endif
343
344}
345
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200346#ifdef OLD_CK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000347/*
348 * Used for clocks that are part of CLKSEL_xyz governed clocks.
349 * REVISIT: Maybe change to use clk->enable() functions like on omap1?
350 */
351static void omap2_clksel_recalc(struct clk * clk)
352{
353 u32 fixed = 0, div = 0;
354
355 if (clk == &dpll_ck) {
356 clk->rate = omap2_get_dpll_rate(clk);
357 fixed = 1;
358 div = 0;
359 }
360
361 if (clk == &iva1_mpu_int_ifck) {
362 div = 2;
363 fixed = 1;
364 }
365
366 if ((clk == &dss1_fck) && ((CM_CLKSEL1_CORE & (0x1f << 8)) == 0)) {
367 clk->rate = sys_ck.rate;
368 return;
369 }
370
371 if (!fixed) {
372 div = omap2_clksel_get_divisor(clk);
373 if (div == 0)
374 return;
375 }
376
377 if (div != 0) {
378 if (unlikely(clk->rate == clk->parent->rate / div))
379 return;
380 clk->rate = clk->parent->rate / div;
381 }
382
383 if (unlikely(clk->flags & RATE_PROPAGATES))
384 propagate_rate(clk);
385}
386
387/*
388 * Finds best divider value in an array based on the source and target
389 * rates. The divider array must be sorted with smallest divider first.
390 */
391static inline u32 omap2_divider_from_table(u32 size, u32 *div_array,
392 u32 src_rate, u32 tgt_rate)
393{
394 int i, test_rate;
395
396 if (div_array == NULL)
397 return ~1;
398
399 for (i=0; i < size; i++) {
400 test_rate = src_rate / *div_array;
401 if (test_rate <= tgt_rate)
402 return *div_array;
403 ++div_array;
404 }
405
406 return ~0; /* No acceptable divider */
407}
408
409/*
410 * Find divisor for the given clock and target rate.
411 *
412 * Note that this will not work for clocks which are part of CONFIG_PARTICIPANT,
413 * they are only settable as part of virtual_prcm set.
414 */
415static u32 omap2_clksel_round_rate(struct clk *tclk, u32 target_rate,
416 u32 *new_div)
417{
418 u32 gfx_div[] = {2, 3, 4};
419 u32 sysclkout_div[] = {1, 2, 4, 8, 16};
420 u32 dss1_div[] = {1, 2, 3, 4, 5, 6, 8, 9, 12, 16};
421 u32 vylnq_div[] = {1, 2, 3, 4, 6, 8, 9, 12, 16, 18};
422 u32 best_div = ~0, asize = 0;
423 u32 *div_array = NULL;
424
425 switch (tclk->flags & SRC_RATE_SEL_MASK) {
426 case CM_GFX_SEL1:
427 asize = 3;
428 div_array = gfx_div;
429 break;
430 case CM_PLL_SEL1:
431 return omap2_dpll_round_rate(target_rate);
432 case CM_SYSCLKOUT_SEL1:
433 asize = 5;
434 div_array = sysclkout_div;
435 break;
436 case CM_CORE_SEL1:
437 if(tclk == &dss1_fck){
438 if(tclk->parent == &core_ck){
439 asize = 10;
440 div_array = dss1_div;
441 } else {
442 *new_div = 0; /* fixed clk */
443 return(tclk->parent->rate);
444 }
445 } else if((tclk == &vlynq_fck) && cpu_is_omap2420()){
446 if(tclk->parent == &core_ck){
447 asize = 10;
448 div_array = vylnq_div;
449 } else {
450 *new_div = 0; /* fixed clk */
451 return(tclk->parent->rate);
452 }
453 }
454 break;
455 }
456
457 best_div = omap2_divider_from_table(asize, div_array,
458 tclk->parent->rate, target_rate);
459 if (best_div == ~0){
460 *new_div = 1;
461 return best_div; /* signal error */
462 }
463
464 *new_div = best_div;
465 return (tclk->parent->rate / best_div);
466}
467
468/* Given a clock and a rate apply a clock specific rounding function */
469static long omap2_clk_round_rate(struct clk *clk, unsigned long rate)
470{
471 u32 new_div = 0;
472 int valid_rate;
473
474 if (clk->flags & RATE_FIXED)
475 return clk->rate;
476
477 if (clk->flags & RATE_CKCTL) {
478 valid_rate = omap2_clksel_round_rate(clk, rate, &new_div);
479 return valid_rate;
480 }
481
482 if (clk->round_rate != 0)
483 return clk->round_rate(clk, rate);
484
485 return clk->rate;
486}
487
488/*
489 * Check the DLL lock state, and return tue if running in unlock mode.
Simon Arlott6cbdc8c2007-05-11 20:40:30 +0100490 * This is needed to compensate for the shifted DLL value in unlock mode.
Tony Lindgren046d6b22005-11-10 14:26:52 +0000491 */
492static u32 omap2_dll_force_needed(void)
493{
494 u32 dll_state = SDRC_DLLA_CTRL; /* dlla and dllb are a set */
495
496 if ((dll_state & (1 << 2)) == (1 << 2))
497 return 1;
498 else
499 return 0;
500}
501
Tony Lindgren046d6b22005-11-10 14:26:52 +0000502static u32 omap2_reprogram_sdrc(u32 level, u32 force)
503{
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100504 u32 slow_dll_ctrl, fast_dll_ctrl, m_type;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000505 u32 prev = curr_perf_level, flags;
506
507 if ((curr_perf_level == level) && !force)
508 return prev;
509
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100510 m_type = omap2_memory_get_type();
511 slow_dll_ctrl = omap2_memory_get_slow_dll_ctrl();
512 fast_dll_ctrl = omap2_memory_get_fast_dll_ctrl();
513
Tony Lindgren046d6b22005-11-10 14:26:52 +0000514 if (level == PRCM_HALF_SPEED) {
515 local_irq_save(flags);
516 PRCM_VOLTSETUP = 0xffff;
517 omap2_sram_reprogram_sdrc(PRCM_HALF_SPEED,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100518 slow_dll_ctrl, m_type);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000519 curr_perf_level = PRCM_HALF_SPEED;
520 local_irq_restore(flags);
521 }
522 if (level == PRCM_FULL_SPEED) {
523 local_irq_save(flags);
524 PRCM_VOLTSETUP = 0xffff;
525 omap2_sram_reprogram_sdrc(PRCM_FULL_SPEED,
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100526 fast_dll_ctrl, m_type);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000527 curr_perf_level = PRCM_FULL_SPEED;
528 local_irq_restore(flags);
529 }
530
531 return prev;
532}
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200533#endif /* OLD_CK */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000534
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200535static void omap2_dpll_recalc(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000536{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200537 clk->rate = omap2_get_dpll_rate_24xx(clk);
538
539 propagate_rate(clk);
540}
541
542static int omap2_reprogram_dpll(struct clk *clk, unsigned long rate)
543{
544 u32 cur_rate, low, mult, div, valid_rate, done_rate;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000545 u32 bypass = 0;
546 struct prcm_config tmpset;
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200547 const struct dpll_data *dd;
548 unsigned long flags;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000549 int ret = -EINVAL;
550
551 local_irq_save(flags);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200552 cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck);
553 mult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
554 mult &= OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000555
556 if ((rate == (cur_rate / 2)) && (mult == 2)) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200557 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000558 } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200559 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000560 } else if (rate != cur_rate) {
561 valid_rate = omap2_dpll_round_rate(rate);
562 if (valid_rate != rate)
563 goto dpll_exit;
564
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200565 if (mult == 1)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000566 low = curr_prcm_set->dpll_speed;
567 else
568 low = curr_prcm_set->dpll_speed / 2;
569
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200570 dd = clk->dpll_data;
571 if (!dd)
572 goto dpll_exit;
573
574 tmpset.cm_clksel1_pll = __raw_readl(dd->mult_div1_reg);
575 tmpset.cm_clksel1_pll &= ~(dd->mult_mask |
576 dd->div1_mask);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000577 div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200578 tmpset.cm_clksel2_pll = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
579 tmpset.cm_clksel2_pll &= ~OMAP24XX_CORE_CLK_SRC_MASK;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000580 if (rate > low) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200581 tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000582 mult = ((rate / 2) / 1000000);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200583 done_rate = CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000584 } else {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200585 tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000586 mult = (rate / 1000000);
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200587 done_rate = CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000588 }
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200589 tmpset.cm_clksel1_pll |= (div << __ffs(dd->mult_mask));
590 tmpset.cm_clksel1_pll |= (mult << __ffs(dd->div1_mask));
Tony Lindgren046d6b22005-11-10 14:26:52 +0000591
592 /* Worst case */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200593 tmpset.base_sdrc_rfr = SDRC_RFR_CTRL_BYPASS;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000594
595 if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
596 bypass = 1;
597
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200598 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1); /* For init_mem */
Tony Lindgren046d6b22005-11-10 14:26:52 +0000599
600 /* Force dll lock mode */
601 omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
602 bypass);
603
604 /* Errata: ret dll entry state */
605 omap2_init_memory_params(omap2_dll_force_needed());
606 omap2_reprogram_sdrc(done_rate, 0);
607 }
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200608 omap2_dpll_recalc(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000609 ret = 0;
610
611dpll_exit:
612 local_irq_restore(flags);
613 return(ret);
614}
615
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200616/**
617 * omap2_table_mpu_recalc - just return the MPU speed
618 * @clk: virt_prcm_set struct clk
619 *
620 * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
621 */
622static void omap2_table_mpu_recalc(struct clk *clk)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000623{
624 clk->rate = curr_prcm_set->mpu_speed;
625}
626
627/*
628 * Look for a rate equal or less than the target rate given a configuration set.
629 *
630 * What's not entirely clear is "which" field represents the key field.
631 * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
632 * just uses the ARM rates.
633 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200634static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000635{
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200636 struct prcm_config *ptr;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000637 long highest_rate;
638
639 if (clk != &virt_prcm_set)
640 return -EINVAL;
641
642 highest_rate = -EINVAL;
643
644 for (ptr = rate_table; ptr->mpu_speed; ptr++) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200645 if (!(ptr->flags & cpu_mask))
646 continue;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000647 if (ptr->xtal_speed != sys_ck.rate)
648 continue;
649
650 highest_rate = ptr->mpu_speed;
651
652 /* Can check only after xtal frequency check */
653 if (ptr->mpu_speed <= rate)
654 break;
655 }
656 return highest_rate;
657}
658
Paul Walmsley6b8858a2008-03-18 10:35:15 +0200659#ifdef OLD_CK
Tony Lindgren046d6b22005-11-10 14:26:52 +0000660/*
661 * omap2_convert_field_to_div() - turn field value into integer divider
662 */
663static u32 omap2_clksel_to_divisor(u32 div_sel, u32 field_val)
664{
665 u32 i;
666 u32 clkout_array[] = {1, 2, 4, 8, 16};
667
668 if ((div_sel & SRC_RATE_SEL_MASK) == CM_SYSCLKOUT_SEL1) {
669 for (i = 0; i < 5; i++) {
670 if (field_val == i)
671 return clkout_array[i];
672 }
673 return ~0;
674 } else
675 return field_val;
676}
677
678/*
679 * Returns the CLKSEL divider register value
680 * REVISIT: This should be cleaned up to work nicely with void __iomem *
681 */
682static u32 omap2_get_clksel(u32 *div_sel, u32 *field_mask,
683 struct clk *clk)
684{
685 int ret = ~0;
686 u32 reg_val, div_off;
687 u32 div_addr = 0;
688 u32 mask = ~0;
689
690 div_off = clk->rate_offset;
691
692 switch ((*div_sel & SRC_RATE_SEL_MASK)) {
693 case CM_MPU_SEL1:
694 div_addr = (u32)&CM_CLKSEL_MPU;
695 mask = 0x1f;
696 break;
697 case CM_DSP_SEL1:
698 div_addr = (u32)&CM_CLKSEL_DSP;
699 if (cpu_is_omap2420()) {
700 if ((div_off == 0) || (div_off == 8))
701 mask = 0x1f;
702 else if (div_off == 5)
703 mask = 0x3;
704 } else if (cpu_is_omap2430()) {
705 if (div_off == 0)
706 mask = 0x1f;
707 else if (div_off == 5)
708 mask = 0x3;
709 }
710 break;
711 case CM_GFX_SEL1:
712 div_addr = (u32)&CM_CLKSEL_GFX;
713 if (div_off == 0)
714 mask = 0x7;
715 break;
716 case CM_MODEM_SEL1:
717 div_addr = (u32)&CM_CLKSEL_MDM;
718 if (div_off == 0)
719 mask = 0xf;
720 break;
721 case CM_SYSCLKOUT_SEL1:
722 div_addr = (u32)&PRCM_CLKOUT_CTRL;
Roel Kluin710798c2007-10-26 23:22:51 +0200723 if ((div_off == 3) || (div_off == 11))
Tony Lindgren046d6b22005-11-10 14:26:52 +0000724 mask= 0x3;
725 break;
726 case CM_CORE_SEL1:
727 div_addr = (u32)&CM_CLKSEL1_CORE;
728 switch (div_off) {
729 case 0: /* l3 */
730 case 8: /* dss1 */
731 case 15: /* vylnc-2420 */
732 case 20: /* ssi */
733 mask = 0x1f; break;
734 case 5: /* l4 */
735 mask = 0x3; break;
736 case 13: /* dss2 */
737 mask = 0x1; break;
738 case 25: /* usb */
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100739 mask = 0x7; break;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000740 }
741 }
742
743 *field_mask = mask;
744
745 if (unlikely(mask == ~0))
746 div_addr = 0;
747
748 *div_sel = div_addr;
749
750 if (unlikely(div_addr == 0))
751 return ret;
752
753 /* Isolate field */
754 reg_val = __raw_readl((void __iomem *)div_addr) & (mask << div_off);
755
756 /* Normalize back to divider value */
757 reg_val >>= div_off;
758
759 return reg_val;
760}
761
762/*
763 * Return divider to be applied to parent clock.
764 * Return 0 on error.
765 */
766static u32 omap2_clksel_get_divisor(struct clk *clk)
767{
768 int ret = 0;
769 u32 div, div_sel, div_off, field_mask, field_val;
770
771 /* isolate control register */
772 div_sel = (SRC_RATE_SEL_MASK & clk->flags);
773
774 div_off = clk->rate_offset;
775 field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
776 if (div_sel == 0)
777 return ret;
778
779 div_sel = (SRC_RATE_SEL_MASK & clk->flags);
780 div = omap2_clksel_to_divisor(div_sel, field_val);
781
782 return div;
783}
784
785/* Set the clock rate for a clock source */
786static int omap2_clk_set_rate(struct clk *clk, unsigned long rate)
787
788{
789 int ret = -EINVAL;
790 void __iomem * reg;
791 u32 div_sel, div_off, field_mask, field_val, reg_val, validrate;
792 u32 new_div = 0;
793
794 if (!(clk->flags & CONFIG_PARTICIPANT) && (clk->flags & RATE_CKCTL)) {
795 if (clk == &dpll_ck)
796 return omap2_reprogram_dpll(clk, rate);
797
798 /* Isolate control register */
799 div_sel = (SRC_RATE_SEL_MASK & clk->flags);
Jarkko Nikula6e711ec2006-06-26 16:16:11 -0700800 div_off = clk->rate_offset;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000801
802 validrate = omap2_clksel_round_rate(clk, rate, &new_div);
Jarkko Nikula6e711ec2006-06-26 16:16:11 -0700803 if (validrate != rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000804 return(ret);
805
806 field_val = omap2_get_clksel(&div_sel, &field_mask, clk);
807 if (div_sel == 0)
808 return ret;
809
Jarkko Nikula6e711ec2006-06-26 16:16:11 -0700810 if (clk->flags & CM_SYSCLKOUT_SEL1) {
811 switch (new_div) {
812 case 16:
813 field_val = 4;
814 break;
815 case 8:
816 field_val = 3;
817 break;
818 case 4:
819 field_val = 2;
820 break;
821 case 2:
822 field_val = 1;
823 break;
824 case 1:
825 field_val = 0;
826 break;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000827 }
Jarkko Nikula6e711ec2006-06-26 16:16:11 -0700828 } else
Tony Lindgren046d6b22005-11-10 14:26:52 +0000829 field_val = new_div;
830
831 reg = (void __iomem *)div_sel;
832
833 reg_val = __raw_readl(reg);
834 reg_val &= ~(field_mask << div_off);
835 reg_val |= (field_val << div_off);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000836 __raw_writel(reg_val, reg);
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300837 wmb();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000838 clk->rate = clk->parent->rate / field_val;
839
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300840 if (clk->flags & DELAYED_APP) {
Tony Lindgren046d6b22005-11-10 14:26:52 +0000841 __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300842 wmb();
843 }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000844 ret = 0;
845 } else if (clk->set_rate != 0)
846 ret = clk->set_rate(clk, rate);
847
848 if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
849 propagate_rate(clk);
850
851 return ret;
852}
853
854/* Converts encoded control register address into a full address */
855static u32 omap2_get_src_field(u32 *type_to_addr, u32 reg_offset,
856 struct clk *src_clk, u32 *field_mask)
857{
858 u32 val = ~0, src_reg_addr = 0, mask = 0;
859
860 /* Find target control register.*/
861 switch ((*type_to_addr & SRC_RATE_SEL_MASK)) {
862 case CM_CORE_SEL1:
863 src_reg_addr = (u32)&CM_CLKSEL1_CORE;
864 if (reg_offset == 13) { /* DSS2_fclk */
865 mask = 0x1;
866 if (src_clk == &sys_ck)
867 val = 0;
868 if (src_clk == &func_48m_ck)
869 val = 1;
870 } else if (reg_offset == 8) { /* DSS1_fclk */
871 mask = 0x1f;
872 if (src_clk == &sys_ck)
873 val = 0;
874 else if (src_clk == &core_ck) /* divided clock */
875 val = 0x10; /* rate needs fixing */
876 } else if ((reg_offset == 15) && cpu_is_omap2420()){ /*vlnyq*/
877 mask = 0x1F;
878 if(src_clk == &func_96m_ck)
879 val = 0;
880 else if (src_clk == &core_ck)
881 val = 0x10;
882 }
883 break;
884 case CM_CORE_SEL2:
885 src_reg_addr = (u32)&CM_CLKSEL2_CORE;
886 mask = 0x3;
887 if (src_clk == &func_32k_ck)
888 val = 0x0;
889 if (src_clk == &sys_ck)
890 val = 0x1;
891 if (src_clk == &alt_ck)
892 val = 0x2;
893 break;
894 case CM_WKUP_SEL1:
Timo Terase32f7ec2006-06-26 16:16:13 -0700895 src_reg_addr = (u32)&CM_CLKSEL_WKUP;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000896 mask = 0x3;
897 if (src_clk == &func_32k_ck)
898 val = 0x0;
899 if (src_clk == &sys_ck)
900 val = 0x1;
901 if (src_clk == &alt_ck)
902 val = 0x2;
903 break;
904 case CM_PLL_SEL1:
905 src_reg_addr = (u32)&CM_CLKSEL1_PLL;
906 mask = 0x1;
907 if (reg_offset == 0x3) {
908 if (src_clk == &apll96_ck)
909 val = 0;
910 if (src_clk == &alt_ck)
911 val = 1;
912 }
913 else if (reg_offset == 0x5) {
914 if (src_clk == &apll54_ck)
915 val = 0;
916 if (src_clk == &alt_ck)
917 val = 1;
918 }
919 break;
920 case CM_PLL_SEL2:
921 src_reg_addr = (u32)&CM_CLKSEL2_PLL;
922 mask = 0x3;
923 if (src_clk == &func_32k_ck)
924 val = 0x0;
925 if (src_clk == &dpll_ck)
926 val = 0x2;
927 break;
928 case CM_SYSCLKOUT_SEL1:
929 src_reg_addr = (u32)&PRCM_CLKOUT_CTRL;
930 mask = 0x3;
931 if (src_clk == &dpll_ck)
932 val = 0;
933 if (src_clk == &sys_ck)
934 val = 1;
Tony Lindgren046d6b22005-11-10 14:26:52 +0000935 if (src_clk == &func_96m_ck)
Jarkko Nikula6e711ec2006-06-26 16:16:11 -0700936 val = 2;
937 if (src_clk == &func_54m_ck)
Tony Lindgren046d6b22005-11-10 14:26:52 +0000938 val = 3;
939 break;
940 }
941
942 if (val == ~0) /* Catch errors in offset */
943 *type_to_addr = 0;
944 else
945 *type_to_addr = src_reg_addr;
946 *field_mask = mask;
947
948 return val;
949}
950
951static int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent)
952{
953 void __iomem * reg;
954 u32 src_sel, src_off, field_val, field_mask, reg_val, rate;
955 int ret = -EINVAL;
956
957 if (unlikely(clk->flags & CONFIG_PARTICIPANT))
958 return ret;
959
960 if (clk->flags & SRC_SEL_MASK) { /* On-chip SEL collection */
961 src_sel = (SRC_RATE_SEL_MASK & clk->flags);
962 src_off = clk->src_offset;
963
964 if (src_sel == 0)
965 goto set_parent_error;
966
967 field_val = omap2_get_src_field(&src_sel, src_off, new_parent,
968 &field_mask);
969
970 reg = (void __iomem *)src_sel;
971
972 if (clk->usecount > 0)
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800973 _omap2_clk_disable(clk);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000974
975 /* Set new source value (previous dividers if any in effect) */
976 reg_val = __raw_readl(reg) & ~(field_mask << src_off);
977 reg_val |= (field_val << src_off);
978 __raw_writel(reg_val, reg);
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300979 wmb();
Tony Lindgren046d6b22005-11-10 14:26:52 +0000980
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300981 if (clk->flags & DELAYED_APP) {
Tony Lindgren046d6b22005-11-10 14:26:52 +0000982 __raw_writel(0x1, (void __iomem *)&PRCM_CLKCFG_CTRL);
Juha Yrjolaeaca33d2006-09-25 12:41:37 +0300983 wmb();
984 }
Tony Lindgren046d6b22005-11-10 14:26:52 +0000985 if (clk->usecount > 0)
Tony Lindgrenfde0fd42006-01-17 15:31:18 -0800986 _omap2_clk_enable(clk);
Tony Lindgren046d6b22005-11-10 14:26:52 +0000987
988 clk->parent = new_parent;
989
990 /* SRC_RATE_SEL_MASK clocks follow their parents rates.*/
991 if ((new_parent == &core_ck) && (clk == &dss1_fck))
992 clk->rate = new_parent->rate / 0x10;
993 else
994 clk->rate = new_parent->rate;
995
996 if (unlikely(clk->flags & RATE_PROPAGATES))
997 propagate_rate(clk);
998
999 return 0;
1000 } else {
1001 clk->parent = new_parent;
1002 rate = new_parent->rate;
1003 omap2_clk_set_rate(clk, rate);
1004 ret = 0;
1005 }
1006
1007 set_parent_error:
1008 return ret;
1009}
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001010#endif /* OLD_CK */
Tony Lindgren046d6b22005-11-10 14:26:52 +00001011
1012/* Sets basic clocks based on the specified rate */
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001013static int omap2_select_table_rate(struct clk *clk, unsigned long rate)
Tony Lindgren046d6b22005-11-10 14:26:52 +00001014{
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001015 u32 cur_rate, done_rate, bypass = 0, tmp;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001016 struct prcm_config *prcm;
1017 unsigned long found_speed = 0;
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001018 unsigned long flags;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001019
1020 if (clk != &virt_prcm_set)
1021 return -EINVAL;
1022
Tony Lindgren046d6b22005-11-10 14:26:52 +00001023 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
1024 if (!(prcm->flags & cpu_mask))
1025 continue;
1026
1027 if (prcm->xtal_speed != sys_ck.rate)
1028 continue;
1029
1030 if (prcm->mpu_speed <= rate) {
1031 found_speed = prcm->mpu_speed;
1032 break;
1033 }
1034 }
1035
1036 if (!found_speed) {
1037 printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
1038 rate / 1000000);
1039 return -EINVAL;
1040 }
1041
1042 curr_prcm_set = prcm;
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001043 cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001044
1045 if (prcm->dpll_speed == cur_rate / 2) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001046 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001047 } else if (prcm->dpll_speed == cur_rate * 2) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001048 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001049 } else if (prcm->dpll_speed != cur_rate) {
1050 local_irq_save(flags);
1051
1052 if (prcm->dpll_speed == prcm->xtal_speed)
1053 bypass = 1;
1054
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001055 if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
1056 CORE_CLK_SRC_DPLL_X2)
1057 done_rate = CORE_CLK_SRC_DPLL_X2;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001058 else
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001059 done_rate = CORE_CLK_SRC_DPLL;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001060
1061 /* MPU divider */
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001062 cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001063
1064 /* dsp + iva1 div(2420), iva2.1(2430) */
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001065 cm_write_mod_reg(prcm->cm_clksel_dsp,
1066 OMAP24XX_DSP_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001067
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001068 cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001069
1070 /* Major subsystem dividers */
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001071 tmp = cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
1072 cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD, CM_CLKSEL1);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001073 if (cpu_is_omap2430())
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001074 cm_write_mod_reg(prcm->cm_clksel_mdm,
1075 OMAP2430_MDM_MOD, CM_CLKSEL);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001076
1077 /* x2 to enter init_mem */
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001078 omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001079
1080 omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
1081 bypass);
1082
1083 omap2_init_memory_params(omap2_dll_force_needed());
1084 omap2_reprogram_sdrc(done_rate, 0);
1085
1086 local_irq_restore(flags);
1087 }
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001088 omap2_dpll_recalc(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001089
1090 return 0;
1091}
1092
1093/*-------------------------------------------------------------------------
1094 * Omap2 clock reset and init functions
1095 *-------------------------------------------------------------------------*/
1096
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001097#ifdef CONFIG_OMAP_RESET_CLOCKS
1098static void __init omap2_clk_disable_unused(struct clk *clk)
1099{
1100 u32 regval32;
1101
1102 regval32 = __raw_readl(clk->enable_reg);
1103 if ((regval32 & (1 << clk->enable_bit)) == 0)
1104 return;
1105
1106 printk(KERN_INFO "Disabling unused clock \"%s\"\n", clk->name);
1107 _omap2_clk_disable(clk);
1108}
1109#else
1110#define omap2_clk_disable_unused NULL
1111#endif
1112
Tony Lindgren046d6b22005-11-10 14:26:52 +00001113static struct clk_functions omap2_clk_functions = {
1114 .clk_enable = omap2_clk_enable,
1115 .clk_disable = omap2_clk_disable,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001116 .clk_round_rate = omap2_clk_round_rate,
1117 .clk_set_rate = omap2_clk_set_rate,
1118 .clk_set_parent = omap2_clk_set_parent,
Tony Lindgren90afd5c2006-09-25 13:27:20 +03001119 .clk_disable_unused = omap2_clk_disable_unused,
Tony Lindgren046d6b22005-11-10 14:26:52 +00001120};
1121
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001122static u32 omap2_get_apll_clkin(void)
Tony Lindgren046d6b22005-11-10 14:26:52 +00001123{
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001124 u32 aplls, sclk = 0;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001125
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001126 aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
1127 aplls &= OMAP24XX_APLLS_CLKIN_MASK;
1128 aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001129
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001130 if (aplls == APLLS_CLKIN_19_2MHZ)
Tony Lindgren046d6b22005-11-10 14:26:52 +00001131 sclk = 19200000;
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001132 else if (aplls == APLLS_CLKIN_13MHZ)
Tony Lindgren046d6b22005-11-10 14:26:52 +00001133 sclk = 13000000;
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001134 else if (aplls == APLLS_CLKIN_12MHZ)
Tony Lindgren046d6b22005-11-10 14:26:52 +00001135 sclk = 12000000;
1136
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001137 return sclk;
1138}
Tony Lindgren046d6b22005-11-10 14:26:52 +00001139
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001140static u32 omap2_get_sysclkdiv(void)
1141{
1142 u32 div;
1143
1144 div = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
1145 div &= OMAP_SYSCLKDIV_MASK;
1146 div >>= OMAP_SYSCLKDIV_SHIFT;
1147
1148 return div;
1149}
1150
1151static void omap2_osc_clk_recalc(struct clk *clk)
1152{
1153 clk->rate = omap2_get_apll_clkin() * omap2_get_sysclkdiv();
1154 propagate_rate(clk);
1155}
1156
1157static void omap2_sys_clk_recalc(struct clk *clk)
1158{
1159 clk->rate = clk->parent->rate / omap2_get_sysclkdiv();
1160 propagate_rate(clk);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001161}
1162
Tony Lindgrenae78dcf2006-09-25 12:41:20 +03001163/*
1164 * Set clocks for bypass mode for reboot to work.
1165 */
1166void omap2_clk_prepare_for_reboot(void)
1167{
1168 u32 rate;
1169
1170 if (vclk == NULL || sclk == NULL)
1171 return;
1172
1173 rate = clk_get_rate(sclk);
1174 clk_set_rate(vclk, rate);
1175}
1176
Tony Lindgren046d6b22005-11-10 14:26:52 +00001177/*
1178 * Switch the MPU rate if specified on cmdline.
1179 * We cannot do this early until cmdline is parsed.
1180 */
1181static int __init omap2_clk_arch_init(void)
1182{
1183 if (!mpurate)
1184 return -EINVAL;
1185
1186 if (omap2_select_table_rate(&virt_prcm_set, mpurate))
1187 printk(KERN_ERR "Could not find matching MPU rate\n");
1188
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001189 recalculate_root_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +00001190
1191 printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
1192 "%ld.%01ld/%ld/%ld MHz\n",
1193 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
1194 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
1195
1196 return 0;
1197}
1198arch_initcall(omap2_clk_arch_init);
1199
1200int __init omap2_clk_init(void)
1201{
1202 struct prcm_config *prcm;
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001203 struct clk **clkp;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001204 u32 clkrate;
1205
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001206 if (cpu_is_omap242x())
1207 cpu_mask = RATE_IN_242X;
1208 else if (cpu_is_omap2430())
1209 cpu_mask = RATE_IN_243X;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001210
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001211 clk_init(&omap2_clk_functions);
1212
1213 omap2_osc_clk_recalc(&osc_ck);
1214 omap2_sys_clk_recalc(&sys_ck);
1215
1216 for (clkp = onchip_24xx_clks;
1217 clkp < onchip_24xx_clks + ARRAY_SIZE(onchip_24xx_clks);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001218 clkp++) {
1219
1220 if ((*clkp)->flags & CLOCK_IN_OMAP242X && cpu_is_omap2420()) {
1221 clk_register(*clkp);
1222 continue;
1223 }
1224
1225 if ((*clkp)->flags & CLOCK_IN_OMAP243X && cpu_is_omap2430()) {
1226 clk_register(*clkp);
1227 continue;
1228 }
1229 }
1230
1231 /* Check the MPU rate set by bootloader */
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001232 clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
Tony Lindgren046d6b22005-11-10 14:26:52 +00001233 for (prcm = rate_table; prcm->mpu_speed; prcm++) {
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001234 if (!(prcm->flags & cpu_mask))
1235 continue;
Tony Lindgren046d6b22005-11-10 14:26:52 +00001236 if (prcm->xtal_speed != sys_ck.rate)
1237 continue;
1238 if (prcm->dpll_speed <= clkrate)
1239 break;
1240 }
1241 curr_prcm_set = prcm;
1242
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001243 recalculate_root_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +00001244
1245 printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
1246 "%ld.%01ld/%ld/%ld MHz\n",
1247 (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
1248 (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
1249
1250 /*
1251 * Only enable those clocks we will need, let the drivers
1252 * enable other clocks as necessary
1253 */
Paul Walmsley6b8858a2008-03-18 10:35:15 +02001254 clk_enable_init_clocks();
Tony Lindgren046d6b22005-11-10 14:26:52 +00001255
Tony Lindgrenae78dcf2006-09-25 12:41:20 +03001256 /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
1257 vclk = clk_get(NULL, "virt_prcm_set");
1258 sclk = clk_get(NULL, "sys_ck");
1259
Tony Lindgren046d6b22005-11-10 14:26:52 +00001260 return 0;
1261}