blob: 7df7d45727559e98501eef2500b3cc610ee8a4b0 [file] [log] [blame]
Mark Brown5d421512008-06-05 13:49:32 +01001/*
2 * wm8510.c -- WM8510 ALSA Soc Audio driver
3 *
4 * Copyright 2006 Wolfson Microelectronics PLC.
5 *
Liam Girdwoodd3311242008-10-12 13:17:36 +01006 * Author: Liam Girdwood <lrg@slimlogic.co.uk>
Mark Brown5d421512008-06-05 13:49:32 +01007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/kernel.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
Mark Brown5e357952008-10-07 11:56:20 +010020#include <linux/spi/spi.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Mark Brown0a422e12011-08-02 13:03:04 +090022#include <linux/of_device.h>
Mark Browne6430492012-09-12 11:43:44 +080023#include <linux/regmap.h>
Mark Brown5d421512008-06-05 13:49:32 +010024#include <sound/core.h>
25#include <sound/pcm.h>
26#include <sound/pcm_params.h>
27#include <sound/soc.h>
Mark Brown5d421512008-06-05 13:49:32 +010028#include <sound/initval.h>
29
30#include "wm8510.h"
31
Mark Brown5d421512008-06-05 13:49:32 +010032/*
33 * wm8510 register cache
34 * We can't read the WM8510 register space when we are
35 * using 2 wire for device control, so we cache them instead.
36 */
Mark Browne6430492012-09-12 11:43:44 +080037static const struct reg_default wm8510_reg_defaults[] = {
38 { 1, 0x0000 },
39 { 2, 0x0000 },
40 { 3, 0x0000 },
41 { 4, 0x0050 },
42 { 5, 0x0000 },
43 { 6, 0x0140 },
44 { 7, 0x0000 },
45 { 8, 0x0000 },
46 { 9, 0x0000 },
47 { 10, 0x0000 },
48 { 11, 0x00ff },
49 { 12, 0x0000 },
50 { 13, 0x0000 },
51 { 14, 0x0100 },
52 { 15, 0x00ff },
53 { 16, 0x0000 },
54 { 17, 0x0000 },
55 { 18, 0x012c },
56 { 19, 0x002c },
57 { 20, 0x002c },
58 { 21, 0x002c },
59 { 22, 0x002c },
60 { 23, 0x0000 },
61 { 24, 0x0032 },
62 { 25, 0x0000 },
63 { 26, 0x0000 },
64 { 27, 0x0000 },
65 { 28, 0x0000 },
66 { 29, 0x0000 },
67 { 30, 0x0000 },
68 { 31, 0x0000 },
69 { 32, 0x0038 },
70 { 33, 0x000b },
71 { 34, 0x0032 },
72 { 35, 0x0000 },
73 { 36, 0x0008 },
74 { 37, 0x000c },
75 { 38, 0x0093 },
76 { 39, 0x00e9 },
77 { 40, 0x0000 },
78 { 41, 0x0000 },
79 { 42, 0x0000 },
80 { 43, 0x0000 },
81 { 44, 0x0003 },
82 { 45, 0x0010 },
83 { 46, 0x0000 },
84 { 47, 0x0000 },
85 { 48, 0x0000 },
86 { 49, 0x0002 },
87 { 50, 0x0001 },
88 { 51, 0x0000 },
89 { 52, 0x0000 },
90 { 53, 0x0000 },
91 { 54, 0x0039 },
92 { 55, 0x0000 },
93 { 56, 0x0001 },
Mark Brown5d421512008-06-05 13:49:32 +010094};
95
Mark Browne6430492012-09-12 11:43:44 +080096static bool wm8510_volatile(struct device *dev, unsigned int reg)
97{
98 switch (reg) {
99 case WM8510_RESET:
100 return true;
101 default:
102 return false;
103 }
104}
105
Mark Brown09af98b2008-10-07 13:04:58 +0100106#define WM8510_POWER1_BIASEN 0x08
107#define WM8510_POWER1_BUFIOEN 0x10
108
Mark Brown17a52fd2009-07-05 17:24:50 +0100109#define wm8510_reset(c) snd_soc_write(c, WM8510_RESET, 0)
Mark Brown5d421512008-06-05 13:49:32 +0100110
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000111/* codec private data */
112struct wm8510_priv {
Mark Browne6430492012-09-12 11:43:44 +0800113 struct regmap *regmap;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000114};
115
Mark Brown5d421512008-06-05 13:49:32 +0100116static const char *wm8510_companding[] = { "Off", "NC", "u-law", "A-law" };
117static const char *wm8510_deemp[] = { "None", "32kHz", "44.1kHz", "48kHz" };
118static const char *wm8510_alc[] = { "ALC", "Limiter" };
119
120static const struct soc_enum wm8510_enum[] = {
121 SOC_ENUM_SINGLE(WM8510_COMP, 1, 4, wm8510_companding), /* adc */
122 SOC_ENUM_SINGLE(WM8510_COMP, 3, 4, wm8510_companding), /* dac */
123 SOC_ENUM_SINGLE(WM8510_DAC, 4, 4, wm8510_deemp),
124 SOC_ENUM_SINGLE(WM8510_ALC3, 8, 2, wm8510_alc),
125};
126
127static const struct snd_kcontrol_new wm8510_snd_controls[] = {
128
129SOC_SINGLE("Digital Loopback Switch", WM8510_COMP, 0, 1, 0),
130
131SOC_ENUM("DAC Companding", wm8510_enum[1]),
132SOC_ENUM("ADC Companding", wm8510_enum[0]),
133
134SOC_ENUM("Playback De-emphasis", wm8510_enum[2]),
135SOC_SINGLE("DAC Inversion Switch", WM8510_DAC, 0, 1, 0),
136
137SOC_SINGLE("Master Playback Volume", WM8510_DACVOL, 0, 127, 0),
138
139SOC_SINGLE("High Pass Filter Switch", WM8510_ADC, 8, 1, 0),
140SOC_SINGLE("High Pass Cut Off", WM8510_ADC, 4, 7, 0),
141SOC_SINGLE("ADC Inversion Switch", WM8510_COMP, 0, 1, 0),
142
143SOC_SINGLE("Capture Volume", WM8510_ADCVOL, 0, 127, 0),
144
145SOC_SINGLE("DAC Playback Limiter Switch", WM8510_DACLIM1, 8, 1, 0),
146SOC_SINGLE("DAC Playback Limiter Decay", WM8510_DACLIM1, 4, 15, 0),
147SOC_SINGLE("DAC Playback Limiter Attack", WM8510_DACLIM1, 0, 15, 0),
148
149SOC_SINGLE("DAC Playback Limiter Threshold", WM8510_DACLIM2, 4, 7, 0),
150SOC_SINGLE("DAC Playback Limiter Boost", WM8510_DACLIM2, 0, 15, 0),
151
152SOC_SINGLE("ALC Enable Switch", WM8510_ALC1, 8, 1, 0),
153SOC_SINGLE("ALC Capture Max Gain", WM8510_ALC1, 3, 7, 0),
154SOC_SINGLE("ALC Capture Min Gain", WM8510_ALC1, 0, 7, 0),
155
156SOC_SINGLE("ALC Capture ZC Switch", WM8510_ALC2, 8, 1, 0),
157SOC_SINGLE("ALC Capture Hold", WM8510_ALC2, 4, 7, 0),
158SOC_SINGLE("ALC Capture Target", WM8510_ALC2, 0, 15, 0),
159
160SOC_ENUM("ALC Capture Mode", wm8510_enum[3]),
161SOC_SINGLE("ALC Capture Decay", WM8510_ALC3, 4, 15, 0),
162SOC_SINGLE("ALC Capture Attack", WM8510_ALC3, 0, 15, 0),
163
164SOC_SINGLE("ALC Capture Noise Gate Switch", WM8510_NGATE, 3, 1, 0),
165SOC_SINGLE("ALC Capture Noise Gate Threshold", WM8510_NGATE, 0, 7, 0),
166
167SOC_SINGLE("Capture PGA ZC Switch", WM8510_INPPGA, 7, 1, 0),
168SOC_SINGLE("Capture PGA Volume", WM8510_INPPGA, 0, 63, 0),
169
170SOC_SINGLE("Speaker Playback ZC Switch", WM8510_SPKVOL, 7, 1, 0),
171SOC_SINGLE("Speaker Playback Switch", WM8510_SPKVOL, 6, 1, 1),
172SOC_SINGLE("Speaker Playback Volume", WM8510_SPKVOL, 0, 63, 0),
173SOC_SINGLE("Speaker Boost", WM8510_OUTPUT, 2, 1, 0),
174
175SOC_SINGLE("Capture Boost(+20dB)", WM8510_ADCBOOST, 8, 1, 0),
176SOC_SINGLE("Mono Playback Switch", WM8510_MONOMIX, 6, 1, 1),
177};
178
Mark Brown5d421512008-06-05 13:49:32 +0100179/* Speaker Output Mixer */
180static const struct snd_kcontrol_new wm8510_speaker_mixer_controls[] = {
181SOC_DAPM_SINGLE("Line Bypass Switch", WM8510_SPKMIX, 1, 1, 0),
182SOC_DAPM_SINGLE("Aux Playback Switch", WM8510_SPKMIX, 5, 1, 0),
183SOC_DAPM_SINGLE("PCM Playback Switch", WM8510_SPKMIX, 0, 1, 0),
184};
185
186/* Mono Output Mixer */
187static const struct snd_kcontrol_new wm8510_mono_mixer_controls[] = {
188SOC_DAPM_SINGLE("Line Bypass Switch", WM8510_MONOMIX, 1, 1, 0),
189SOC_DAPM_SINGLE("Aux Playback Switch", WM8510_MONOMIX, 2, 1, 0),
190SOC_DAPM_SINGLE("PCM Playback Switch", WM8510_MONOMIX, 0, 1, 0),
191};
192
193static const struct snd_kcontrol_new wm8510_boost_controls[] = {
Mark Brown8ae23ec2008-10-06 11:33:21 +0100194SOC_DAPM_SINGLE("Mic PGA Switch", WM8510_INPPGA, 6, 1, 1),
Mark Brown5d421512008-06-05 13:49:32 +0100195SOC_DAPM_SINGLE("Aux Volume", WM8510_ADCBOOST, 0, 7, 0),
196SOC_DAPM_SINGLE("Mic Volume", WM8510_ADCBOOST, 4, 7, 0),
197};
198
199static const struct snd_kcontrol_new wm8510_micpga_controls[] = {
200SOC_DAPM_SINGLE("MICP Switch", WM8510_INPUT, 0, 1, 0),
201SOC_DAPM_SINGLE("MICN Switch", WM8510_INPUT, 1, 1, 0),
202SOC_DAPM_SINGLE("AUX Switch", WM8510_INPUT, 2, 1, 0),
203};
204
205static const struct snd_soc_dapm_widget wm8510_dapm_widgets[] = {
206SND_SOC_DAPM_MIXER("Speaker Mixer", WM8510_POWER3, 2, 0,
207 &wm8510_speaker_mixer_controls[0],
208 ARRAY_SIZE(wm8510_speaker_mixer_controls)),
209SND_SOC_DAPM_MIXER("Mono Mixer", WM8510_POWER3, 3, 0,
210 &wm8510_mono_mixer_controls[0],
211 ARRAY_SIZE(wm8510_mono_mixer_controls)),
212SND_SOC_DAPM_DAC("DAC", "HiFi Playback", WM8510_POWER3, 0, 0),
213SND_SOC_DAPM_ADC("ADC", "HiFi Capture", WM8510_POWER2, 0, 0),
214SND_SOC_DAPM_PGA("Aux Input", WM8510_POWER1, 6, 0, NULL, 0),
215SND_SOC_DAPM_PGA("SpkN Out", WM8510_POWER3, 5, 0, NULL, 0),
216SND_SOC_DAPM_PGA("SpkP Out", WM8510_POWER3, 6, 0, NULL, 0),
217SND_SOC_DAPM_PGA("Mono Out", WM8510_POWER3, 7, 0, NULL, 0),
218
Mark Brown2b5f34c2008-10-07 16:13:50 +0100219SND_SOC_DAPM_MIXER("Mic PGA", WM8510_POWER2, 2, 0,
220 &wm8510_micpga_controls[0],
221 ARRAY_SIZE(wm8510_micpga_controls)),
Mark Brown5d421512008-06-05 13:49:32 +0100222SND_SOC_DAPM_MIXER("Boost Mixer", WM8510_POWER2, 4, 0,
223 &wm8510_boost_controls[0],
224 ARRAY_SIZE(wm8510_boost_controls)),
225
226SND_SOC_DAPM_MICBIAS("Mic Bias", WM8510_POWER1, 4, 0),
227
228SND_SOC_DAPM_INPUT("MICN"),
229SND_SOC_DAPM_INPUT("MICP"),
230SND_SOC_DAPM_INPUT("AUX"),
231SND_SOC_DAPM_OUTPUT("MONOOUT"),
232SND_SOC_DAPM_OUTPUT("SPKOUTP"),
233SND_SOC_DAPM_OUTPUT("SPKOUTN"),
234};
235
Mark Brownb6709f32011-12-03 11:41:45 +0000236static const struct snd_soc_dapm_route wm8510_dapm_routes[] = {
Mark Brown5d421512008-06-05 13:49:32 +0100237 /* Mono output mixer */
238 {"Mono Mixer", "PCM Playback Switch", "DAC"},
239 {"Mono Mixer", "Aux Playback Switch", "Aux Input"},
240 {"Mono Mixer", "Line Bypass Switch", "Boost Mixer"},
241
242 /* Speaker output mixer */
243 {"Speaker Mixer", "PCM Playback Switch", "DAC"},
244 {"Speaker Mixer", "Aux Playback Switch", "Aux Input"},
245 {"Speaker Mixer", "Line Bypass Switch", "Boost Mixer"},
246
247 /* Outputs */
248 {"Mono Out", NULL, "Mono Mixer"},
249 {"MONOOUT", NULL, "Mono Out"},
250 {"SpkN Out", NULL, "Speaker Mixer"},
251 {"SpkP Out", NULL, "Speaker Mixer"},
252 {"SPKOUTN", NULL, "SpkN Out"},
253 {"SPKOUTP", NULL, "SpkP Out"},
254
255 /* Microphone PGA */
256 {"Mic PGA", "MICN Switch", "MICN"},
257 {"Mic PGA", "MICP Switch", "MICP"},
258 { "Mic PGA", "AUX Switch", "Aux Input" },
259
260 /* Boost Mixer */
261 {"Boost Mixer", "Mic PGA Switch", "Mic PGA"},
262 {"Boost Mixer", "Mic Volume", "MICP"},
263 {"Boost Mixer", "Aux Volume", "Aux Input"},
264
265 {"ADC", NULL, "Boost Mixer"},
266};
267
Mark Brown5d421512008-06-05 13:49:32 +0100268struct pll_ {
269 unsigned int pre_div:4; /* prescale - 1 */
270 unsigned int n:4;
271 unsigned int k;
272};
273
274static struct pll_ pll_div;
275
276/* The size in bits of the pll divide multiplied by 10
277 * to allow rounding later */
278#define FIXED_PLL_SIZE ((1 << 24) * 10)
279
280static void pll_factors(unsigned int target, unsigned int source)
281{
282 unsigned long long Kpart;
283 unsigned int K, Ndiv, Nmod;
284
285 Ndiv = target / source;
286 if (Ndiv < 6) {
287 source >>= 1;
288 pll_div.pre_div = 1;
289 Ndiv = target / source;
290 } else
291 pll_div.pre_div = 0;
292
293 if ((Ndiv < 6) || (Ndiv > 12))
294 printk(KERN_WARNING
Roel Kluin449bd542009-05-27 17:08:39 -0700295 "WM8510 N value %u outwith recommended range!d\n",
Mark Brown5d421512008-06-05 13:49:32 +0100296 Ndiv);
297
298 pll_div.n = Ndiv;
299 Nmod = target % source;
300 Kpart = FIXED_PLL_SIZE * (long long)Nmod;
301
302 do_div(Kpart, source);
303
304 K = Kpart & 0xFFFFFFFF;
305
306 /* Check if we need to round */
307 if ((K % 10) >= 5)
308 K += 5;
309
310 /* Move down to proper range now rounding is done */
311 K /= 10;
312
313 pll_div.k = K;
314}
315
Mark Brown85488032009-09-05 18:52:16 +0100316static int wm8510_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
317 int source, unsigned int freq_in, unsigned int freq_out)
Mark Brown5d421512008-06-05 13:49:32 +0100318{
319 struct snd_soc_codec *codec = codec_dai->codec;
320 u16 reg;
321
322 if (freq_in == 0 || freq_out == 0) {
323 /* Clock CODEC directly from MCLK */
Mark Brown17a52fd2009-07-05 17:24:50 +0100324 reg = snd_soc_read(codec, WM8510_CLOCK);
325 snd_soc_write(codec, WM8510_CLOCK, reg & 0x0ff);
Mark Brown5d421512008-06-05 13:49:32 +0100326
327 /* Turn off PLL */
Mark Brown17a52fd2009-07-05 17:24:50 +0100328 reg = snd_soc_read(codec, WM8510_POWER1);
329 snd_soc_write(codec, WM8510_POWER1, reg & 0x1df);
Mark Brown5d421512008-06-05 13:49:32 +0100330 return 0;
331 }
332
Jonas Andersson86027ae2009-03-04 08:24:26 +0100333 pll_factors(freq_out*4, freq_in);
Mark Brown5d421512008-06-05 13:49:32 +0100334
Mark Brown17a52fd2009-07-05 17:24:50 +0100335 snd_soc_write(codec, WM8510_PLLN, (pll_div.pre_div << 4) | pll_div.n);
336 snd_soc_write(codec, WM8510_PLLK1, pll_div.k >> 18);
337 snd_soc_write(codec, WM8510_PLLK2, (pll_div.k >> 9) & 0x1ff);
338 snd_soc_write(codec, WM8510_PLLK3, pll_div.k & 0x1ff);
339 reg = snd_soc_read(codec, WM8510_POWER1);
340 snd_soc_write(codec, WM8510_POWER1, reg | 0x020);
Mark Brown5d421512008-06-05 13:49:32 +0100341
342 /* Run CODEC from PLL instead of MCLK */
Mark Brown17a52fd2009-07-05 17:24:50 +0100343 reg = snd_soc_read(codec, WM8510_CLOCK);
344 snd_soc_write(codec, WM8510_CLOCK, reg | 0x100);
Mark Brown5d421512008-06-05 13:49:32 +0100345
346 return 0;
347}
348
349/*
350 * Configure WM8510 clock dividers.
351 */
Liam Girdwoode550e172008-07-07 16:07:52 +0100352static int wm8510_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
Mark Brown5d421512008-06-05 13:49:32 +0100353 int div_id, int div)
354{
355 struct snd_soc_codec *codec = codec_dai->codec;
356 u16 reg;
357
358 switch (div_id) {
359 case WM8510_OPCLKDIV:
Mark Brown17a52fd2009-07-05 17:24:50 +0100360 reg = snd_soc_read(codec, WM8510_GPIO) & 0x1cf;
361 snd_soc_write(codec, WM8510_GPIO, reg | div);
Mark Brown5d421512008-06-05 13:49:32 +0100362 break;
363 case WM8510_MCLKDIV:
Mark Brown17a52fd2009-07-05 17:24:50 +0100364 reg = snd_soc_read(codec, WM8510_CLOCK) & 0x11f;
365 snd_soc_write(codec, WM8510_CLOCK, reg | div);
Mark Brown5d421512008-06-05 13:49:32 +0100366 break;
367 case WM8510_ADCCLK:
Mark Brown17a52fd2009-07-05 17:24:50 +0100368 reg = snd_soc_read(codec, WM8510_ADC) & 0x1f7;
369 snd_soc_write(codec, WM8510_ADC, reg | div);
Mark Brown5d421512008-06-05 13:49:32 +0100370 break;
371 case WM8510_DACCLK:
Mark Brown17a52fd2009-07-05 17:24:50 +0100372 reg = snd_soc_read(codec, WM8510_DAC) & 0x1f7;
373 snd_soc_write(codec, WM8510_DAC, reg | div);
Mark Brown5d421512008-06-05 13:49:32 +0100374 break;
375 case WM8510_BCLKDIV:
Mark Brown17a52fd2009-07-05 17:24:50 +0100376 reg = snd_soc_read(codec, WM8510_CLOCK) & 0x1e3;
377 snd_soc_write(codec, WM8510_CLOCK, reg | div);
Mark Brown5d421512008-06-05 13:49:32 +0100378 break;
379 default:
380 return -EINVAL;
381 }
382
383 return 0;
384}
385
Liam Girdwoode550e172008-07-07 16:07:52 +0100386static int wm8510_set_dai_fmt(struct snd_soc_dai *codec_dai,
Mark Brown5d421512008-06-05 13:49:32 +0100387 unsigned int fmt)
388{
389 struct snd_soc_codec *codec = codec_dai->codec;
390 u16 iface = 0;
Mark Brown17a52fd2009-07-05 17:24:50 +0100391 u16 clk = snd_soc_read(codec, WM8510_CLOCK) & 0x1fe;
Mark Brown5d421512008-06-05 13:49:32 +0100392
393 /* set master/slave audio interface */
394 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
395 case SND_SOC_DAIFMT_CBM_CFM:
396 clk |= 0x0001;
397 break;
398 case SND_SOC_DAIFMT_CBS_CFS:
399 break;
400 default:
401 return -EINVAL;
402 }
403
404 /* interface format */
405 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
406 case SND_SOC_DAIFMT_I2S:
407 iface |= 0x0010;
408 break;
409 case SND_SOC_DAIFMT_RIGHT_J:
410 break;
411 case SND_SOC_DAIFMT_LEFT_J:
412 iface |= 0x0008;
413 break;
414 case SND_SOC_DAIFMT_DSP_A:
415 iface |= 0x00018;
416 break;
417 default:
418 return -EINVAL;
419 }
420
421 /* clock inversion */
422 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
423 case SND_SOC_DAIFMT_NB_NF:
424 break;
425 case SND_SOC_DAIFMT_IB_IF:
426 iface |= 0x0180;
427 break;
428 case SND_SOC_DAIFMT_IB_NF:
429 iface |= 0x0100;
430 break;
431 case SND_SOC_DAIFMT_NB_IF:
432 iface |= 0x0080;
433 break;
434 default:
435 return -EINVAL;
436 }
437
Mark Brown17a52fd2009-07-05 17:24:50 +0100438 snd_soc_write(codec, WM8510_IFACE, iface);
439 snd_soc_write(codec, WM8510_CLOCK, clk);
Mark Brown5d421512008-06-05 13:49:32 +0100440 return 0;
441}
442
443static int wm8510_pcm_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +0000444 struct snd_pcm_hw_params *params,
445 struct snd_soc_dai *dai)
Mark Brown5d421512008-06-05 13:49:32 +0100446{
Mark Browne6968a12012-04-04 15:58:16 +0100447 struct snd_soc_codec *codec = dai->codec;
Mark Brown17a52fd2009-07-05 17:24:50 +0100448 u16 iface = snd_soc_read(codec, WM8510_IFACE) & 0x19f;
449 u16 adn = snd_soc_read(codec, WM8510_ADD) & 0x1f1;
Mark Brown5d421512008-06-05 13:49:32 +0100450
451 /* bit size */
452 switch (params_format(params)) {
453 case SNDRV_PCM_FORMAT_S16_LE:
454 break;
455 case SNDRV_PCM_FORMAT_S20_3LE:
456 iface |= 0x0020;
457 break;
458 case SNDRV_PCM_FORMAT_S24_LE:
459 iface |= 0x0040;
460 break;
461 case SNDRV_PCM_FORMAT_S32_LE:
462 iface |= 0x0060;
463 break;
464 }
465
466 /* filter coefficient */
467 switch (params_rate(params)) {
Guennadi Liakhovetskib3172f22009-12-24 01:13:51 +0100468 case 8000:
Mark Brown5d421512008-06-05 13:49:32 +0100469 adn |= 0x5 << 1;
470 break;
Guennadi Liakhovetskib3172f22009-12-24 01:13:51 +0100471 case 11025:
Mark Brown5d421512008-06-05 13:49:32 +0100472 adn |= 0x4 << 1;
473 break;
Guennadi Liakhovetskib3172f22009-12-24 01:13:51 +0100474 case 16000:
Mark Brown5d421512008-06-05 13:49:32 +0100475 adn |= 0x3 << 1;
476 break;
Guennadi Liakhovetskib3172f22009-12-24 01:13:51 +0100477 case 22050:
Mark Brown5d421512008-06-05 13:49:32 +0100478 adn |= 0x2 << 1;
479 break;
Guennadi Liakhovetskib3172f22009-12-24 01:13:51 +0100480 case 32000:
Mark Brown5d421512008-06-05 13:49:32 +0100481 adn |= 0x1 << 1;
482 break;
Guennadi Liakhovetskib3172f22009-12-24 01:13:51 +0100483 case 44100:
484 case 48000:
Mark Brown5d421512008-06-05 13:49:32 +0100485 break;
486 }
487
Mark Brown17a52fd2009-07-05 17:24:50 +0100488 snd_soc_write(codec, WM8510_IFACE, iface);
489 snd_soc_write(codec, WM8510_ADD, adn);
Mark Brown5d421512008-06-05 13:49:32 +0100490 return 0;
491}
492
Liam Girdwoode550e172008-07-07 16:07:52 +0100493static int wm8510_mute(struct snd_soc_dai *dai, int mute)
Mark Brown5d421512008-06-05 13:49:32 +0100494{
495 struct snd_soc_codec *codec = dai->codec;
Mark Brown17a52fd2009-07-05 17:24:50 +0100496 u16 mute_reg = snd_soc_read(codec, WM8510_DAC) & 0xffbf;
Mark Brown5d421512008-06-05 13:49:32 +0100497
498 if (mute)
Mark Brown17a52fd2009-07-05 17:24:50 +0100499 snd_soc_write(codec, WM8510_DAC, mute_reg | 0x40);
Mark Brown5d421512008-06-05 13:49:32 +0100500 else
Mark Brown17a52fd2009-07-05 17:24:50 +0100501 snd_soc_write(codec, WM8510_DAC, mute_reg);
Mark Brown5d421512008-06-05 13:49:32 +0100502 return 0;
503}
504
505/* liam need to make this lower power with dapm */
506static int wm8510_set_bias_level(struct snd_soc_codec *codec,
507 enum snd_soc_bias_level level)
508{
Mark Browne6430492012-09-12 11:43:44 +0800509 struct wm8510_priv *wm8510 = snd_soc_codec_get_drvdata(codec);
Mark Brown17a52fd2009-07-05 17:24:50 +0100510 u16 power1 = snd_soc_read(codec, WM8510_POWER1) & ~0x3;
Mark Brown5d421512008-06-05 13:49:32 +0100511
512 switch (level) {
513 case SND_SOC_BIAS_ON:
Mark Brown5d421512008-06-05 13:49:32 +0100514 case SND_SOC_BIAS_PREPARE:
Mark Brown09af98b2008-10-07 13:04:58 +0100515 power1 |= 0x1; /* VMID 50k */
Mark Brown17a52fd2009-07-05 17:24:50 +0100516 snd_soc_write(codec, WM8510_POWER1, power1);
Mark Brown5d421512008-06-05 13:49:32 +0100517 break;
Mark Brown09af98b2008-10-07 13:04:58 +0100518
519 case SND_SOC_BIAS_STANDBY:
520 power1 |= WM8510_POWER1_BIASEN | WM8510_POWER1_BUFIOEN;
521
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200522 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Browne6430492012-09-12 11:43:44 +0800523 regcache_sync(wm8510->regmap);
Axel Lin94f17e92011-10-07 21:36:27 +0800524
Mark Brown09af98b2008-10-07 13:04:58 +0100525 /* Initial cap charge at VMID 5k */
Mark Brown17a52fd2009-07-05 17:24:50 +0100526 snd_soc_write(codec, WM8510_POWER1, power1 | 0x3);
Mark Brown09af98b2008-10-07 13:04:58 +0100527 mdelay(100);
528 }
529
530 power1 |= 0x2; /* VMID 500k */
Mark Brown17a52fd2009-07-05 17:24:50 +0100531 snd_soc_write(codec, WM8510_POWER1, power1);
Mark Brown09af98b2008-10-07 13:04:58 +0100532 break;
533
Mark Brown5d421512008-06-05 13:49:32 +0100534 case SND_SOC_BIAS_OFF:
Mark Brown17a52fd2009-07-05 17:24:50 +0100535 snd_soc_write(codec, WM8510_POWER1, 0);
536 snd_soc_write(codec, WM8510_POWER2, 0);
537 snd_soc_write(codec, WM8510_POWER3, 0);
Mark Brown5d421512008-06-05 13:49:32 +0100538 break;
539 }
Mark Brown09af98b2008-10-07 13:04:58 +0100540
Liam Girdwoodce6120c2010-11-05 15:53:46 +0200541 codec->dapm.bias_level = level;
Mark Brown5d421512008-06-05 13:49:32 +0100542 return 0;
543}
544
545#define WM8510_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_11025 |\
546 SNDRV_PCM_RATE_16000 | SNDRV_PCM_RATE_22050 |\
547 SNDRV_PCM_RATE_44100 | SNDRV_PCM_RATE_48000)
548
549#define WM8510_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
550 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
551
Lars-Peter Clausen85e76522011-11-23 11:40:40 +0100552static const struct snd_soc_dai_ops wm8510_dai_ops = {
Eric Miao6335d052009-03-03 09:41:00 +0800553 .hw_params = wm8510_pcm_hw_params,
554 .digital_mute = wm8510_mute,
555 .set_fmt = wm8510_set_dai_fmt,
556 .set_clkdiv = wm8510_set_dai_clkdiv,
557 .set_pll = wm8510_set_dai_pll,
558};
559
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000560static struct snd_soc_dai_driver wm8510_dai = {
561 .name = "wm8510-hifi",
Mark Brown5d421512008-06-05 13:49:32 +0100562 .playback = {
563 .stream_name = "Playback",
564 .channels_min = 2,
565 .channels_max = 2,
566 .rates = WM8510_RATES,
567 .formats = WM8510_FORMATS,},
568 .capture = {
569 .stream_name = "Capture",
570 .channels_min = 2,
571 .channels_max = 2,
572 .rates = WM8510_RATES,
573 .formats = WM8510_FORMATS,},
Eric Miao6335d052009-03-03 09:41:00 +0800574 .ops = &wm8510_dai_ops,
Mark Browncc369cf2009-07-09 11:28:07 +0100575 .symmetric_rates = 1,
Mark Brown5d421512008-06-05 13:49:32 +0100576};
Mark Brown5d421512008-06-05 13:49:32 +0100577
Lars-Peter Clausen84b315e2011-12-02 10:18:28 +0100578static int wm8510_suspend(struct snd_soc_codec *codec)
Mark Brown5d421512008-06-05 13:49:32 +0100579{
Mark Brown5d421512008-06-05 13:49:32 +0100580 wm8510_set_bias_level(codec, SND_SOC_BIAS_OFF);
581 return 0;
582}
583
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000584static int wm8510_resume(struct snd_soc_codec *codec)
Mark Brown5d421512008-06-05 13:49:32 +0100585{
Mark Brown5d421512008-06-05 13:49:32 +0100586 wm8510_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Mark Brown5d421512008-06-05 13:49:32 +0100587 return 0;
588}
589
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000590static int wm8510_probe(struct snd_soc_codec *codec)
Mark Brown5d421512008-06-05 13:49:32 +0100591{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000592 int ret;
Mark Brown5d421512008-06-05 13:49:32 +0100593
Mark Browne6430492012-09-12 11:43:44 +0800594 ret = snd_soc_codec_set_cache_io(codec, 7, 9, SND_SOC_REGMAP);
Mark Brown17a52fd2009-07-05 17:24:50 +0100595 if (ret < 0) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000596 printk(KERN_ERR "wm8510: failed to set cache I/O: %d\n", ret);
597 return ret;
Mark Brown17a52fd2009-07-05 17:24:50 +0100598 }
599
Mark Brown5d421512008-06-05 13:49:32 +0100600 wm8510_reset(codec);
601
Mark Brown5d421512008-06-05 13:49:32 +0100602 /* power on device */
603 wm8510_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
Mark Brownfe3e78e2009-11-03 22:13:13 +0000604
Mark Brown5d421512008-06-05 13:49:32 +0100605 return ret;
Mark Brown5d421512008-06-05 13:49:32 +0100606}
607
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000608/* power down chip */
609static int wm8510_remove(struct snd_soc_codec *codec)
Mark Brown5d421512008-06-05 13:49:32 +0100610{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000611 wm8510_set_bias_level(codec, SND_SOC_BIAS_OFF);
Mark Brown5d421512008-06-05 13:49:32 +0100612 return 0;
613}
614
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000615static struct snd_soc_codec_driver soc_codec_dev_wm8510 = {
616 .probe = wm8510_probe,
617 .remove = wm8510_remove,
618 .suspend = wm8510_suspend,
619 .resume = wm8510_resume,
620 .set_bias_level = wm8510_set_bias_level,
Mark Brownb6709f32011-12-03 11:41:45 +0000621
622 .controls = wm8510_snd_controls,
623 .num_controls = ARRAY_SIZE(wm8510_snd_controls),
624 .dapm_widgets = wm8510_dapm_widgets,
625 .num_dapm_widgets = ARRAY_SIZE(wm8510_dapm_widgets),
626 .dapm_routes = wm8510_dapm_routes,
627 .num_dapm_routes = ARRAY_SIZE(wm8510_dapm_routes),
Jean Delvare41759c22008-09-02 17:07:30 +0200628};
Mark Brown5d421512008-06-05 13:49:32 +0100629
Mark Brown0a422e12011-08-02 13:03:04 +0900630static const struct of_device_id wm8510_of_match[] = {
631 { .compatible = "wlf,wm8510" },
632 { },
633};
634
Mark Browne6430492012-09-12 11:43:44 +0800635static const struct regmap_config wm8510_regmap = {
636 .reg_bits = 7,
637 .val_bits = 9,
638 .max_register = WM8510_MONOMIX,
639
640 .reg_defaults = wm8510_reg_defaults,
641 .num_reg_defaults = ARRAY_SIZE(wm8510_reg_defaults),
642 .cache_type = REGCACHE_RBTREE,
643
644 .volatile_reg = wm8510_volatile,
645};
646
Mark Brown5e357952008-10-07 11:56:20 +0100647#if defined(CONFIG_SPI_MASTER)
Bill Pemberton7a79e942012-12-07 09:26:37 -0500648static int wm8510_spi_probe(struct spi_device *spi)
Mark Brown5e357952008-10-07 11:56:20 +0100649{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000650 struct wm8510_priv *wm8510;
Mark Brown5e357952008-10-07 11:56:20 +0100651 int ret;
652
Mark Brown3217b0f2012-09-12 09:24:12 +0800653 wm8510 = devm_kzalloc(&spi->dev, sizeof(struct wm8510_priv),
654 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000655 if (wm8510 == NULL)
656 return -ENOMEM;
Mark Brown5e357952008-10-07 11:56:20 +0100657
Mark Browne6430492012-09-12 11:43:44 +0800658 wm8510->regmap = devm_regmap_init_spi(spi, &wm8510_regmap);
659 if (IS_ERR(wm8510->regmap))
660 return PTR_ERR(wm8510->regmap);
661
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000662 spi_set_drvdata(spi, wm8510);
663
664 ret = snd_soc_register_codec(&spi->dev,
665 &soc_codec_dev_wm8510, &wm8510_dai, 1);
Mark Brown3217b0f2012-09-12 09:24:12 +0800666
Mark Brown5e357952008-10-07 11:56:20 +0100667 return ret;
668}
669
Bill Pemberton7a79e942012-12-07 09:26:37 -0500670static int wm8510_spi_remove(struct spi_device *spi)
Mark Brown5e357952008-10-07 11:56:20 +0100671{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000672 snd_soc_unregister_codec(&spi->dev);
Mark Brown5e357952008-10-07 11:56:20 +0100673 return 0;
674}
675
676static struct spi_driver wm8510_spi_driver = {
677 .driver = {
678 .name = "wm8510",
Mark Brown5e357952008-10-07 11:56:20 +0100679 .owner = THIS_MODULE,
Mark Brown0a422e12011-08-02 13:03:04 +0900680 .of_match_table = wm8510_of_match,
Mark Brown5e357952008-10-07 11:56:20 +0100681 },
682 .probe = wm8510_spi_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -0500683 .remove = wm8510_spi_remove,
Mark Brown5e357952008-10-07 11:56:20 +0100684};
Mark Brown5e357952008-10-07 11:56:20 +0100685#endif /* CONFIG_SPI_MASTER */
686
Fabio Estevam8e6ad352013-11-20 15:37:51 -0200687#if IS_ENABLED(CONFIG_I2C)
Bill Pemberton7a79e942012-12-07 09:26:37 -0500688static int wm8510_i2c_probe(struct i2c_client *i2c,
689 const struct i2c_device_id *id)
Mark Brown5d421512008-06-05 13:49:32 +0100690{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000691 struct wm8510_priv *wm8510;
692 int ret;
Mark Brown5d421512008-06-05 13:49:32 +0100693
Mark Brown3217b0f2012-09-12 09:24:12 +0800694 wm8510 = devm_kzalloc(&i2c->dev, sizeof(struct wm8510_priv),
695 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000696 if (wm8510 == NULL)
Mark Brown5d421512008-06-05 13:49:32 +0100697 return -ENOMEM;
698
Mark Browne6430492012-09-12 11:43:44 +0800699 wm8510->regmap = devm_regmap_init_i2c(i2c, &wm8510_regmap);
700 if (IS_ERR(wm8510->regmap))
701 return PTR_ERR(wm8510->regmap);
702
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000703 i2c_set_clientdata(i2c, wm8510);
Mark Brown5d421512008-06-05 13:49:32 +0100704
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000705 ret = snd_soc_register_codec(&i2c->dev,
706 &soc_codec_dev_wm8510, &wm8510_dai, 1);
Mark Brown3217b0f2012-09-12 09:24:12 +0800707
Mark Brown5d421512008-06-05 13:49:32 +0100708 return ret;
709}
710
Bill Pemberton7a79e942012-12-07 09:26:37 -0500711static int wm8510_i2c_remove(struct i2c_client *client)
Mark Brown5d421512008-06-05 13:49:32 +0100712{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000713 snd_soc_unregister_codec(&client->dev);
Mark Brown5d421512008-06-05 13:49:32 +0100714 return 0;
715}
716
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000717static const struct i2c_device_id wm8510_i2c_id[] = {
718 { "wm8510", 0 },
719 { }
Mark Brown5d421512008-06-05 13:49:32 +0100720};
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000721MODULE_DEVICE_TABLE(i2c, wm8510_i2c_id);
722
723static struct i2c_driver wm8510_i2c_driver = {
724 .driver = {
Mark Brown091edcc2011-12-02 22:08:49 +0000725 .name = "wm8510",
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000726 .owner = THIS_MODULE,
Mark Brown0a422e12011-08-02 13:03:04 +0900727 .of_match_table = wm8510_of_match,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000728 },
729 .probe = wm8510_i2c_probe,
Bill Pemberton7a79e942012-12-07 09:26:37 -0500730 .remove = wm8510_i2c_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000731 .id_table = wm8510_i2c_id,
732};
733#endif
Mark Brown5d421512008-06-05 13:49:32 +0100734
Takashi Iwaic9b3a402008-12-10 07:47:22 +0100735static int __init wm8510_modinit(void)
Mark Brown64089b82008-12-08 19:17:58 +0000736{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000737 int ret = 0;
Fabio Estevam8e6ad352013-11-20 15:37:51 -0200738#if IS_ENABLED(CONFIG_I2C)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000739 ret = i2c_add_driver(&wm8510_i2c_driver);
740 if (ret != 0) {
741 printk(KERN_ERR "Failed to register WM8510 I2C driver: %d\n",
742 ret);
743 }
744#endif
745#if defined(CONFIG_SPI_MASTER)
746 ret = spi_register_driver(&wm8510_spi_driver);
747 if (ret != 0) {
748 printk(KERN_ERR "Failed to register WM8510 SPI driver: %d\n",
749 ret);
750 }
751#endif
752 return ret;
Mark Brown64089b82008-12-08 19:17:58 +0000753}
754module_init(wm8510_modinit);
755
756static void __exit wm8510_exit(void)
757{
Fabio Estevam8e6ad352013-11-20 15:37:51 -0200758#if IS_ENABLED(CONFIG_I2C)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000759 i2c_del_driver(&wm8510_i2c_driver);
760#endif
761#if defined(CONFIG_SPI_MASTER)
762 spi_unregister_driver(&wm8510_spi_driver);
763#endif
Mark Brown64089b82008-12-08 19:17:58 +0000764}
765module_exit(wm8510_exit);
766
Mark Brown5d421512008-06-05 13:49:32 +0100767MODULE_DESCRIPTION("ASoC WM8510 driver");
768MODULE_AUTHOR("Liam Girdwood");
769MODULE_LICENSE("GPL");