blob: 303a285d80fd7b7d7cc4280779c343b4a3123f4a [file] [log] [blame]
Grant Likely8e267f32011-07-19 17:26:54 -06001/*
Hiroshi Doyu1b14f3a2013-02-13 19:15:50 +02002 * NVIDIA Tegra SoC device tree board support
Grant Likely8e267f32011-07-19 17:26:54 -06003 *
Hiroshi Doyu1b14f3a2013-02-13 19:15:50 +02004 * Copyright (C) 2011, 2013, NVIDIA Corporation
Grant Likely8e267f32011-07-19 17:26:54 -06005 * Copyright (C) 2010 Secret Lab Technologies, Ltd.
6 * Copyright (C) 2010 Google, Inc.
7 *
8 * This software is licensed under the terms of the GNU General Public
9 * License version 2, as published by the Free Software Foundation, and
10 * may be copied, distributed, and modified under those terms.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 */
18
19#include <linux/kernel.h>
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/serial_8250.h>
23#include <linux/clk.h>
24#include <linux/dma-mapping.h>
25#include <linux/irqdomain.h>
26#include <linux/of.h>
27#include <linux/of_address.h>
28#include <linux/of_fdt.h>
Grant Likely8e267f32011-07-19 17:26:54 -060029#include <linux/of_platform.h>
30#include <linux/pda_power.h>
31#include <linux/io.h>
Danny Huangd591fdf2013-03-14 08:48:40 +080032#include <linux/slab.h>
33#include <linux/sys_soc.h>
Stephen Warrenbab53ce2012-08-27 14:22:48 -070034#include <linux/usb/tegra_usb_phy.h>
Stephen Warren441f1992013-03-25 13:22:24 -060035#include <linux/clk/tegra.h>
Stephen Warren51100bd2013-08-20 15:47:38 -060036#include <linux/irqchip.h>
Grant Likely8e267f32011-07-19 17:26:54 -060037
Stephen Warren51100bd2013-08-20 15:47:38 -060038#include <asm/hardware/cache-l2x0.h>
Grant Likely8e267f32011-07-19 17:26:54 -060039#include <asm/mach-types.h>
40#include <asm/mach/arch.h>
41#include <asm/mach/time.h>
42#include <asm/setup.h>
Alexandre Courbot1a5de3a2013-11-24 15:30:49 +090043#include <asm/trusted_foundations.h>
Grant Likely8e267f32011-07-19 17:26:54 -060044
Stephen Warren51100bd2013-08-20 15:47:38 -060045#include "apbio.h"
Grant Likely8e267f32011-07-19 17:26:54 -060046#include "board.h"
Marc Zyngiera1725732011-09-08 13:15:22 +010047#include "common.h"
Stephen Warren51100bd2013-08-20 15:47:38 -060048#include "cpuidle.h"
Danny Huangd591fdf2013-03-14 08:48:40 +080049#include "fuse.h"
Stephen Warren2be39c02012-10-04 14:24:09 -060050#include "iomap.h"
Stephen Warren51100bd2013-08-20 15:47:38 -060051#include "irq.h"
Stephen Warrend2207072013-08-20 15:17:35 -060052#include "pmc.h"
Stephen Warren51100bd2013-08-20 15:47:38 -060053#include "pm.h"
54#include "reset.h"
55#include "sleep.h"
56
57/*
58 * Storage for debug-macro.S's state.
59 *
60 * This must be in .data not .bss so that it gets initialized each time the
61 * kernel is loaded. The data is declared here rather than debug-macro.S so
62 * that multiple inclusions of debug-macro.S point at the same data.
63 */
Stephen Warren2f1d70a2013-11-05 14:10:53 -070064u32 tegra_uart_config[3] = {
Stephen Warren51100bd2013-08-20 15:47:38 -060065 /* Debug UART initialization required */
66 1,
67 /* Debug UART physical address */
68 0,
69 /* Debug UART virtual address */
70 0,
Stephen Warren51100bd2013-08-20 15:47:38 -060071};
72
73static void __init tegra_init_cache(void)
74{
75#ifdef CONFIG_CACHE_L2X0
76 int ret;
77 void __iomem *p = IO_ADDRESS(TEGRA_ARM_PERIF_BASE) + 0x3000;
78 u32 aux_ctrl, cache_type;
79
80 cache_type = readl(p + L2X0_CACHE_TYPE);
81 aux_ctrl = (cache_type & 0x700) << (17-8);
82 aux_ctrl |= 0x7C400001;
83
84 ret = l2x0_of_init(aux_ctrl, 0x8200c3fe);
85 if (!ret)
86 l2x0_saved_regs_addr = virt_to_phys(&l2x0_saved_regs);
87#endif
88}
89
90static void __init tegra_init_early(void)
91{
Alexandre Courbot1a5de3a2013-11-24 15:30:49 +090092 of_register_trusted_foundations();
Stephen Warren51100bd2013-08-20 15:47:38 -060093 tegra_apb_io_init();
94 tegra_init_fuse();
Alexandre Courbotcd198d62013-11-12 13:03:16 -070095 tegra_cpu_reset_handler_init();
Stephen Warren51100bd2013-08-20 15:47:38 -060096 tegra_init_cache();
97 tegra_powergate_init();
98 tegra_hotplug_init();
99}
100
101static void __init tegra_dt_init_irq(void)
102{
103 tegra_pmc_init_irq();
104 tegra_init_irq();
105 irqchip_init();
106 tegra_legacy_irq_syscore_init();
107}
Stephen Warrenbab53ce2012-08-27 14:22:48 -0700108
Grant Likely8e267f32011-07-19 17:26:54 -0600109static void __init tegra_dt_init(void)
110{
Danny Huangd591fdf2013-03-14 08:48:40 +0800111 struct soc_device_attribute *soc_dev_attr;
112 struct soc_device *soc_dev;
113 struct device *parent = NULL;
114
Stephen Warrend2207072013-08-20 15:17:35 -0600115 tegra_pmc_init();
116
Stephen Warren441f1992013-03-25 13:22:24 -0600117 tegra_clocks_apply_init_table();
118
Danny Huangd591fdf2013-03-14 08:48:40 +0800119 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
120 if (!soc_dev_attr)
121 goto out;
122
123 soc_dev_attr->family = kasprintf(GFP_KERNEL, "Tegra");
124 soc_dev_attr->revision = kasprintf(GFP_KERNEL, "%d", tegra_revision);
125 soc_dev_attr->soc_id = kasprintf(GFP_KERNEL, "%d", tegra_chip_id);
126
127 soc_dev = soc_device_register(soc_dev_attr);
128 if (IS_ERR(soc_dev)) {
129 kfree(soc_dev_attr->family);
130 kfree(soc_dev_attr->revision);
131 kfree(soc_dev_attr->soc_id);
132 kfree(soc_dev_attr);
133 goto out;
134 }
135
136 parent = soc_device_to_device(soc_dev);
137
Stephen Warrena58116f2011-12-16 15:12:32 -0700138 /*
139 * Finished with the static registrations now; fill in the missing
140 * devices
141 */
Danny Huangd591fdf2013-03-14 08:48:40 +0800142out:
Tuomas Tynkkynen5fed6822013-07-25 21:38:04 +0300143 of_platform_populate(NULL, of_default_bus_match_table, NULL, parent);
Grant Likely8e267f32011-07-19 17:26:54 -0600144}
145
Stephen Warrenb64a02c2012-05-02 16:05:44 -0600146static void __init paz00_init(void)
147{
Hiroshi Doyu1b14f3a2013-02-13 19:15:50 +0200148 if (IS_ENABLED(CONFIG_ARCH_TEGRA_2x_SOC))
149 tegra_paz00_wifikill_init();
Stephen Warrenb64a02c2012-05-02 16:05:44 -0600150}
Stephen Warrenb64a02c2012-05-02 16:05:44 -0600151
Stephen Warrenc554dee2012-05-02 13:43:26 -0600152static struct {
153 char *machine;
154 void (*init)(void);
155} board_init_funcs[] = {
Stephen Warrenb64a02c2012-05-02 16:05:44 -0600156 { "compal,paz00", paz00_init },
Stephen Warrenc554dee2012-05-02 13:43:26 -0600157};
158
159static void __init tegra_dt_init_late(void)
160{
161 int i;
162
Stephen Warren51100bd2013-08-20 15:47:38 -0600163 tegra_init_suspend();
164 tegra_cpuidle_init();
165 tegra_powergate_debugfs_init();
Stephen Warrenc554dee2012-05-02 13:43:26 -0600166
167 for (i = 0; i < ARRAY_SIZE(board_init_funcs); i++) {
168 if (of_machine_is_compatible(board_init_funcs[i].machine)) {
169 board_init_funcs[i].init();
170 break;
171 }
172 }
173}
174
Hiroshi Doyu1b14f3a2013-02-13 19:15:50 +0200175static const char * const tegra_dt_board_compat[] = {
Joseph Lo73944472013-10-08 12:50:03 +0800176 "nvidia,tegra124",
Hiroshi Doyu1b14f3a2013-02-13 19:15:50 +0200177 "nvidia,tegra114",
178 "nvidia,tegra30",
Stephen Warrenc5444f32012-02-27 18:26:16 -0700179 "nvidia,tegra20",
Grant Likely8e267f32011-07-19 17:26:54 -0600180 NULL
181};
182
Hiroshi Doyu1b14f3a2013-02-13 19:15:50 +0200183DT_MACHINE_START(TEGRA_DT, "NVIDIA Tegra SoC (Flattened Device Tree)")
Grant Likely8e267f32011-07-19 17:26:54 -0600184 .map_io = tegra_map_common_io,
Marc Zyngiera1725732011-09-08 13:15:22 +0100185 .smp = smp_ops(tegra_smp_ops),
Hiroshi Doyu74696882013-02-13 19:15:48 +0200186 .init_early = tegra_init_early,
pdeschrijver@nvidia.com0d4f7472011-11-29 18:29:19 -0700187 .init_irq = tegra_dt_init_irq,
Grant Likely8e267f32011-07-19 17:26:54 -0600188 .init_machine = tegra_dt_init,
Stephen Warrenc554dee2012-05-02 13:43:26 -0600189 .init_late = tegra_dt_init_late,
Stephen Warren51100bd2013-08-20 15:47:38 -0600190 .restart = tegra_pmc_restart,
Hiroshi Doyu1b14f3a2013-02-13 19:15:50 +0200191 .dt_compat = tegra_dt_board_compat,
Grant Likely8e267f32011-07-19 17:26:54 -0600192MACHINE_END