blob: 35950738bd5e449465e0e5062d096e3e8ae9ff0e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020029#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000030#include "radeon_asic.h"
Jerome Glissec93bb852009-07-13 21:04:08 +020031#include "atom.h"
Jerome Glisse3bc68532009-10-01 09:39:24 +020032#include "rs690d.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020033
Alex Deucher89e51812012-02-23 17:53:38 -050034int rs690_mc_wait_for_idle(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035{
36 unsigned i;
37 uint32_t tmp;
38
39 for (i = 0; i < rdev->usec_timeout; i++) {
40 /* read MC_STATUS */
Jerome Glisse3bc68532009-10-01 09:39:24 +020041 tmp = RREG32_MC(R_000090_MC_SYSTEM_STATUS);
42 if (G_000090_MC_SYSTEM_IDLE(tmp))
Jerome Glisse771fe6b2009-06-05 14:42:42 +020043 return 0;
Jerome Glisse3bc68532009-10-01 09:39:24 +020044 udelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020045 }
46 return -1;
47}
48
Jerome Glisse3bc68532009-10-01 09:39:24 +020049static void rs690_gpu_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +020050{
Jerome Glisse771fe6b2009-06-05 14:42:42 +020051 /* FIXME: is this correct ? */
52 r420_pipes_init(rdev);
53 if (rs690_mc_wait_for_idle(rdev)) {
54 printk(KERN_WARNING "Failed to wait MC idle while "
55 "programming pipes. Bad things might happen.\n");
56 }
57}
58
Alex Deuchera084e6e2010-03-18 01:04:01 -040059union igp_info {
60 struct _ATOM_INTEGRATED_SYSTEM_INFO info;
61 struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_v2;
62};
63
Jerome Glissec93bb852009-07-13 21:04:08 +020064void rs690_pm_info(struct radeon_device *rdev)
65{
66 int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
Alex Deuchera084e6e2010-03-18 01:04:01 -040067 union igp_info *info;
Jerome Glissec93bb852009-07-13 21:04:08 +020068 uint16_t data_offset;
69 uint8_t frev, crev;
70 fixed20_12 tmp;
71
Alex Deuchera084e6e2010-03-18 01:04:01 -040072 if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
73 &frev, &crev, &data_offset)) {
74 info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
75
76 /* Get various system informations from bios */
77 switch (crev) {
78 case 1:
Ben Skeggs68adac52010-04-28 11:46:42 +100079 tmp.full = dfixed_const(100);
Alex Deucher265aa6c2011-02-14 16:16:22 -050080 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info.ulBootUpMemoryClock));
Ben Skeggs68adac52010-04-28 11:46:42 +100081 rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -050082 if (le16_to_cpu(info->info.usK8MemoryClock))
Alex Deucherf8920342010-06-30 12:02:03 -040083 rdev->pm.igp_system_mclk.full = dfixed_const(le16_to_cpu(info->info.usK8MemoryClock));
84 else if (rdev->clock.default_mclk) {
85 rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
86 rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
87 } else
88 rdev->pm.igp_system_mclk.full = dfixed_const(400);
Ben Skeggs68adac52010-04-28 11:46:42 +100089 rdev->pm.igp_ht_link_clk.full = dfixed_const(le16_to_cpu(info->info.usFSBClock));
90 rdev->pm.igp_ht_link_width.full = dfixed_const(info->info.ucHTLinkWidth);
Alex Deuchera084e6e2010-03-18 01:04:01 -040091 break;
92 case 2:
Ben Skeggs68adac52010-04-28 11:46:42 +100093 tmp.full = dfixed_const(100);
Alex Deucher265aa6c2011-02-14 16:16:22 -050094 rdev->pm.igp_sideport_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpSidePortClock));
Ben Skeggs68adac52010-04-28 11:46:42 +100095 rdev->pm.igp_sideport_mclk.full = dfixed_div(rdev->pm.igp_sideport_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -050096 if (le32_to_cpu(info->info_v2.ulBootUpUMAClock))
97 rdev->pm.igp_system_mclk.full = dfixed_const(le32_to_cpu(info->info_v2.ulBootUpUMAClock));
Alex Deucherf8920342010-06-30 12:02:03 -040098 else if (rdev->clock.default_mclk)
99 rdev->pm.igp_system_mclk.full = dfixed_const(rdev->clock.default_mclk);
100 else
101 rdev->pm.igp_system_mclk.full = dfixed_const(66700);
Ben Skeggs68adac52010-04-28 11:46:42 +1000102 rdev->pm.igp_system_mclk.full = dfixed_div(rdev->pm.igp_system_mclk, tmp);
Alex Deucher265aa6c2011-02-14 16:16:22 -0500103 rdev->pm.igp_ht_link_clk.full = dfixed_const(le32_to_cpu(info->info_v2.ulHTLinkFreq));
Ben Skeggs68adac52010-04-28 11:46:42 +1000104 rdev->pm.igp_ht_link_clk.full = dfixed_div(rdev->pm.igp_ht_link_clk, tmp);
105 rdev->pm.igp_ht_link_width.full = dfixed_const(le16_to_cpu(info->info_v2.usMinHTLinkWidth));
Alex Deuchera084e6e2010-03-18 01:04:01 -0400106 break;
107 default:
Alex Deuchera084e6e2010-03-18 01:04:01 -0400108 /* We assume the slower possible clock ie worst case */
Alex Deucherf8920342010-06-30 12:02:03 -0400109 rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
110 rdev->pm.igp_system_mclk.full = dfixed_const(200);
111 rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
Ben Skeggs68adac52010-04-28 11:46:42 +1000112 rdev->pm.igp_ht_link_width.full = dfixed_const(8);
Alex Deuchera084e6e2010-03-18 01:04:01 -0400113 DRM_ERROR("No integrated system info for your GPU, using safe default\n");
114 break;
115 }
116 } else {
Jerome Glissec93bb852009-07-13 21:04:08 +0200117 /* We assume the slower possible clock ie worst case */
Alex Deucherf8920342010-06-30 12:02:03 -0400118 rdev->pm.igp_sideport_mclk.full = dfixed_const(200);
119 rdev->pm.igp_system_mclk.full = dfixed_const(200);
120 rdev->pm.igp_ht_link_clk.full = dfixed_const(1000);
Ben Skeggs68adac52010-04-28 11:46:42 +1000121 rdev->pm.igp_ht_link_width.full = dfixed_const(8);
Jerome Glissec93bb852009-07-13 21:04:08 +0200122 DRM_ERROR("No integrated system info for your GPU, using safe default\n");
Jerome Glissec93bb852009-07-13 21:04:08 +0200123 }
124 /* Compute various bandwidth */
125 /* k8_bandwidth = (memory_clk / 2) * 2 * 8 * 0.5 = memory_clk * 4 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000126 tmp.full = dfixed_const(4);
127 rdev->pm.k8_bandwidth.full = dfixed_mul(rdev->pm.igp_system_mclk, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200128 /* ht_bandwidth = ht_clk * 2 * ht_width / 8 * 0.8
129 * = ht_clk * ht_width / 5
130 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000131 tmp.full = dfixed_const(5);
132 rdev->pm.ht_bandwidth.full = dfixed_mul(rdev->pm.igp_ht_link_clk,
Jerome Glissec93bb852009-07-13 21:04:08 +0200133 rdev->pm.igp_ht_link_width);
Ben Skeggs68adac52010-04-28 11:46:42 +1000134 rdev->pm.ht_bandwidth.full = dfixed_div(rdev->pm.ht_bandwidth, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200135 if (tmp.full < rdev->pm.max_bandwidth.full) {
136 /* HT link is a limiting factor */
137 rdev->pm.max_bandwidth.full = tmp.full;
138 }
139 /* sideport_bandwidth = (sideport_clk / 2) * 2 * 2 * 0.7
140 * = (sideport_clk * 14) / 10
141 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000142 tmp.full = dfixed_const(14);
143 rdev->pm.sideport_bandwidth.full = dfixed_mul(rdev->pm.igp_sideport_mclk, tmp);
144 tmp.full = dfixed_const(10);
145 rdev->pm.sideport_bandwidth.full = dfixed_div(rdev->pm.sideport_bandwidth, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200146}
147
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400148static void rs690_mc_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200149{
Jerome Glissed594e462010-02-17 21:54:29 +0000150 u64 base;
Samuel Lia0a53aa2013-04-08 17:25:47 -0400151 uint32_t h_addr, l_addr;
152 unsigned long long k8_addr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200153
154 rs400_gart_adjust_size(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200155 rdev->mc.vram_is_ddr = true;
Alex Deucher722f2942009-12-03 16:18:19 -0500156 rdev->mc.vram_width = 128;
Dave Airlie7a50f012009-07-21 20:39:30 +1000157 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
158 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jordan Crouse01d73a62010-05-27 13:40:24 -0600159 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
160 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +0000161 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000162 base = RREG32_MC(R_000100_MCCFG_FB_LOCATION);
163 base = G_000100_MC_FB_START(base) << 16;
Alex Deucher06b64762010-01-05 11:27:29 -0500164 rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
Alex Deucher8333f0f2013-12-02 18:15:51 -0500165 /* Some boards seem to be configured for 128MB of sideport memory,
166 * but really only have 64MB. Just skip the sideport and use
167 * UMA memory.
168 */
169 if (rdev->mc.igp_sideport_enabled &&
170 (rdev->mc.real_vram_size == (384 * 1024 * 1024))) {
171 base += 128 * 1024 * 1024;
172 rdev->mc.real_vram_size -= 128 * 1024 * 1024;
173 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
174 }
Samuel Lia0a53aa2013-04-08 17:25:47 -0400175
176 /* Use K8 direct mapping for fast fb access. */
177 rdev->fastfb_working = false;
178 h_addr = G_00005F_K8_ADDR_EXT(RREG32_MC(R_00005F_MC_MISC_UMA_CNTL));
179 l_addr = RREG32_MC(R_00001E_K8_FB_LOCATION);
180 k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
181#if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
182 if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
183#endif
184 {
185 /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
186 * memory is present.
187 */
188 if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
189 DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
190 (unsigned long long)rdev->mc.aper_base, k8_addr);
191 rdev->mc.aper_base = (resource_size_t)k8_addr;
192 rdev->fastfb_working = true;
193 }
194 }
195
Alex Deucher4c70b2e2010-08-02 19:39:15 -0400196 rs690_pm_info(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +0000197 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -0400198 rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
Jerome Glissed594e462010-02-17 21:54:29 +0000199 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -0400200 radeon_update_bandwidth_info(rdev);
Alex Deucher22dd5012009-12-06 19:45:17 -0500201}
202
Jerome Glissec93bb852009-07-13 21:04:08 +0200203void rs690_line_buffer_adjust(struct radeon_device *rdev,
204 struct drm_display_mode *mode1,
205 struct drm_display_mode *mode2)
206{
207 u32 tmp;
208
209 /*
210 * Line Buffer Setup
211 * There is a single line buffer shared by both display controllers.
Jerome Glisse3bc68532009-10-01 09:39:24 +0200212 * R_006520_DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
Jerome Glissec93bb852009-07-13 21:04:08 +0200213 * the display controllers. The paritioning can either be done
214 * manually or via one of four preset allocations specified in bits 1:0:
215 * 0 - line buffer is divided in half and shared between crtc
216 * 1 - D1 gets 3/4 of the line buffer, D2 gets 1/4
217 * 2 - D1 gets the whole buffer
218 * 3 - D1 gets 1/4 of the line buffer, D2 gets 3/4
Jerome Glisse3bc68532009-10-01 09:39:24 +0200219 * Setting bit 2 of R_006520_DC_LB_MEMORY_SPLIT controls switches to manual
Jerome Glissec93bb852009-07-13 21:04:08 +0200220 * allocation mode. In manual allocation mode, D1 always starts at 0,
221 * D1 end/2 is specified in bits 14:4; D2 allocation follows D1.
222 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200223 tmp = RREG32(R_006520_DC_LB_MEMORY_SPLIT) & C_006520_DC_LB_MEMORY_SPLIT;
224 tmp &= ~C_006520_DC_LB_MEMORY_SPLIT_MODE;
Jerome Glissec93bb852009-07-13 21:04:08 +0200225 /* auto */
226 if (mode1 && mode2) {
227 if (mode1->hdisplay > mode2->hdisplay) {
228 if (mode1->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200229 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_3Q_D2_1Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200230 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200231 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200232 } else if (mode2->hdisplay > mode1->hdisplay) {
233 if (mode2->hdisplay > 2560)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200234 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200235 else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200236 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200237 } else
Jerome Glisse3bc68532009-10-01 09:39:24 +0200238 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1HALF_D2HALF;
Jerome Glissec93bb852009-07-13 21:04:08 +0200239 } else if (mode1) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200240 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_ONLY;
Jerome Glissec93bb852009-07-13 21:04:08 +0200241 } else if (mode2) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200242 tmp |= V_006520_DC_LB_MEMORY_SPLIT_D1_1Q_D2_3Q;
Jerome Glissec93bb852009-07-13 21:04:08 +0200243 }
Jerome Glisse3bc68532009-10-01 09:39:24 +0200244 WREG32(R_006520_DC_LB_MEMORY_SPLIT, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200245}
246
247struct rs690_watermark {
248 u32 lb_request_fifo_depth;
249 fixed20_12 num_line_pair;
250 fixed20_12 estimated_width;
251 fixed20_12 worst_case_latency;
252 fixed20_12 consumption_rate;
253 fixed20_12 active_time;
254 fixed20_12 dbpp;
255 fixed20_12 priority_mark_max;
256 fixed20_12 priority_mark;
257 fixed20_12 sclk;
258};
259
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400260static void rs690_crtc_bandwidth_compute(struct radeon_device *rdev,
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400261 struct radeon_crtc *crtc,
262 struct rs690_watermark *wm,
263 bool low)
Jerome Glissec93bb852009-07-13 21:04:08 +0200264{
265 struct drm_display_mode *mode = &crtc->base.mode;
266 fixed20_12 a, b, c;
267 fixed20_12 pclk, request_fifo_depth, tolerable_latency, estimated_width;
268 fixed20_12 consumption_time, line_time, chunk_time, read_delay_latency;
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400269 fixed20_12 sclk, core_bandwidth, max_bandwidth;
270 u32 selected_sclk;
Jerome Glissec93bb852009-07-13 21:04:08 +0200271
272 if (!crtc->base.enabled) {
273 /* FIXME: wouldn't it better to set priority mark to maximum */
274 wm->lb_request_fifo_depth = 4;
275 return;
276 }
277
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400278 if (((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880)) &&
279 (rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
280 selected_sclk = radeon_dpm_get_sclk(rdev, low);
281 else
282 selected_sclk = rdev->pm.current_sclk;
283
284 /* sclk in Mhz */
285 a.full = dfixed_const(100);
286 sclk.full = dfixed_const(selected_sclk);
287 sclk.full = dfixed_div(sclk, a);
288
289 /* core_bandwidth = sclk(Mhz) * 16 */
290 a.full = dfixed_const(16);
291 core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
292
Ben Skeggs68adac52010-04-28 11:46:42 +1000293 if (crtc->vsc.full > dfixed_const(2))
294 wm->num_line_pair.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200295 else
Ben Skeggs68adac52010-04-28 11:46:42 +1000296 wm->num_line_pair.full = dfixed_const(1);
Jerome Glissec93bb852009-07-13 21:04:08 +0200297
Ben Skeggs68adac52010-04-28 11:46:42 +1000298 b.full = dfixed_const(mode->crtc_hdisplay);
299 c.full = dfixed_const(256);
300 a.full = dfixed_div(b, c);
301 request_fifo_depth.full = dfixed_mul(a, wm->num_line_pair);
302 request_fifo_depth.full = dfixed_ceil(request_fifo_depth);
303 if (a.full < dfixed_const(4)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200304 wm->lb_request_fifo_depth = 4;
305 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000306 wm->lb_request_fifo_depth = dfixed_trunc(request_fifo_depth);
Jerome Glissec93bb852009-07-13 21:04:08 +0200307 }
308
309 /* Determine consumption rate
310 * pclk = pixel clock period(ns) = 1000 / (mode.clock / 1000)
311 * vtaps = number of vertical taps,
312 * vsc = vertical scaling ratio, defined as source/destination
313 * hsc = horizontal scaling ration, defined as source/destination
314 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000315 a.full = dfixed_const(mode->clock);
316 b.full = dfixed_const(1000);
317 a.full = dfixed_div(a, b);
318 pclk.full = dfixed_div(b, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200319 if (crtc->rmx_type != RMX_OFF) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000320 b.full = dfixed_const(2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200321 if (crtc->vsc.full > b.full)
322 b.full = crtc->vsc.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000323 b.full = dfixed_mul(b, crtc->hsc);
324 c.full = dfixed_const(2);
325 b.full = dfixed_div(b, c);
326 consumption_time.full = dfixed_div(pclk, b);
Jerome Glissec93bb852009-07-13 21:04:08 +0200327 } else {
328 consumption_time.full = pclk.full;
329 }
Ben Skeggs68adac52010-04-28 11:46:42 +1000330 a.full = dfixed_const(1);
331 wm->consumption_rate.full = dfixed_div(a, consumption_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200332
333
334 /* Determine line time
335 * LineTime = total time for one line of displayhtotal
336 * LineTime = total number of horizontal pixels
337 * pclk = pixel clock period(ns)
338 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000339 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
340 line_time.full = dfixed_mul(a, pclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200341
342 /* Determine active time
343 * ActiveTime = time of active region of display within one line,
344 * hactive = total number of horizontal active pixels
345 * htotal = total number of horizontal pixels
346 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000347 a.full = dfixed_const(crtc->base.mode.crtc_htotal);
348 b.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
349 wm->active_time.full = dfixed_mul(line_time, b);
350 wm->active_time.full = dfixed_div(wm->active_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200351
352 /* Maximun bandwidth is the minimun bandwidth of all component */
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400353 max_bandwidth = core_bandwidth;
Alex Deucher0888e882010-06-12 11:50:13 -0400354 if (rdev->mc.igp_sideport_enabled) {
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400355 if (max_bandwidth.full > rdev->pm.sideport_bandwidth.full &&
Jerome Glissec93bb852009-07-13 21:04:08 +0200356 rdev->pm.sideport_bandwidth.full)
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400357 max_bandwidth = rdev->pm.sideport_bandwidth;
Alex Deucher1cd73ff2013-11-07 18:16:23 -0500358 read_delay_latency.full = dfixed_const(370 * 800);
359 a.full = dfixed_const(1000);
360 b.full = dfixed_div(rdev->pm.igp_sideport_mclk, a);
361 read_delay_latency.full = dfixed_div(read_delay_latency, b);
362 read_delay_latency.full = dfixed_mul(read_delay_latency, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200363 } else {
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400364 if (max_bandwidth.full > rdev->pm.k8_bandwidth.full &&
Jerome Glissec93bb852009-07-13 21:04:08 +0200365 rdev->pm.k8_bandwidth.full)
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400366 max_bandwidth = rdev->pm.k8_bandwidth;
367 if (max_bandwidth.full > rdev->pm.ht_bandwidth.full &&
Jerome Glissec93bb852009-07-13 21:04:08 +0200368 rdev->pm.ht_bandwidth.full)
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400369 max_bandwidth = rdev->pm.ht_bandwidth;
Ben Skeggs68adac52010-04-28 11:46:42 +1000370 read_delay_latency.full = dfixed_const(5000);
Jerome Glissec93bb852009-07-13 21:04:08 +0200371 }
372
373 /* sclk = system clocks(ns) = 1000 / max_bandwidth / 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000374 a.full = dfixed_const(16);
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400375 sclk.full = dfixed_mul(max_bandwidth, a);
Ben Skeggs68adac52010-04-28 11:46:42 +1000376 a.full = dfixed_const(1000);
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400377 sclk.full = dfixed_div(a, sclk);
Jerome Glissec93bb852009-07-13 21:04:08 +0200378 /* Determine chunk time
379 * ChunkTime = the time it takes the DCP to send one chunk of data
380 * to the LB which consists of pipeline delay and inter chunk gap
381 * sclk = system clock(ns)
382 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000383 a.full = dfixed_const(256 * 13);
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400384 chunk_time.full = dfixed_mul(sclk, a);
Ben Skeggs68adac52010-04-28 11:46:42 +1000385 a.full = dfixed_const(10);
386 chunk_time.full = dfixed_div(chunk_time, a);
Jerome Glissec93bb852009-07-13 21:04:08 +0200387
388 /* Determine the worst case latency
389 * NumLinePair = Number of line pairs to request(1=2 lines, 2=4 lines)
390 * WorstCaseLatency = worst case time from urgent to when the MC starts
391 * to return data
392 * READ_DELAY_IDLE_MAX = constant of 1us
393 * ChunkTime = time it takes the DCP to send one chunk of data to the LB
394 * which consists of pipeline delay and inter chunk gap
395 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000396 if (dfixed_trunc(wm->num_line_pair) > 1) {
397 a.full = dfixed_const(3);
398 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200399 wm->worst_case_latency.full += read_delay_latency.full;
400 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000401 a.full = dfixed_const(2);
402 wm->worst_case_latency.full = dfixed_mul(a, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200403 wm->worst_case_latency.full += read_delay_latency.full;
404 }
405
406 /* Determine the tolerable latency
407 * TolerableLatency = Any given request has only 1 line time
408 * for the data to be returned
409 * LBRequestFifoDepth = Number of chunk requests the LB can
410 * put into the request FIFO for a display
411 * LineTime = total time for one line of display
412 * ChunkTime = the time it takes the DCP to send one chunk
413 * of data to the LB which consists of
414 * pipeline delay and inter chunk gap
415 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000416 if ((2+wm->lb_request_fifo_depth) >= dfixed_trunc(request_fifo_depth)) {
Jerome Glissec93bb852009-07-13 21:04:08 +0200417 tolerable_latency.full = line_time.full;
418 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000419 tolerable_latency.full = dfixed_const(wm->lb_request_fifo_depth - 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200420 tolerable_latency.full = request_fifo_depth.full - tolerable_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000421 tolerable_latency.full = dfixed_mul(tolerable_latency, chunk_time);
Jerome Glissec93bb852009-07-13 21:04:08 +0200422 tolerable_latency.full = line_time.full - tolerable_latency.full;
423 }
424 /* We assume worst case 32bits (4 bytes) */
Ben Skeggs68adac52010-04-28 11:46:42 +1000425 wm->dbpp.full = dfixed_const(4 * 8);
Jerome Glissec93bb852009-07-13 21:04:08 +0200426
427 /* Determine the maximum priority mark
428 * width = viewport width in pixels
429 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000430 a.full = dfixed_const(16);
431 wm->priority_mark_max.full = dfixed_const(crtc->base.mode.crtc_hdisplay);
432 wm->priority_mark_max.full = dfixed_div(wm->priority_mark_max, a);
433 wm->priority_mark_max.full = dfixed_ceil(wm->priority_mark_max);
Jerome Glissec93bb852009-07-13 21:04:08 +0200434
435 /* Determine estimated width */
436 estimated_width.full = tolerable_latency.full - wm->worst_case_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +1000437 estimated_width.full = dfixed_div(estimated_width, consumption_time);
438 if (dfixed_trunc(estimated_width) > crtc->base.mode.crtc_hdisplay) {
439 wm->priority_mark.full = dfixed_const(10);
Jerome Glissec93bb852009-07-13 21:04:08 +0200440 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +1000441 a.full = dfixed_const(16);
442 wm->priority_mark.full = dfixed_div(estimated_width, a);
443 wm->priority_mark.full = dfixed_ceil(wm->priority_mark);
Jerome Glissec93bb852009-07-13 21:04:08 +0200444 wm->priority_mark.full = wm->priority_mark_max.full - wm->priority_mark.full;
445 }
446}
447
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400448static void rs690_compute_mode_priority(struct radeon_device *rdev,
449 struct rs690_watermark *wm0,
450 struct rs690_watermark *wm1,
451 struct drm_display_mode *mode0,
452 struct drm_display_mode *mode1,
453 u32 *d1mode_priority_a_cnt,
454 u32 *d2mode_priority_a_cnt)
455{
456 fixed20_12 priority_mark02, priority_mark12, fill_rate;
457 fixed20_12 a, b;
458
459 *d1mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
460 *d2mode_priority_a_cnt = S_006548_D1MODE_PRIORITY_A_OFF(1);
461
462 if (mode0 && mode1) {
463 if (dfixed_trunc(wm0->dbpp) > 64)
464 a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
465 else
466 a.full = wm0->num_line_pair.full;
467 if (dfixed_trunc(wm1->dbpp) > 64)
468 b.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
469 else
470 b.full = wm1->num_line_pair.full;
471 a.full += b.full;
472 fill_rate.full = dfixed_div(wm0->sclk, a);
473 if (wm0->consumption_rate.full > fill_rate.full) {
474 b.full = wm0->consumption_rate.full - fill_rate.full;
475 b.full = dfixed_mul(b, wm0->active_time);
476 a.full = dfixed_mul(wm0->worst_case_latency,
477 wm0->consumption_rate);
478 a.full = a.full + b.full;
479 b.full = dfixed_const(16 * 1000);
480 priority_mark02.full = dfixed_div(a, b);
481 } else {
482 a.full = dfixed_mul(wm0->worst_case_latency,
483 wm0->consumption_rate);
484 b.full = dfixed_const(16 * 1000);
485 priority_mark02.full = dfixed_div(a, b);
486 }
487 if (wm1->consumption_rate.full > fill_rate.full) {
488 b.full = wm1->consumption_rate.full - fill_rate.full;
489 b.full = dfixed_mul(b, wm1->active_time);
490 a.full = dfixed_mul(wm1->worst_case_latency,
491 wm1->consumption_rate);
492 a.full = a.full + b.full;
493 b.full = dfixed_const(16 * 1000);
494 priority_mark12.full = dfixed_div(a, b);
495 } else {
496 a.full = dfixed_mul(wm1->worst_case_latency,
497 wm1->consumption_rate);
498 b.full = dfixed_const(16 * 1000);
499 priority_mark12.full = dfixed_div(a, b);
500 }
501 if (wm0->priority_mark.full > priority_mark02.full)
502 priority_mark02.full = wm0->priority_mark.full;
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400503 if (wm0->priority_mark_max.full > priority_mark02.full)
504 priority_mark02.full = wm0->priority_mark_max.full;
505 if (wm1->priority_mark.full > priority_mark12.full)
506 priority_mark12.full = wm1->priority_mark.full;
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400507 if (wm1->priority_mark_max.full > priority_mark12.full)
508 priority_mark12.full = wm1->priority_mark_max.full;
509 *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
510 *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
511 if (rdev->disp_priority == 2) {
512 *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
513 *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
514 }
515 } else if (mode0) {
516 if (dfixed_trunc(wm0->dbpp) > 64)
517 a.full = dfixed_mul(wm0->dbpp, wm0->num_line_pair);
518 else
519 a.full = wm0->num_line_pair.full;
520 fill_rate.full = dfixed_div(wm0->sclk, a);
521 if (wm0->consumption_rate.full > fill_rate.full) {
522 b.full = wm0->consumption_rate.full - fill_rate.full;
523 b.full = dfixed_mul(b, wm0->active_time);
524 a.full = dfixed_mul(wm0->worst_case_latency,
525 wm0->consumption_rate);
526 a.full = a.full + b.full;
527 b.full = dfixed_const(16 * 1000);
528 priority_mark02.full = dfixed_div(a, b);
529 } else {
530 a.full = dfixed_mul(wm0->worst_case_latency,
531 wm0->consumption_rate);
532 b.full = dfixed_const(16 * 1000);
533 priority_mark02.full = dfixed_div(a, b);
534 }
535 if (wm0->priority_mark.full > priority_mark02.full)
536 priority_mark02.full = wm0->priority_mark.full;
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400537 if (wm0->priority_mark_max.full > priority_mark02.full)
538 priority_mark02.full = wm0->priority_mark_max.full;
539 *d1mode_priority_a_cnt = dfixed_trunc(priority_mark02);
540 if (rdev->disp_priority == 2)
541 *d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
542 } else if (mode1) {
543 if (dfixed_trunc(wm1->dbpp) > 64)
544 a.full = dfixed_mul(wm1->dbpp, wm1->num_line_pair);
545 else
546 a.full = wm1->num_line_pair.full;
547 fill_rate.full = dfixed_div(wm1->sclk, a);
548 if (wm1->consumption_rate.full > fill_rate.full) {
549 b.full = wm1->consumption_rate.full - fill_rate.full;
550 b.full = dfixed_mul(b, wm1->active_time);
551 a.full = dfixed_mul(wm1->worst_case_latency,
552 wm1->consumption_rate);
553 a.full = a.full + b.full;
554 b.full = dfixed_const(16 * 1000);
555 priority_mark12.full = dfixed_div(a, b);
556 } else {
557 a.full = dfixed_mul(wm1->worst_case_latency,
558 wm1->consumption_rate);
559 b.full = dfixed_const(16 * 1000);
560 priority_mark12.full = dfixed_div(a, b);
561 }
562 if (wm1->priority_mark.full > priority_mark12.full)
563 priority_mark12.full = wm1->priority_mark.full;
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400564 if (wm1->priority_mark_max.full > priority_mark12.full)
565 priority_mark12.full = wm1->priority_mark_max.full;
566 *d2mode_priority_a_cnt = dfixed_trunc(priority_mark12);
567 if (rdev->disp_priority == 2)
568 *d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
569 }
570}
571
Jerome Glissec93bb852009-07-13 21:04:08 +0200572void rs690_bandwidth_update(struct radeon_device *rdev)
573{
574 struct drm_display_mode *mode0 = NULL;
575 struct drm_display_mode *mode1 = NULL;
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400576 struct rs690_watermark wm0_high, wm0_low;
577 struct rs690_watermark wm1_high, wm1_low;
Alex Deuchere06b14e2010-08-02 12:13:46 -0400578 u32 tmp;
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400579 u32 d1mode_priority_a_cnt, d1mode_priority_b_cnt;
580 u32 d2mode_priority_a_cnt, d2mode_priority_b_cnt;
Jerome Glissec93bb852009-07-13 21:04:08 +0200581
Alex Deucherf46c0122010-03-31 00:33:27 -0400582 radeon_update_display_priority(rdev);
583
Jerome Glissec93bb852009-07-13 21:04:08 +0200584 if (rdev->mode_info.crtcs[0]->base.enabled)
585 mode0 = &rdev->mode_info.crtcs[0]->base.mode;
586 if (rdev->mode_info.crtcs[1]->base.enabled)
587 mode1 = &rdev->mode_info.crtcs[1]->base.mode;
588 /*
589 * Set display0/1 priority up in the memory controller for
590 * modes if the user specifies HIGH for displaypriority
591 * option.
592 */
Alex Deucherf46c0122010-03-31 00:33:27 -0400593 if ((rdev->disp_priority == 2) &&
594 ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200595 tmp = RREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER);
596 tmp &= C_000104_MC_DISP0R_INIT_LAT;
597 tmp &= C_000104_MC_DISP1R_INIT_LAT;
Jerome Glissec93bb852009-07-13 21:04:08 +0200598 if (mode0)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200599 tmp |= S_000104_MC_DISP0R_INIT_LAT(1);
600 if (mode1)
601 tmp |= S_000104_MC_DISP1R_INIT_LAT(1);
602 WREG32_MC(R_000104_MC_INIT_MISC_LAT_TIMER, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200603 }
604 rs690_line_buffer_adjust(rdev, mode0, mode1);
605
606 if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200607 WREG32(R_006C9C_DCP_CONTROL, 0);
Jerome Glissec93bb852009-07-13 21:04:08 +0200608 if ((rdev->family == CHIP_RS780) || (rdev->family == CHIP_RS880))
Jerome Glisse3bc68532009-10-01 09:39:24 +0200609 WREG32(R_006C9C_DCP_CONTROL, 2);
Jerome Glissec93bb852009-07-13 21:04:08 +0200610
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400611 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_high, false);
612 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_high, false);
Jerome Glissec93bb852009-07-13 21:04:08 +0200613
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400614 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[0], &wm0_low, true);
615 rs690_crtc_bandwidth_compute(rdev, rdev->mode_info.crtcs[1], &wm1_low, true);
616
617 tmp = (wm0_high.lb_request_fifo_depth - 1);
618 tmp |= (wm1_high.lb_request_fifo_depth - 1) << 16;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200619 WREG32(R_006D58_LB_MAX_REQ_OUTSTANDING, tmp);
Jerome Glissec93bb852009-07-13 21:04:08 +0200620
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400621 rs690_compute_mode_priority(rdev,
622 &wm0_high, &wm1_high,
623 mode0, mode1,
624 &d1mode_priority_a_cnt, &d2mode_priority_a_cnt);
625 rs690_compute_mode_priority(rdev,
626 &wm0_low, &wm1_low,
627 mode0, mode1,
628 &d1mode_priority_b_cnt, &d2mode_priority_b_cnt);
Alex Deuchere06b14e2010-08-02 12:13:46 -0400629
630 WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400631 WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_b_cnt);
Alex Deuchere06b14e2010-08-02 12:13:46 -0400632 WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
Alex Deucher3a4d8f72012-10-25 16:58:55 -0400633 WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_b_cnt);
Jerome Glissec93bb852009-07-13 21:04:08 +0200634}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200635
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200636uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg)
637{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400638 unsigned long flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200639 uint32_t r;
640
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400641 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200642 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg));
643 r = RREG32(R_00007C_MC_DATA);
644 WREG32(R_000078_MC_INDEX, ~C_000078_MC_IND_ADDR);
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400645 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200646 return r;
647}
648
649void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
650{
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400651 unsigned long flags;
652
653 spin_lock_irqsave(&rdev->mc_idx_lock, flags);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200654 WREG32(R_000078_MC_INDEX, S_000078_MC_IND_ADDR(reg) |
655 S_000078_MC_IND_WR_EN(1));
656 WREG32(R_00007C_MC_DATA, v);
657 WREG32(R_000078_MC_INDEX, 0x7F);
Alex Deucher0a5b7b02013-09-03 19:00:09 -0400658 spin_unlock_irqrestore(&rdev->mc_idx_lock, flags);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200659}
660
Lauri Kasanen1109ca02012-08-31 13:43:50 -0400661static void rs690_mc_program(struct radeon_device *rdev)
Jerome Glisse3bc68532009-10-01 09:39:24 +0200662{
663 struct rv515_mc_save save;
664
665 /* Stops all mc clients */
666 rv515_mc_stop(rdev, &save);
667
668 /* Wait for mc idle */
669 if (rs690_mc_wait_for_idle(rdev))
670 dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
671 /* Program MC, should be a 32bits limited address space */
672 WREG32_MC(R_000100_MCCFG_FB_LOCATION,
673 S_000100_MC_FB_START(rdev->mc.vram_start >> 16) |
674 S_000100_MC_FB_TOP(rdev->mc.vram_end >> 16));
675 WREG32(R_000134_HDP_FB_LOCATION,
676 S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
677
678 rv515_mc_resume(rdev, &save);
679}
680
681static int rs690_startup(struct radeon_device *rdev)
682{
683 int r;
684
685 rs690_mc_program(rdev);
686 /* Resume clock */
687 rv515_clock_startup(rdev);
688 /* Initialize GPU configuration (# pipes, ...) */
689 rs690_gpu_init(rdev);
690 /* Initialize GART (initialize after TTM so we can allocate
691 * memory through TTM but finalize after TTM) */
692 r = rs400_gart_enable(rdev);
693 if (r)
694 return r;
Alex Deucher724c80e2010-08-27 18:25:25 -0400695
696 /* allocate wb buffer */
697 r = radeon_wb_init(rdev);
698 if (r)
699 return r;
700
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000701 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
702 if (r) {
703 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
704 return r;
705 }
706
Jerome Glisse3bc68532009-10-01 09:39:24 +0200707 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +0200708 if (!rdev->irq.installed) {
709 r = radeon_irq_kms_init(rdev);
710 if (r)
711 return r;
712 }
713
Jerome Glisseac447df2009-09-30 22:18:43 +0200714 rs600_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +0100715 rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200716 /* 1M ring buffer */
717 r = r100_cp_init(rdev, 1024 * 1024);
718 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +0100719 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200720 return r;
721 }
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200722
Christian König2898c342012-07-05 11:55:34 +0200723 r = radeon_ib_pool_init(rdev);
724 if (r) {
725 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500726 return r;
Christian König2898c342012-07-05 11:55:34 +0200727 }
Jerome Glisseb15ba512011-11-15 11:48:34 -0500728
Alex Deucherd4e30ef2012-06-04 17:18:51 -0400729 r = r600_audio_init(rdev);
730 if (r) {
731 dev_err(rdev->dev, "failed initializing audio\n");
732 return r;
733 }
734
Jerome Glisse3bc68532009-10-01 09:39:24 +0200735 return 0;
736}
737
738int rs690_resume(struct radeon_device *rdev)
739{
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500740 int r;
741
Jerome Glisse3bc68532009-10-01 09:39:24 +0200742 /* Make sur GART are not working */
743 rs400_gart_disable(rdev);
744 /* Resume clock before doing reset */
745 rv515_clock_startup(rdev);
746 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000747 if (radeon_asic_reset(rdev)) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200748 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
749 RREG32(R_000E40_RBBM_STATUS),
750 RREG32(R_0007C0_CP_STAT));
751 }
752 /* post */
753 atom_asic_init(rdev->mode_info.atom_context);
754 /* Resume clock after posting */
755 rv515_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +1000756 /* Initialize surface registers */
757 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500758
Alex Deucher6c7bcce2013-12-18 14:07:14 -0500759 radeon_pm_resume(rdev);
760
Jerome Glisseb15ba512011-11-15 11:48:34 -0500761 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -0500762 r = rs690_startup(rdev);
763 if (r) {
764 rdev->accel_working = false;
765 }
766 return r;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200767}
768
769int rs690_suspend(struct radeon_device *rdev)
770{
Alex Deucher6c7bcce2013-12-18 14:07:14 -0500771 radeon_pm_suspend(rdev);
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200772 r600_audio_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200773 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400774 radeon_wb_disable(rdev);
Jerome Glisseac447df2009-09-30 22:18:43 +0200775 rs600_irq_disable(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200776 rs400_gart_disable(rdev);
777 return 0;
778}
779
780void rs690_fini(struct radeon_device *rdev)
781{
Alex Deucher6c7bcce2013-12-18 14:07:14 -0500782 radeon_pm_fini(rdev);
Rafał Miłeckife50ac72010-06-19 12:24:57 +0200783 r600_audio_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200784 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400785 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +0200786 radeon_ib_pool_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200787 radeon_gem_fini(rdev);
788 rs400_gart_fini(rdev);
789 radeon_irq_kms_fini(rdev);
790 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +0100791 radeon_bo_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200792 radeon_atombios_fini(rdev);
793 kfree(rdev->bios);
794 rdev->bios = NULL;
795}
796
797int rs690_init(struct radeon_device *rdev)
798{
799 int r;
800
Jerome Glisse3bc68532009-10-01 09:39:24 +0200801 /* Disable VGA */
802 rv515_vga_render_disable(rdev);
803 /* Initialize scratch registers */
804 radeon_scratch_init(rdev);
805 /* Initialize surface registers */
806 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +1000807 /* restore some register to sane defaults */
808 r100_restore_sanity(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200809 /* TODO: disable VGA need to use VGA request */
810 /* BIOS*/
811 if (!radeon_get_bios(rdev)) {
812 if (ASIC_IS_AVIVO(rdev))
813 return -EINVAL;
814 }
815 if (rdev->is_atom_bios) {
816 r = radeon_atombios_init(rdev);
817 if (r)
818 return r;
819 } else {
820 dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
821 return -EINVAL;
822 }
823 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000824 if (radeon_asic_reset(rdev)) {
Jerome Glisse3bc68532009-10-01 09:39:24 +0200825 dev_warn(rdev->dev,
826 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
827 RREG32(R_000E40_RBBM_STATUS),
828 RREG32(R_0007C0_CP_STAT));
829 }
830 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +1000831 if (radeon_boot_test_post_card(rdev) == false)
832 return -EINVAL;
833
Jerome Glisse3bc68532009-10-01 09:39:24 +0200834 /* Initialize clocks */
835 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +0000836 /* initialize memory controller */
837 rs690_mc_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200838 rv515_debugfs(rdev);
839 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +0000840 r = radeon_fence_driver_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200841 if (r)
842 return r;
Jerome Glisse3bc68532009-10-01 09:39:24 +0200843 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +0100844 r = radeon_bo_init(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200845 if (r)
846 return r;
847 r = rs400_gart_init(rdev);
848 if (r)
849 return r;
850 rs600_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -0500851
Alex Deucher6c7bcce2013-12-18 14:07:14 -0500852 /* Initialize power management */
853 radeon_pm_init(rdev);
854
Jerome Glisse3bc68532009-10-01 09:39:24 +0200855 rdev->accel_working = true;
856 r = rs690_startup(rdev);
857 if (r) {
858 /* Somethings want wront with the accel init stop accel */
859 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glisse3bc68532009-10-01 09:39:24 +0200860 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -0400861 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +0200862 radeon_ib_pool_fini(rdev);
Jerome Glisse3bc68532009-10-01 09:39:24 +0200863 rs400_gart_fini(rdev);
864 radeon_irq_kms_fini(rdev);
865 rdev->accel_working = false;
866 }
867 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868}