blob: 530af1f6389e4b1f17ed1d6002cd0b617665f50b [file] [log] [blame]
Vegard Nossum77ef50a2008-06-18 17:08:48 +02001#ifndef ASM_X86__MSR_H
2#define ASM_X86__MSR_H
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +02003
4#include <asm/msr-index.h>
5
Mike Frysingerd43a3312008-01-15 16:44:38 +01006#ifndef __ASSEMBLY__
7# include <linux/types.h>
8#endif
9
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010010#ifdef __KERNEL__
11#ifndef __ASSEMBLY__
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010012
13#include <asm/asm.h>
14#include <asm/errno.h>
15
Andrew Morton1e160cc2008-01-30 13:31:17 +010016static inline unsigned long long native_read_tscp(unsigned int *aux)
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010017{
18 unsigned long low, high;
Joe Perchesabb0ade2008-03-23 01:02:51 -070019 asm volatile(".byte 0x0f,0x01,0xf9"
20 : "=a" (low), "=d" (high), "=c" (*aux));
Max Asbock41aefdc2008-06-25 14:45:28 -070021 return low | ((u64)high << 32);
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010022}
23
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010024/*
25 * i386 calling convention returns 64-bit value in edx:eax, while
26 * x86_64 returns at rax. Also, the "A" constraint does not really
27 * mean rdx:rax in x86_64, so we need specialized behaviour for each
28 * architecture
29 */
30#ifdef CONFIG_X86_64
31#define DECLARE_ARGS(val, low, high) unsigned low, high
Joe Perchesabb0ade2008-03-23 01:02:51 -070032#define EAX_EDX_VAL(val, low, high) ((low) | ((u64)(high) << 32))
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010033#define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high)
34#define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
35#else
36#define DECLARE_ARGS(val, low, high) unsigned long long val
37#define EAX_EDX_VAL(val, low, high) (val)
38#define EAX_EDX_ARGS(val, low, high) "A" (val)
39#define EAX_EDX_RET(val, low, high) "=A" (val)
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010040#endif
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020041
42static inline unsigned long long native_read_msr(unsigned int msr)
43{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010044 DECLARE_ARGS(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020045
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010046 asm volatile("rdmsr" : EAX_EDX_RET(val, low, high) : "c" (msr));
47 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020048}
49
50static inline unsigned long long native_read_msr_safe(unsigned int msr,
51 int *err)
52{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010053 DECLARE_ARGS(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020054
H. Peter Anvin08970fc2008-08-25 22:39:15 -070055 asm volatile("2: rdmsr ; xor %[err],%[err]\n"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020056 "1:\n\t"
57 ".section .fixup,\"ax\"\n\t"
H. Peter Anvin08970fc2008-08-25 22:39:15 -070058 "3: mov %[fault],%[err] ; jmp 1b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020059 ".previous\n\t"
Joe Perchesabb0ade2008-03-23 01:02:51 -070060 _ASM_EXTABLE(2b, 3b)
H. Peter Anvin08970fc2008-08-25 22:39:15 -070061 : [err] "=r" (*err), EAX_EDX_RET(val, low, high)
62 : "c" (msr), [fault] "i" (-EFAULT));
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010063 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020064}
65
Yinghai Lub05f78f2008-08-22 01:32:50 -070066static inline unsigned long long native_read_msr_amd_safe(unsigned int msr,
67 int *err)
68{
69 DECLARE_ARGS(val, low, high);
70
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020071 asm volatile("2: rdmsr ; xor %0,%0\n"
72 "1:\n\t"
73 ".section .fixup,\"ax\"\n\t"
74 "3: mov %3,%0 ; jmp 1b\n\t"
75 ".previous\n\t"
76 _ASM_EXTABLE(2b, 3b)
77 : "=r" (*err), EAX_EDX_RET(val, low, high)
Yinghai Lub05f78f2008-08-22 01:32:50 -070078 : "c" (msr), "D" (0x9c5a203a), "i" (-EFAULT));
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020079 return EAX_EDX_VAL(val, low, high);
80}
81
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010082static inline void native_write_msr(unsigned int msr,
83 unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020084{
Jeremy Fitzhardingeaf2b1c62008-06-25 00:18:59 -040085 asm volatile("wrmsr" : : "c" (msr), "a"(low), "d" (high) : "memory");
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020086}
87
88static inline int native_write_msr_safe(unsigned int msr,
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010089 unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020090{
91 int err;
H. Peter Anvin08970fc2008-08-25 22:39:15 -070092 asm volatile("2: wrmsr ; xor %[err],%[err]\n"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020093 "1:\n\t"
94 ".section .fixup,\"ax\"\n\t"
H. Peter Anvin08970fc2008-08-25 22:39:15 -070095 "3: mov %[fault],%[err] ; jmp 1b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020096 ".previous\n\t"
Joe Perchesabb0ade2008-03-23 01:02:51 -070097 _ASM_EXTABLE(2b, 3b)
H. Peter Anvin08970fc2008-08-25 22:39:15 -070098 : [err] "=a" (err)
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010099 : "c" (msr), "0" (low), "d" (high),
H. Peter Anvin08970fc2008-08-25 22:39:15 -0700100 [fault] "i" (-EFAULT)
Jeremy Fitzhardingeaf2b1c62008-06-25 00:18:59 -0400101 : "memory");
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200102 return err;
103}
104
Ingo Molnarcdc79572008-01-30 13:32:39 +0100105extern unsigned long long native_read_tsc(void);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200106
Ingo Molnar92767af2008-01-30 13:32:40 +0100107static __always_inline unsigned long long __native_read_tsc(void)
108{
109 DECLARE_ARGS(val, low, high);
110
111 rdtsc_barrier();
112 asm volatile("rdtsc" : EAX_EDX_RET(val, low, high));
113 rdtsc_barrier();
114
115 return EAX_EDX_VAL(val, low, high);
116}
117
Glauber de Oliveira Costab8d1fae2008-01-30 13:31:07 +0100118static inline unsigned long long native_read_pmc(int counter)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200119{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100120 DECLARE_ARGS(val, low, high);
121
122 asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
123 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200124}
125
126#ifdef CONFIG_PARAVIRT
127#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200128#else
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200129#include <linux/errno.h>
130/*
131 * Access to machine-specific registers (available on 586 and better only)
132 * Note: the rd* operations modify the parameters directly (without using
133 * pointer indirection), this allows gcc to optimize better
134 */
135
Joe Perchesabb0ade2008-03-23 01:02:51 -0700136#define rdmsr(msr, val1, val2) \
137do { \
138 u64 __val = native_read_msr((msr)); \
139 (val1) = (u32)__val; \
140 (val2) = (u32)(__val >> 32); \
141} while (0)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200142
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100143static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200144{
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100145 native_write_msr(msr, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200146}
147
Joe Perchesabb0ade2008-03-23 01:02:51 -0700148#define rdmsrl(msr, val) \
149 ((val) = native_read_msr((msr)))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200150
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100151#define wrmsrl(msr, val) \
Joe Perchesabb0ade2008-03-23 01:02:51 -0700152 native_write_msr((msr), (u32)((u64)(val)), (u32)((u64)(val) >> 32))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200153
154/* wrmsr with exception handling */
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100155static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200156{
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100157 return native_write_msr_safe(msr, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200158}
159
160/* rdmsr with exception handling */
Joe Perchesabb0ade2008-03-23 01:02:51 -0700161#define rdmsr_safe(msr, p1, p2) \
162({ \
163 int __err; \
164 u64 __val = native_read_msr_safe((msr), &__err); \
165 (*p1) = (u32)__val; \
166 (*p2) = (u32)(__val >> 32); \
167 __err; \
168})
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200169
Andi Kleen1de87bd2008-03-22 10:59:28 +0100170static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
171{
172 int err;
173
174 *p = native_read_msr_safe(msr, &err);
175 return err;
176}
Yinghai Lub05f78f2008-08-22 01:32:50 -0700177static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
178{
179 int err;
180
181 *p = native_read_msr_amd_safe(msr, &err);
182 return err;
183}
Andi Kleen1de87bd2008-03-22 10:59:28 +0100184
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200185#define rdtscl(low) \
186 ((low) = (u32)native_read_tsc())
187
188#define rdtscll(val) \
189 ((val) = native_read_tsc())
190
Joe Perchesabb0ade2008-03-23 01:02:51 -0700191#define rdpmc(counter, low, high) \
192do { \
193 u64 _l = native_read_pmc((counter)); \
194 (low) = (u32)_l; \
195 (high) = (u32)(_l >> 32); \
196} while (0)
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100197
Joe Perchesabb0ade2008-03-23 01:02:51 -0700198#define rdtscp(low, high, aux) \
199do { \
200 unsigned long long _val = native_read_tscp(&(aux)); \
201 (low) = (u32)_val; \
202 (high) = (u32)(_val >> 32); \
203} while (0)
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100204
205#define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
206
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200207#endif /* !CONFIG_PARAVIRT */
208
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200209
Joe Perchesabb0ade2008-03-23 01:02:51 -0700210#define checking_wrmsrl(msr, val) wrmsr_safe((msr), (u32)(val), \
211 (u32)((val) >> 32))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200212
Joe Perchesabb0ade2008-03-23 01:02:51 -0700213#define write_tsc(val1, val2) wrmsr(0x10, (val1), (val2))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200214
Joe Perchesabb0ade2008-03-23 01:02:51 -0700215#define write_rdtscp_aux(val) wrmsr(0xc0000103, (val), 0)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200216
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200217#ifdef CONFIG_SMP
H. Peter Anvinc6f31932008-08-25 17:27:21 -0700218int rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
219int wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200220int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
221int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
222#else /* CONFIG_SMP */
H. Peter Anvinc6f31932008-08-25 17:27:21 -0700223static inline int rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200224{
225 rdmsr(msr_no, *l, *h);
H. Peter Anvinc6f31932008-08-25 17:27:21 -0700226 return 0;
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200227}
H. Peter Anvinc6f31932008-08-25 17:27:21 -0700228static inline int wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200229{
230 wrmsr(msr_no, l, h);
H. Peter Anvinc6f31932008-08-25 17:27:21 -0700231 return 0;
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200232}
Joe Perchesabb0ade2008-03-23 01:02:51 -0700233static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no,
234 u32 *l, u32 *h)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200235{
236 return rdmsr_safe(msr_no, l, h);
237}
238static inline int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
239{
240 return wrmsr_safe(msr_no, l, h);
241}
242#endif /* CONFIG_SMP */
Glauber de Oliveira Costa751de832008-01-30 13:31:03 +0100243#endif /* __ASSEMBLY__ */
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100244#endif /* __KERNEL__ */
245
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200246
Vegard Nossum77ef50a2008-06-18 17:08:48 +0200247#endif /* ASM_X86__MSR_H */