blob: 8a05c5b0b9b8d6cbbf5327ef744fa9165edf1d73 [file] [log] [blame]
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +00001/*
2 * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
3 * for SLISHDMI13T and SLIPHDMIT IP cores
4 *
5 * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12#include <linux/clk.h>
13#include <linux/console.h>
14#include <linux/delay.h>
15#include <linux/err.h>
16#include <linux/init.h>
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/module.h>
20#include <linux/platform_device.h>
21#include <linux/pm_runtime.h>
22#include <linux/slab.h>
23#include <linux/types.h>
24#include <linux/workqueue.h>
25
26#include <video/sh_mobile_hdmi.h>
27#include <video/sh_mobile_lcdc.h>
28
29#define HDMI_SYSTEM_CTRL 0x00 /* System control */
30#define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
31 bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
32#define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
33#define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
34#define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
35 bits 19..16 of Internal CTS */
36#define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
37#define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
38#define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
39#define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
40#define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
41#define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
42#define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
43#define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
44#define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
45#define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
46#define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
47#define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
48#define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
49#define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
50#define HDMI_CATEGORY_CODE 0x13 /* Category code */
51#define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
52#define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
53#define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
54#define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
55
56/* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
57#define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
58
59#define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
60#define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
61#define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
62#define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
63#define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
64#define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
65#define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
66#define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
67#define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
68#define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
69#define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
70#define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
71#define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
72#define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
73#define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
74#define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
75#define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
76#define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
77#define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
78#define HDMI_OUTPUT_OPTION 0x46 /* Output option */
79#define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
80#define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
81#define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
82#define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
83#define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
84#define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
85#define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
86#define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
87#define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
88#define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
89#define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
90#define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
91#define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
92#define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
93#define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
94#define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
95#define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
96#define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
97#define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
98#define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
99#define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
100#define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
101#define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
102#define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
103#define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
104#define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
105#define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
106#define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
107#define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
108#define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
109#define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
110#define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
111#define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
112#define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
113#define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
114#define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
115#define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
116#define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
117#define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
118#define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
119#define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
120#define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
121#define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
122#define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
123#define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
124#define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
125#define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
126#define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
127#define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
128#define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
129#define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
130#define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
131#define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
132#define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
133#define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
134#define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
135#define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
136#define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
137#define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
138#define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
139#define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
140#define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
141#define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
142#define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
143#define HDMI_SHA0 0xB9 /* sha0 */
144#define HDMI_SHA1 0xBA /* sha1 */
145#define HDMI_SHA2 0xBB /* sha2 */
146#define HDMI_SHA3 0xBC /* sha3 */
147#define HDMI_SHA4 0xBD /* sha4 */
148#define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
149#define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
150#define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
151#define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
152#define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
153#define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
154#define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
155#define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
156#define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
157#define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
158#define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
159#define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
160#define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
161#define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
162#define HDMI_AN_SEED 0xCC /* An seed */
163#define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
164#define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
165#define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
166#define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
167#define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
168#define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
169#define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
170#define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
171#define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
172#define HDMI_PJ 0xD7 /* Pj */
173#define HDMI_SHA_RD 0xD8 /* sha_rd */
174#define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
175#define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
176#define HDMI_PJ_SAVED 0xDB /* Pj saved */
177#define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
178#define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
179#define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
180#define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
181#define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
182#define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
183#define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
184#define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
185#define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
186#define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
187#define HDMI_AN_7_0 0xE8 /* An[7:0] */
188#define HDMI_AN_15_8 0xE9 /* An [15:8] */
189#define HDMI_AN_23_16 0xEA /* An [23:16] */
190#define HDMI_AN_31_24 0xEB /* An [31:24] */
191#define HDMI_AN_39_32 0xEC /* An [39:32] */
192#define HDMI_AN_47_40 0xED /* An [47:40] */
193#define HDMI_AN_55_48 0xEE /* An [55:48] */
194#define HDMI_AN_63_56 0xEF /* An [63:56] */
195#define HDMI_PRODUCT_ID 0xF0 /* Product ID */
196#define HDMI_REVISION_ID 0xF1 /* Revision ID */
197#define HDMI_TEST_MODE 0xFE /* Test mode */
198
199enum hotplug_state {
200 HDMI_HOTPLUG_DISCONNECTED,
201 HDMI_HOTPLUG_CONNECTED,
202 HDMI_HOTPLUG_EDID_DONE,
203};
204
205struct sh_hdmi {
206 void __iomem *base;
207 enum hotplug_state hp_state;
208 struct clk *hdmi_clk;
209 struct device *dev;
210 struct fb_info *info;
211 struct delayed_work edid_work;
212 struct fb_var_screeninfo var;
213};
214
215static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
216{
217 iowrite8(data, hdmi->base + reg);
218}
219
220static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
221{
222 return ioread8(hdmi->base + reg);
223}
224
225/* External video parameter settings */
226static void hdmi_external_video_param(struct sh_hdmi *hdmi)
227{
228 struct fb_var_screeninfo *var = &hdmi->var;
229 u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
230 u8 sync = 0;
231
232 htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
233
234 hdelay = var->hsync_len + var->left_margin;
235 hblank = var->right_margin + hdelay;
236
237 /*
238 * Vertical timing looks a bit different in Figure 18,
239 * but let's try the same first by setting offset = 0
240 */
241 vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
242
243 vdelay = var->vsync_len + var->upper_margin;
244 vblank = var->lower_margin + vdelay;
245 voffset = min(var->upper_margin / 2, 6U);
246
247 /*
248 * [3]: VSYNC polarity: Positive
249 * [2]: HSYNC polarity: Positive
250 * [1]: Interlace/Progressive: Progressive
251 * [0]: External video settings enable: used.
252 */
253 if (var->sync & FB_SYNC_HOR_HIGH_ACT)
254 sync |= 4;
255 if (var->sync & FB_SYNC_VERT_HIGH_ACT)
256 sync |= 8;
257
258 pr_debug("H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
259 htotal, hblank, hdelay, var->hsync_len,
260 vtotal, vblank, vdelay, var->vsync_len, sync);
261
262 hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
263
264 hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
265 hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
266
267 hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
268 hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
269
270 hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
271 hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
272
273 hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
274 hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
275
276 hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
277 hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
278
279 hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
280
281 hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
282
283 hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
284
285 /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for manual mode */
286}
287
288/**
289 * sh_hdmi_video_config()
290 */
291static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
292{
293 /*
294 * [7:4]: Audio sampling frequency: 48kHz
295 * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
296 * [0]: Internal/External DE select: internal
297 */
298 hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
299
300 /*
301 * [7:6]: Video output format: RGB 4:4:4
302 * [5:4]: Input video data width: 8 bit
303 * [3:1]: EAV/SAV location: channel 1
304 * [0]: Video input color space: RGB
305 */
306 hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
307
308 /*
309 * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
310 * left at 0 by default, this configures 24bpp and sets the Color Depth
311 * (CD) field in the General Control Packet
312 */
313 hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
314}
315
316/**
317 * sh_hdmi_audio_config()
318 */
319static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
320{
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900321 u8 data;
322 struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
323
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000324 /*
325 * [7:4] L/R data swap control
326 * [3:0] appropriate N[19:16]
327 */
328 hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
329 /* appropriate N[15:8] */
330 hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
331 /* appropriate N[7:0] */
332 hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
333
334 /* [7:4] 48 kHz SPDIF not used */
335 hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
336
337 /*
338 * [6:5] set required down sampling rate if required
339 * [4:3] set required audio source
340 */
Kuninori Morimoto6d865772010-08-31 14:46:41 +0900341 switch (pdata->flags & HDMI_SRC_MASK) {
342 default:
343 /* FALL THROUGH */
344 case HDMI_SRC_I2S:
345 data = (0x0 << 3);
346 break;
347 case HDMI_SRC_SPDIF:
348 data = (0x1 << 3);
349 break;
350 case HDMI_SRC_DSD:
351 data = (0x2 << 3);
352 break;
353 case HDMI_SRC_HBR:
354 data = (0x3 << 3);
355 break;
356 }
357 hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
Guennadi Liakhovetski6011bde2010-07-21 10:13:21 +0000358
359 /* [3:0] set sending channel number for channel status */
360 hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
361
362 /*
363 * [5:2] set valid I2S source input pin
364 * [1:0] set input I2S source mode
365 */
366 hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
367
368 /* [7:4] set valid DSD source input pin */
369 hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
370
371 /* [7:0] set appropriate I2S input pin swap settings if required */
372 hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
373
374 /*
375 * [7] set validity bit for channel status
376 * [3:0] set original sample frequency for channel status
377 */
378 hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
379
380 /*
381 * [7] set value for channel status
382 * [6] set value for channel status
383 * [5] set copyright bit for channel status
384 * [4:2] set additional information for channel status
385 * [1:0] set clock accuracy for channel status
386 */
387 hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
388
389 /* [7:0] set category code for channel status */
390 hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
391
392 /*
393 * [7:4] set source number for channel status
394 * [3:0] set word length for channel status
395 */
396 hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
397
398 /* [7:4] set sample frequency for channel status */
399 hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
400}
401
402/**
403 * sh_hdmi_phy_config()
404 */
405static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
406{
407 /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
408 hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
409 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
410 hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
411 /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
412 hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
413 hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
414 hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
415 hdmi_write(hdmi, 0x0E, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
416 hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
417 hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
418}
419
420/**
421 * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
422 */
423static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
424{
425 /* AVI InfoFrame */
426 hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
427
428 /* Packet Type = 0x82 */
429 hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
430
431 /* Version = 0x02 */
432 hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
433
434 /* Length = 13 (0x0D) */
435 hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
436
437 /* N. A. Checksum */
438 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
439
440 /*
441 * Y = RGB
442 * A0 = No Data
443 * B = Bar Data not valid
444 * S = No Data
445 */
446 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
447
448 /*
449 * C = No Data
450 * M = 16:9 Picture Aspect Ratio
451 * R = Same as picture aspect ratio
452 */
453 hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
454
455 /*
456 * ITC = No Data
457 * EC = xvYCC601
458 * Q = Default (depends on video format)
459 * SC = No Known non_uniform Scaling
460 */
461 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
462
463 /*
464 * VIC = 1280 x 720p: ignored if external config is used
465 * Send 2 for 720 x 480p, 16 for 1080p
466 */
467 hdmi_write(hdmi, 4, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
468
469 /* PR = No Repetition */
470 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
471
472 /* Line Number of End of Top Bar (lower 8 bits) */
473 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
474
475 /* Line Number of End of Top Bar (upper 8 bits) */
476 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
477
478 /* Line Number of Start of Bottom Bar (lower 8 bits) */
479 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
480
481 /* Line Number of Start of Bottom Bar (upper 8 bits) */
482 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
483
484 /* Pixel Number of End of Left Bar (lower 8 bits) */
485 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
486
487 /* Pixel Number of End of Left Bar (upper 8 bits) */
488 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
489
490 /* Pixel Number of Start of Right Bar (lower 8 bits) */
491 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
492
493 /* Pixel Number of Start of Right Bar (upper 8 bits) */
494 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
495}
496
497/**
498 * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
499 */
500static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
501{
502 /* Audio InfoFrame */
503 hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
504
505 /* Packet Type = 0x84 */
506 hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
507
508 /* Version Number = 0x01 */
509 hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
510
511 /* 0 Length = 10 (0x0A) */
512 hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
513
514 /* n. a. Checksum */
515 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
516
517 /* Audio Channel Count = Refer to Stream Header */
518 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
519
520 /* Refer to Stream Header */
521 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
522
523 /* Format depends on coding type (i.e. CT0...CT3) */
524 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
525
526 /* Speaker Channel Allocation = Front Right + Front Left */
527 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
528
529 /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
530 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
531
532 /* Reserved (0) */
533 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
534 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
535 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
536 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
537 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
538}
539
540/**
541 * sh_hdmi_gamut_metadata_setup() - Gamut Metadata Packet of CONTROL PACKET
542 */
543static void sh_hdmi_gamut_metadata_setup(struct sh_hdmi *hdmi)
544{
545 int i;
546
547 /* Gamut Metadata Packet */
548 hdmi_write(hdmi, 0x04, HDMI_CTRL_PKT_BUF_INDEX);
549
550 /* Packet Type = 0x0A */
551 hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
552 /* Gamut Packet is not used, so default value */
553 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
554 /* Gamut Packet is not used, so default value */
555 hdmi_write(hdmi, 0x10, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
556
557 /* GBD bytes 0 through 27 */
558 for (i = 0; i <= 27; i++)
559 /* HDMI_CTRL_PKT_BUF_ACCESS_PB0_63H - PB27_7EH */
560 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
561}
562
563/**
564 * sh_hdmi_acp_setup() - Audio Content Protection Packet (ACP)
565 */
566static void sh_hdmi_acp_setup(struct sh_hdmi *hdmi)
567{
568 int i;
569
570 /* Audio Content Protection Packet (ACP) */
571 hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_INDEX);
572
573 /* Packet Type = 0x04 */
574 hdmi_write(hdmi, 0x04, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
575 /* ACP_Type */
576 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
577 /* Reserved (0) */
578 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
579
580 /* GBD bytes 0 through 27 */
581 for (i = 0; i <= 27; i++)
582 /* HDMI_CTRL_PKT_BUF_ACCESS_PB0 - PB27 */
583 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
584}
585
586/**
587 * sh_hdmi_isrc1_setup() - ISRC1 Packet
588 */
589static void sh_hdmi_isrc1_setup(struct sh_hdmi *hdmi)
590{
591 int i;
592
593 /* ISRC1 Packet */
594 hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_INDEX);
595
596 /* Packet Type = 0x05 */
597 hdmi_write(hdmi, 0x05, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
598 /* ISRC_Cont, ISRC_Valid, Reserved (0), ISRC_Status */
599 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
600 /* Reserved (0) */
601 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
602
603 /* PB0 UPC_EAN_ISRC_0-15 */
604 /* Bytes PB16-PB27 shall be set to a value of 0. */
605 for (i = 0; i <= 27; i++)
606 /* HDMI_CTRL_PKT_BUF_ACCESS_PB0 - PB27 */
607 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
608}
609
610/**
611 * sh_hdmi_isrc2_setup() - ISRC2 Packet
612 */
613static void sh_hdmi_isrc2_setup(struct sh_hdmi *hdmi)
614{
615 int i;
616
617 /* ISRC2 Packet */
618 hdmi_write(hdmi, 0x03, HDMI_CTRL_PKT_BUF_INDEX);
619
620 /* HB0 Packet Type = 0x06 */
621 hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
622 /* Reserved (0) */
623 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
624 /* Reserved (0) */
625 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
626
627 /* PB0 UPC_EAN_ISRC_16-31 */
628 /* Bytes PB16-PB27 shall be set to a value of 0. */
629 for (i = 0; i <= 27; i++)
630 /* HDMI_CTRL_PKT_BUF_ACCESS_PB0 - PB27 */
631 hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0 + i);
632}
633
634/**
635 * sh_hdmi_configure() - Initialise HDMI for output
636 */
637static void sh_hdmi_configure(struct sh_hdmi *hdmi)
638{
639 /* Configure video format */
640 sh_hdmi_video_config(hdmi);
641
642 /* Configure audio format */
643 sh_hdmi_audio_config(hdmi);
644
645 /* Configure PHY */
646 sh_hdmi_phy_config(hdmi);
647
648 /* Auxiliary Video Information (AVI) InfoFrame */
649 sh_hdmi_avi_infoframe_setup(hdmi);
650
651 /* Audio InfoFrame */
652 sh_hdmi_audio_infoframe_setup(hdmi);
653
654 /* Gamut Metadata packet */
655 sh_hdmi_gamut_metadata_setup(hdmi);
656
657 /* Audio Content Protection (ACP) Packet */
658 sh_hdmi_acp_setup(hdmi);
659
660 /* ISRC1 Packet */
661 sh_hdmi_isrc1_setup(hdmi);
662
663 /* ISRC2 Packet */
664 sh_hdmi_isrc2_setup(hdmi);
665
666 /*
667 * Control packet auto send with VSYNC control: auto send
668 * General control, Gamut metadata, ISRC, and ACP packets
669 */
670 hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
671
672 /* FIXME */
673 msleep(10);
674
675 /* PS mode b->d, reset PLLA and PLLB */
676 hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
677
678 udelay(10);
679
680 hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
681}
682
683static void sh_hdmi_read_edid(struct sh_hdmi *hdmi)
684{
685 struct fb_var_screeninfo *var = &hdmi->var;
686 struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
687 struct fb_videomode *lcd_cfg = &pdata->lcd_chan->lcd_cfg;
688 unsigned long height = var->height, width = var->width;
689 int i;
690 u8 edid[128];
691
692 /* Read EDID */
693 pr_debug("Read back EDID code:");
694 for (i = 0; i < 128; i++) {
695 edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
696#ifdef DEBUG
697 if ((i % 16) == 0) {
698 printk(KERN_CONT "\n");
699 printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
700 } else {
701 printk(KERN_CONT " %02X", edid[i]);
702 }
703#endif
704 }
705#ifdef DEBUG
706 printk(KERN_CONT "\n");
707#endif
708 fb_parse_edid(edid, var);
709 pr_debug("%u-%u-%u-%u x %u-%u-%u-%u @ %lu kHz monitor detected\n",
710 var->left_margin, var->xres, var->right_margin, var->hsync_len,
711 var->upper_margin, var->yres, var->lower_margin, var->vsync_len,
712 PICOS2KHZ(var->pixclock));
713
714 /* FIXME: Use user-provided configuration instead of EDID */
715 var->width = width;
716 var->xres = lcd_cfg->xres;
717 var->xres_virtual = lcd_cfg->xres;
718 var->left_margin = lcd_cfg->left_margin;
719 var->right_margin = lcd_cfg->right_margin;
720 var->hsync_len = lcd_cfg->hsync_len;
721 var->height = height;
722 var->yres = lcd_cfg->yres;
723 var->yres_virtual = lcd_cfg->yres * 2;
724 var->upper_margin = lcd_cfg->upper_margin;
725 var->lower_margin = lcd_cfg->lower_margin;
726 var->vsync_len = lcd_cfg->vsync_len;
727 var->sync = lcd_cfg->sync;
728 var->pixclock = lcd_cfg->pixclock;
729
730 hdmi_external_video_param(hdmi);
731}
732
733static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
734{
735 struct sh_hdmi *hdmi = dev_id;
736 u8 status1, status2, mask1, mask2;
737
738 /* mode_b and PLLA and PLLB reset */
739 hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
740
741 /* How long shall reset be held? */
742 udelay(10);
743
744 /* mode_b and PLLA and PLLB reset release */
745 hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
746
747 status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
748 status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
749
750 mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
751 mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
752
753 /* Correct would be to ack only set bits, but the datasheet requires 0xff */
754 hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
755 hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
756
757 if (printk_ratelimit())
758 pr_debug("IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
759 irq, status1, mask1, status2, mask2);
760
761 if (!((status1 & mask1) | (status2 & mask2))) {
762 return IRQ_NONE;
763 } else if (status1 & 0xc0) {
764 u8 msens;
765
766 /* Datasheet specifies 10ms... */
767 udelay(500);
768
769 msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
770 pr_debug("MSENS 0x%x\n", msens);
771 /* Check, if hot plug & MSENS pin status are both high */
772 if ((msens & 0xC0) == 0xC0) {
773 /* Display plug in */
774 hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
775
776 /* Set EDID word address */
777 hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
778 /* Set EDID segment pointer */
779 hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
780 /* Enable EDID interrupt */
781 hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
782 } else if (!(status1 & 0x80)) {
783 /* Display unplug, beware multiple interrupts */
784 if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED)
785 schedule_delayed_work(&hdmi->edid_work, 0);
786
787 hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
788 /* display_off will switch back to mode_a */
789 }
790 } else if (status1 & 2) {
791 /* EDID error interrupt: retry */
792 /* Set EDID word address */
793 hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
794 /* Set EDID segment pointer */
795 hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
796 } else if (status1 & 4) {
797 /* Disable EDID interrupt */
798 hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
799 hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
800 schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
801 }
802
803 return IRQ_HANDLED;
804}
805
806static void hdmi_display_on(void *arg, struct fb_info *info)
807{
808 struct sh_hdmi *hdmi = arg;
809 struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
810
811 if (info->var.xres != 1280 || info->var.yres != 720) {
812 dev_warn(info->device, "Unsupported framebuffer geometry %ux%u\n",
813 info->var.xres, info->var.yres);
814 return;
815 }
816
817 pr_debug("%s(%p): state %x\n", __func__, pdata->lcd_dev, info->state);
818 /*
819 * FIXME: not a good place to store fb_info. And we cannot nullify it
820 * even on monitor disconnect. What should the lifecycle be?
821 */
822 hdmi->info = info;
823 switch (hdmi->hp_state) {
824 case HDMI_HOTPLUG_EDID_DONE:
825 /* PS mode d->e. All functions are active */
826 hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
827 pr_debug("HDMI running\n");
828 break;
829 case HDMI_HOTPLUG_DISCONNECTED:
830 info->state = FBINFO_STATE_SUSPENDED;
831 default:
832 hdmi->var = info->var;
833 }
834}
835
836static void hdmi_display_off(void *arg)
837{
838 struct sh_hdmi *hdmi = arg;
839 struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
840
841 pr_debug("%s(%p)\n", __func__, pdata->lcd_dev);
842 /* PS mode e->a */
843 hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
844}
845
846/* Hotplug interrupt occurred, read EDID */
847static void edid_work_fn(struct work_struct *work)
848{
849 struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
850 struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
851
852 pr_debug("%s(%p): begin, hotplug status %d\n", __func__,
853 pdata->lcd_dev, hdmi->hp_state);
854
855 if (!pdata->lcd_dev)
856 return;
857
858 if (hdmi->hp_state == HDMI_HOTPLUG_EDID_DONE) {
859 pm_runtime_get_sync(hdmi->dev);
860 /* A device has been plugged in */
861 sh_hdmi_read_edid(hdmi);
862 msleep(10);
863 sh_hdmi_configure(hdmi);
864 /* Switched to another (d) power-save mode */
865 msleep(10);
866
867 if (!hdmi->info)
868 return;
869
870 acquire_console_sem();
871
872 /* HDMI plug in */
873 hdmi->info->var = hdmi->var;
874 if (hdmi->info->state != FBINFO_STATE_RUNNING)
875 fb_set_suspend(hdmi->info, 0);
876 else
877 hdmi_display_on(hdmi, hdmi->info);
878
879 release_console_sem();
880 } else {
881 if (!hdmi->info)
882 return;
883
884 acquire_console_sem();
885
886 /* HDMI disconnect */
887 fb_set_suspend(hdmi->info, 1);
888
889 release_console_sem();
890 pm_runtime_put(hdmi->dev);
891 }
892
893 pr_debug("%s(%p): end\n", __func__, pdata->lcd_dev);
894}
895
896static int __init sh_hdmi_probe(struct platform_device *pdev)
897{
898 struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
899 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
900 int irq = platform_get_irq(pdev, 0), ret;
901 struct sh_hdmi *hdmi;
902 long rate;
903
904 if (!res || !pdata || irq < 0)
905 return -ENODEV;
906
907 hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
908 if (!hdmi) {
909 dev_err(&pdev->dev, "Cannot allocate device data\n");
910 return -ENOMEM;
911 }
912
913 hdmi->dev = &pdev->dev;
914
915 hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
916 if (IS_ERR(hdmi->hdmi_clk)) {
917 ret = PTR_ERR(hdmi->hdmi_clk);
918 dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
919 goto egetclk;
920 }
921
922 rate = PICOS2KHZ(pdata->lcd_chan->lcd_cfg.pixclock) * 1000;
923
924 rate = clk_round_rate(hdmi->hdmi_clk, rate);
925 if (rate < 0) {
926 ret = rate;
927 dev_err(&pdev->dev, "Cannot get suitable rate: %ld\n", rate);
928 goto erate;
929 }
930
931 ret = clk_set_rate(hdmi->hdmi_clk, rate);
932 if (ret < 0) {
933 dev_err(&pdev->dev, "Cannot set rate %ld: %d\n", rate, ret);
934 goto erate;
935 }
936
937 pr_debug("HDMI set frequency %lu\n", rate);
938
939 ret = clk_enable(hdmi->hdmi_clk);
940 if (ret < 0) {
941 dev_err(&pdev->dev, "Cannot enable clock: %d\n", ret);
942 goto eclkenable;
943 }
944
945 dev_info(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
946
947 if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
948 dev_err(&pdev->dev, "HDMI register region already claimed\n");
949 ret = -EBUSY;
950 goto ereqreg;
951 }
952
953 hdmi->base = ioremap(res->start, resource_size(res));
954 if (!hdmi->base) {
955 dev_err(&pdev->dev, "HDMI register region already claimed\n");
956 ret = -ENOMEM;
957 goto emap;
958 }
959
960 platform_set_drvdata(pdev, hdmi);
961
962#if 1
963 /* Product and revision IDs are 0 in sh-mobile version */
964 dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
965 hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
966#endif
967
968 /* Set up LCDC callbacks */
969 pdata->lcd_chan->board_cfg.board_data = hdmi;
970 pdata->lcd_chan->board_cfg.display_on = hdmi_display_on;
971 pdata->lcd_chan->board_cfg.display_off = hdmi_display_off;
972
973 INIT_DELAYED_WORK(&hdmi->edid_work, edid_work_fn);
974
975 pm_runtime_enable(&pdev->dev);
976 pm_runtime_resume(&pdev->dev);
977
978 ret = request_irq(irq, sh_hdmi_hotplug, 0,
979 dev_name(&pdev->dev), hdmi);
980 if (ret < 0) {
981 dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
982 goto ereqirq;
983 }
984
985 return 0;
986
987ereqirq:
988 pm_runtime_disable(&pdev->dev);
989 iounmap(hdmi->base);
990emap:
991 release_mem_region(res->start, resource_size(res));
992ereqreg:
993 clk_disable(hdmi->hdmi_clk);
994eclkenable:
995erate:
996 clk_put(hdmi->hdmi_clk);
997egetclk:
998 kfree(hdmi);
999
1000 return ret;
1001}
1002
1003static int __exit sh_hdmi_remove(struct platform_device *pdev)
1004{
1005 struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
1006 struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
1007 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1008 int irq = platform_get_irq(pdev, 0);
1009
1010 pdata->lcd_chan->board_cfg.display_on = NULL;
1011 pdata->lcd_chan->board_cfg.display_off = NULL;
1012 pdata->lcd_chan->board_cfg.board_data = NULL;
1013
1014 free_irq(irq, hdmi);
1015 pm_runtime_disable(&pdev->dev);
1016 cancel_delayed_work_sync(&hdmi->edid_work);
1017 clk_disable(hdmi->hdmi_clk);
1018 clk_put(hdmi->hdmi_clk);
1019 iounmap(hdmi->base);
1020 release_mem_region(res->start, resource_size(res));
1021 kfree(hdmi);
1022
1023 return 0;
1024}
1025
1026static struct platform_driver sh_hdmi_driver = {
1027 .remove = __exit_p(sh_hdmi_remove),
1028 .driver = {
1029 .name = "sh-mobile-hdmi",
1030 },
1031};
1032
1033static int __init sh_hdmi_init(void)
1034{
1035 return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
1036}
1037module_init(sh_hdmi_init);
1038
1039static void __exit sh_hdmi_exit(void)
1040{
1041 platform_driver_unregister(&sh_hdmi_driver);
1042}
1043module_exit(sh_hdmi_exit);
1044
1045MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
1046MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
1047MODULE_LICENSE("GPL v2");