blob: 8fa5cc3e02d218825aa879653773de64fc531eed [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedelb6c02712008-06-26 21:27:53 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010031#include <asm/amd_iommu_proto.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020033#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020034
35#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
36
Joerg Roedel136f78a2008-07-11 17:14:27 +020037#define EXIT_LOOP_COUNT 10000000
38
Joerg Roedelb6c02712008-06-26 21:27:53 +020039static DEFINE_RWLOCK(amd_iommu_devtable_lock);
40
Joerg Roedelbd60b732008-09-11 10:24:48 +020041/* A list of preallocated protection domains */
42static LIST_HEAD(iommu_pd_list);
43static DEFINE_SPINLOCK(iommu_pd_list_lock);
44
Joerg Roedel0feae532009-08-26 15:26:30 +020045/*
46 * Domain for untranslated devices - only allocated
47 * if iommu=pt passed on kernel cmd line.
48 */
49static struct protection_domain *pt_domain;
50
Joerg Roedel26961ef2008-12-03 17:00:17 +010051static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010052
Joerg Roedel431b2a22008-07-11 17:14:22 +020053/*
54 * general struct to manage commands send to an IOMMU
55 */
Joerg Roedeld6449532008-07-11 17:14:28 +020056struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020057 u32 data[4];
58};
59
Joerg Roedelbd0e5212008-06-26 21:27:56 +020060static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
61 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010062static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bc3e122009-09-02 16:48:40 +020063static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +020064 unsigned long address, int end_lvl,
65 u64 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020066static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
67 unsigned long start_page,
68 unsigned int pages);
Joerg Roedela345b232009-09-03 15:01:43 +020069static void reset_iommu_command_buffer(struct amd_iommu *iommu);
Joerg Roedel9355a082009-09-02 14:24:08 +020070static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +020071 unsigned long address, int map_size);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020072static void update_domain(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -070073
Joerg Roedel7f265082008-12-12 13:50:21 +010074#ifdef CONFIG_AMD_IOMMU_STATS
75
76/*
77 * Initialization code for statistics collection
78 */
79
Joerg Roedelda49f6d2008-12-12 14:59:58 +010080DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010081DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010082DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +010083DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010084DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010085DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010086DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010087DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010088DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010089DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010090DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010091DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010092
Joerg Roedel7f265082008-12-12 13:50:21 +010093static struct dentry *stats_dir;
94static struct dentry *de_isolate;
95static struct dentry *de_fflush;
96
97static void amd_iommu_stats_add(struct __iommu_counter *cnt)
98{
99 if (stats_dir == NULL)
100 return;
101
102 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
103 &cnt->value);
104}
105
106static void amd_iommu_stats_init(void)
107{
108 stats_dir = debugfs_create_dir("amd-iommu", NULL);
109 if (stats_dir == NULL)
110 return;
111
112 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
113 (u32 *)&amd_iommu_isolate);
114
115 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
116 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100117
118 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100119 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100120 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f067a2008-12-12 15:09:48 +0100121 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100122 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100123 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100124 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100125 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100126 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100127 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100128 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100129 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100130}
131
132#endif
133
Joerg Roedel431b2a22008-07-11 17:14:22 +0200134/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200135static int iommu_has_npcache(struct amd_iommu *iommu)
136{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100137 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200138}
139
Joerg Roedel431b2a22008-07-11 17:14:22 +0200140/****************************************************************************
141 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200142 * Interrupt handling functions
143 *
144 ****************************************************************************/
145
Joerg Roedele3e59872009-09-03 14:02:10 +0200146static void dump_dte_entry(u16 devid)
147{
148 int i;
149
150 for (i = 0; i < 8; ++i)
151 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
152 amd_iommu_dev_table[devid].data[i]);
153}
154
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200155static void dump_command(unsigned long phys_addr)
156{
157 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
158 int i;
159
160 for (i = 0; i < 4; ++i)
161 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
162}
163
Joerg Roedela345b232009-09-03 15:01:43 +0200164static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200165{
166 u32 *event = __evt;
167 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
168 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
169 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
170 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
171 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
172
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200173 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200174
175 switch (type) {
176 case EVENT_TYPE_ILL_DEV:
177 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
178 "address=0x%016llx flags=0x%04x]\n",
179 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
180 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200181 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200182 break;
183 case EVENT_TYPE_IO_FAULT:
184 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
185 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
186 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
187 domid, address, flags);
188 break;
189 case EVENT_TYPE_DEV_TAB_ERR:
190 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
191 "address=0x%016llx flags=0x%04x]\n",
192 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
193 address, flags);
194 break;
195 case EVENT_TYPE_PAGE_TAB_ERR:
196 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
197 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
198 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
199 domid, address, flags);
200 break;
201 case EVENT_TYPE_ILL_CMD:
202 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedela345b232009-09-03 15:01:43 +0200203 reset_iommu_command_buffer(iommu);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200204 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200205 break;
206 case EVENT_TYPE_CMD_HARD_ERR:
207 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
208 "flags=0x%04x]\n", address, flags);
209 break;
210 case EVENT_TYPE_IOTLB_INV_TO:
211 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
212 "address=0x%016llx]\n",
213 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
214 address);
215 break;
216 case EVENT_TYPE_INV_DEV_REQ:
217 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
218 "address=0x%016llx flags=0x%04x]\n",
219 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
220 address, flags);
221 break;
222 default:
223 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
224 }
225}
226
227static void iommu_poll_events(struct amd_iommu *iommu)
228{
229 u32 head, tail;
230 unsigned long flags;
231
232 spin_lock_irqsave(&iommu->lock, flags);
233
234 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
235 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
236
237 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200238 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200239 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
240 }
241
242 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
243
244 spin_unlock_irqrestore(&iommu->lock, flags);
245}
246
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200247irqreturn_t amd_iommu_int_handler(int irq, void *data)
248{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200249 struct amd_iommu *iommu;
250
Joerg Roedel3bd22172009-05-04 15:06:20 +0200251 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200252 iommu_poll_events(iommu);
253
254 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200255}
256
257/****************************************************************************
258 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200259 * IOMMU command queuing functions
260 *
261 ****************************************************************************/
262
263/*
264 * Writes the command to the IOMMUs command buffer and informs the
265 * hardware about the new command. Must be called with iommu->lock held.
266 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200267static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200268{
269 u32 tail, head;
270 u8 *target;
271
272 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200273 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200274 memcpy_toio(target, cmd, sizeof(*cmd));
275 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
276 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
277 if (tail == head)
278 return -ENOMEM;
279 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
280
281 return 0;
282}
283
Joerg Roedel431b2a22008-07-11 17:14:22 +0200284/*
285 * General queuing function for commands. Takes iommu->lock and calls
286 * __iommu_queue_command().
287 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200288static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200289{
290 unsigned long flags;
291 int ret;
292
293 spin_lock_irqsave(&iommu->lock, flags);
294 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100295 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100296 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200297 spin_unlock_irqrestore(&iommu->lock, flags);
298
299 return ret;
300}
301
Joerg Roedel431b2a22008-07-11 17:14:22 +0200302/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100303 * This function waits until an IOMMU has completed a completion
304 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200305 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100306static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200307{
Joerg Roedel8d201962008-12-02 20:34:41 +0100308 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200309 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100310 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200311
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100312 INC_STATS_COUNTER(compl_wait);
313
Joerg Roedel136f78a2008-07-11 17:14:27 +0200314 while (!ready && (i < EXIT_LOOP_COUNT)) {
315 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200316 /* wait for the bit to become one */
317 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
318 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200319 }
320
Joerg Roedel519c31b2008-08-14 19:55:15 +0200321 /* set bit back to zero */
322 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
323 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
324
Joerg Roedel6a1eddd2009-09-03 15:15:10 +0200325 if (unlikely(i == EXIT_LOOP_COUNT)) {
326 spin_unlock(&iommu->lock);
327 reset_iommu_command_buffer(iommu);
328 spin_lock(&iommu->lock);
329 }
Joerg Roedel8d201962008-12-02 20:34:41 +0100330}
331
332/*
333 * This function queues a completion wait command into the command
334 * buffer of an IOMMU
335 */
336static int __iommu_completion_wait(struct amd_iommu *iommu)
337{
338 struct iommu_cmd cmd;
339
340 memset(&cmd, 0, sizeof(cmd));
341 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
342 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
343
344 return __iommu_queue_command(iommu, &cmd);
345}
346
347/*
348 * This function is called whenever we need to ensure that the IOMMU has
349 * completed execution of all commands we sent. It sends a
350 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
351 * us about that by writing a value to a physical address we pass with
352 * the command.
353 */
354static int iommu_completion_wait(struct amd_iommu *iommu)
355{
356 int ret = 0;
357 unsigned long flags;
358
359 spin_lock_irqsave(&iommu->lock, flags);
360
361 if (!iommu->need_sync)
362 goto out;
363
364 ret = __iommu_completion_wait(iommu);
365
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100366 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100367
368 if (ret)
369 goto out;
370
371 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100372
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200373out:
374 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200375
376 return 0;
377}
378
Joerg Roedel0518a3a2009-11-20 16:00:05 +0100379static void iommu_flush_complete(struct protection_domain *domain)
380{
381 int i;
382
383 for (i = 0; i < amd_iommus_present; ++i) {
384 if (!domain->dev_iommu[i])
385 continue;
386
387 /*
388 * Devices of this domain are behind this IOMMU
389 * We need to wait for completion of all commands.
390 */
391 iommu_completion_wait(amd_iommus[i]);
392 }
393}
394
Joerg Roedel431b2a22008-07-11 17:14:22 +0200395/*
396 * Command send function for invalidating a device table entry
397 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200398static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
399{
Joerg Roedeld6449532008-07-11 17:14:28 +0200400 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200401 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200402
403 BUG_ON(iommu == NULL);
404
405 memset(&cmd, 0, sizeof(cmd));
406 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
407 cmd.data[0] = devid;
408
Joerg Roedelee2fa742008-09-17 13:47:25 +0200409 ret = iommu_queue_command(iommu, &cmd);
410
Joerg Roedelee2fa742008-09-17 13:47:25 +0200411 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200412}
413
Joerg Roedel237b6f32008-12-02 20:54:37 +0100414static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
415 u16 domid, int pde, int s)
416{
417 memset(cmd, 0, sizeof(*cmd));
418 address &= PAGE_MASK;
419 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
420 cmd->data[1] |= domid;
421 cmd->data[2] = lower_32_bits(address);
422 cmd->data[3] = upper_32_bits(address);
423 if (s) /* size bit - we flush more than one 4kb page */
424 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
425 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
426 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
427}
428
Joerg Roedel431b2a22008-07-11 17:14:22 +0200429/*
430 * Generic command send function for invalidaing TLB entries
431 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200432static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
433 u64 address, u16 domid, int pde, int s)
434{
Joerg Roedeld6449532008-07-11 17:14:28 +0200435 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200436 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200437
Joerg Roedel237b6f32008-12-02 20:54:37 +0100438 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200439
Joerg Roedelee2fa742008-09-17 13:47:25 +0200440 ret = iommu_queue_command(iommu, &cmd);
441
Joerg Roedelee2fa742008-09-17 13:47:25 +0200442 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200443}
444
Joerg Roedel431b2a22008-07-11 17:14:22 +0200445/*
446 * TLB invalidation function which is called from the mapping functions.
447 * It invalidates a single PTE if the range to flush is within a single
448 * page. Otherwise it flushes the whole TLB of the IOMMU.
449 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200450static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
451 u64 address, size_t size)
452{
Joerg Roedel999ba412008-07-03 19:35:08 +0200453 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700454 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200455
456 address &= PAGE_MASK;
457
Joerg Roedel999ba412008-07-03 19:35:08 +0200458 if (pages > 1) {
459 /*
460 * If we have to flush more than one page, flush all
461 * TLB entries for this domain
462 */
463 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
464 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200465 }
466
Joerg Roedel999ba412008-07-03 19:35:08 +0200467 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
468
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200469 return 0;
470}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200471
Joerg Roedel1c655772008-09-04 18:40:05 +0200472/* Flush the whole IO/TLB for a given protection domain */
473static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
474{
475 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
476
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100477 INC_STATS_COUNTER(domain_flush_single);
478
Joerg Roedel1c655772008-09-04 18:40:05 +0200479 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
480}
481
Chris Wright42a49f92009-06-15 15:42:00 +0200482/* Flush the whole IO/TLB for a given protection domain - including PDE */
483static void iommu_flush_tlb_pde(struct amd_iommu *iommu, u16 domid)
484{
485 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
486
487 INC_STATS_COUNTER(domain_flush_single);
488
489 iommu_queue_inv_iommu_pages(iommu, address, domid, 1, 1);
490}
491
Joerg Roedel43f49602008-12-02 21:01:12 +0100492/*
Joerg Roedele394d722009-09-03 15:28:33 +0200493 * This function flushes one domain on one IOMMU
Joerg Roedel43f49602008-12-02 21:01:12 +0100494 */
Joerg Roedele394d722009-09-03 15:28:33 +0200495static void flush_domain_on_iommu(struct amd_iommu *iommu, u16 domid)
Joerg Roedel43f49602008-12-02 21:01:12 +0100496{
Joerg Roedel43f49602008-12-02 21:01:12 +0100497 struct iommu_cmd cmd;
Joerg Roedele394d722009-09-03 15:28:33 +0200498 unsigned long flags;
Joerg Roedel18811f52008-12-12 15:48:28 +0100499
Joerg Roedel43f49602008-12-02 21:01:12 +0100500 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
501 domid, 1, 1);
502
Joerg Roedele394d722009-09-03 15:28:33 +0200503 spin_lock_irqsave(&iommu->lock, flags);
504 __iommu_queue_command(iommu, &cmd);
505 __iommu_completion_wait(iommu);
506 __iommu_wait_for_completion(iommu);
507 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedel43f49602008-12-02 21:01:12 +0100508}
Joerg Roedel43f49602008-12-02 21:01:12 +0100509
Joerg Roedele394d722009-09-03 15:28:33 +0200510static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200511{
512 int i;
513
514 for (i = 1; i < MAX_DOMAIN_ID; ++i) {
515 if (!test_bit(i, amd_iommu_pd_alloc_bitmap))
516 continue;
Joerg Roedele394d722009-09-03 15:28:33 +0200517 flush_domain_on_iommu(iommu, i);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200518 }
Joerg Roedele394d722009-09-03 15:28:33 +0200519
520}
521
522/*
523 * This function is used to flush the IO/TLB for a given protection domain
524 * on every IOMMU in the system
525 */
526static void iommu_flush_domain(u16 domid)
527{
528 struct amd_iommu *iommu;
529
530 INC_STATS_COUNTER(domain_flush_all);
531
532 for_each_iommu(iommu)
533 flush_domain_on_iommu(iommu, domid);
534}
535
536void amd_iommu_flush_all_domains(void)
537{
538 struct amd_iommu *iommu;
539
540 for_each_iommu(iommu)
541 flush_all_domains_on_iommu(iommu);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200542}
543
Joerg Roedeld586d782009-09-03 15:39:23 +0200544static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
545{
546 int i;
547
548 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
549 if (iommu != amd_iommu_rlookup_table[i])
550 continue;
551
552 iommu_queue_inv_dev_entry(iommu, i);
553 iommu_completion_wait(iommu);
Joerg Roedel431b2a22008-07-11 17:14:22 +0200554 }
555}
556
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200557static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200558{
559 struct amd_iommu *iommu;
560 int i;
561
562 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200563 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
564 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200565 continue;
566
567 iommu = amd_iommu_rlookup_table[i];
568 if (!iommu)
569 continue;
570
571 iommu_queue_inv_dev_entry(iommu, i);
572 iommu_completion_wait(iommu);
573 }
574}
575
Joerg Roedela345b232009-09-03 15:01:43 +0200576static void reset_iommu_command_buffer(struct amd_iommu *iommu)
577{
578 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
579
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200580 if (iommu->reset_in_progress)
581 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
582
583 iommu->reset_in_progress = true;
584
Joerg Roedela345b232009-09-03 15:01:43 +0200585 amd_iommu_reset_cmd_buffer(iommu);
586 flush_all_devices_for_iommu(iommu);
587 flush_all_domains_on_iommu(iommu);
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200588
589 iommu->reset_in_progress = false;
Joerg Roedela345b232009-09-03 15:01:43 +0200590}
591
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200592void amd_iommu_flush_all_devices(void)
593{
594 flush_devices_by_domain(NULL);
595}
596
Joerg Roedel431b2a22008-07-11 17:14:22 +0200597/****************************************************************************
598 *
599 * The functions below are used the create the page table mappings for
600 * unity mapped regions.
601 *
602 ****************************************************************************/
603
604/*
605 * Generic mapping functions. It maps a physical address into a DMA
606 * address space. It allocates the page table pages if necessary.
607 * In the future it can be extended to a generic mapping function
608 * supporting all features of AMD IOMMU page tables like level skipping
609 * and full 64 bit address spaces.
610 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100611static int iommu_map_page(struct protection_domain *dom,
612 unsigned long bus_addr,
613 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200614 int prot,
615 int map_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200616{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200617 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200618
619 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100620 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200621
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200622 BUG_ON(!PM_ALIGNED(map_size, bus_addr));
623 BUG_ON(!PM_ALIGNED(map_size, phys_addr));
624
Joerg Roedelbad1cac2009-09-02 16:52:23 +0200625 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200626 return -EINVAL;
627
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200628 pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200629
630 if (IOMMU_PTE_PRESENT(*pte))
631 return -EBUSY;
632
633 __pte = phys_addr | IOMMU_PTE_P;
634 if (prot & IOMMU_PROT_IR)
635 __pte |= IOMMU_PTE_IR;
636 if (prot & IOMMU_PROT_IW)
637 __pte |= IOMMU_PTE_IW;
638
639 *pte = __pte;
640
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200641 update_domain(dom);
642
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200643 return 0;
644}
645
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100646static void iommu_unmap_page(struct protection_domain *dom,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200647 unsigned long bus_addr, int map_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100648{
Joerg Roedela6b256b2009-09-03 12:21:31 +0200649 u64 *pte = fetch_pte(dom, bus_addr, map_size);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100650
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200651 if (pte)
652 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100653}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100654
Joerg Roedel431b2a22008-07-11 17:14:22 +0200655/*
656 * This function checks if a specific unity mapping entry is needed for
657 * this specific IOMMU.
658 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200659static int iommu_for_unity_map(struct amd_iommu *iommu,
660 struct unity_map_entry *entry)
661{
662 u16 bdf, i;
663
664 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
665 bdf = amd_iommu_alias_table[i];
666 if (amd_iommu_rlookup_table[bdf] == iommu)
667 return 1;
668 }
669
670 return 0;
671}
672
Joerg Roedel431b2a22008-07-11 17:14:22 +0200673/*
674 * Init the unity mappings for a specific IOMMU in the system
675 *
676 * Basically iterates over all unity mapping entries and applies them to
677 * the default domain DMA of that IOMMU if necessary.
678 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200679static int iommu_init_unity_mappings(struct amd_iommu *iommu)
680{
681 struct unity_map_entry *entry;
682 int ret;
683
684 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
685 if (!iommu_for_unity_map(iommu, entry))
686 continue;
687 ret = dma_ops_unity_map(iommu->default_dom, entry);
688 if (ret)
689 return ret;
690 }
691
692 return 0;
693}
694
Joerg Roedel431b2a22008-07-11 17:14:22 +0200695/*
696 * This function actually applies the mapping to the page table of the
697 * dma_ops domain.
698 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200699static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
700 struct unity_map_entry *e)
701{
702 u64 addr;
703 int ret;
704
705 for (addr = e->address_start; addr < e->address_end;
706 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200707 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
708 PM_MAP_4k);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200709 if (ret)
710 return ret;
711 /*
712 * if unity mapping is in aperture range mark the page
713 * as allocated in the aperture
714 */
715 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200716 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200717 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200718 }
719
720 return 0;
721}
722
Joerg Roedel431b2a22008-07-11 17:14:22 +0200723/*
724 * Inits the unity mappings required for a specific device
725 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200726static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
727 u16 devid)
728{
729 struct unity_map_entry *e;
730 int ret;
731
732 list_for_each_entry(e, &amd_iommu_unity_map, list) {
733 if (!(devid >= e->devid_start && devid <= e->devid_end))
734 continue;
735 ret = dma_ops_unity_map(dma_dom, e);
736 if (ret)
737 return ret;
738 }
739
740 return 0;
741}
742
Joerg Roedel431b2a22008-07-11 17:14:22 +0200743/****************************************************************************
744 *
745 * The next functions belong to the address allocator for the dma_ops
746 * interface functions. They work like the allocators in the other IOMMU
747 * drivers. Its basically a bitmap which marks the allocated pages in
748 * the aperture. Maybe it could be enhanced in the future to a more
749 * efficient allocator.
750 *
751 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200752
Joerg Roedel431b2a22008-07-11 17:14:22 +0200753/*
Joerg Roedel384de722009-05-15 12:30:05 +0200754 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200755 *
756 * called with domain->lock held
757 */
Joerg Roedel384de722009-05-15 12:30:05 +0200758
Joerg Roedel9cabe892009-05-18 16:38:55 +0200759/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200760 * This function checks if there is a PTE for a given dma address. If
761 * there is one, it returns the pointer to it.
762 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200763static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200764 unsigned long address, int map_size)
Joerg Roedel00cd1222009-05-19 09:52:40 +0200765{
Joerg Roedel9355a082009-09-02 14:24:08 +0200766 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200767 u64 *pte;
768
Joerg Roedel9355a082009-09-02 14:24:08 +0200769 level = domain->mode - 1;
770 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200771
Joerg Roedela6b256b2009-09-03 12:21:31 +0200772 while (level > map_size) {
Joerg Roedel9355a082009-09-02 14:24:08 +0200773 if (!IOMMU_PTE_PRESENT(*pte))
774 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200775
Joerg Roedel9355a082009-09-02 14:24:08 +0200776 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200777
Joerg Roedel9355a082009-09-02 14:24:08 +0200778 pte = IOMMU_PTE_PAGE(*pte);
779 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200780
Joerg Roedela6b256b2009-09-03 12:21:31 +0200781 if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
782 pte = NULL;
783 break;
784 }
Joerg Roedel9355a082009-09-02 14:24:08 +0200785 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200786
787 return pte;
788}
789
790/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200791 * This function is used to add a new aperture range to an existing
792 * aperture in case of dma_ops domain allocation or address allocation
793 * failure.
794 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200795static int alloc_new_range(struct amd_iommu *iommu,
796 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200797 bool populate, gfp_t gfp)
798{
799 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200800 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200801
Joerg Roedelf5e97052009-05-22 12:31:53 +0200802#ifdef CONFIG_IOMMU_STRESS
803 populate = false;
804#endif
805
Joerg Roedel9cabe892009-05-18 16:38:55 +0200806 if (index >= APERTURE_MAX_RANGES)
807 return -ENOMEM;
808
809 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
810 if (!dma_dom->aperture[index])
811 return -ENOMEM;
812
813 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
814 if (!dma_dom->aperture[index]->bitmap)
815 goto out_free;
816
817 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
818
819 if (populate) {
820 unsigned long address = dma_dom->aperture_size;
821 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
822 u64 *pte, *pte_page;
823
824 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200825 pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200826 &pte_page, gfp);
827 if (!pte)
828 goto out_free;
829
830 dma_dom->aperture[index]->pte_pages[i] = pte_page;
831
832 address += APERTURE_RANGE_SIZE / 64;
833 }
834 }
835
836 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
837
Joerg Roedel00cd1222009-05-19 09:52:40 +0200838 /* Intialize the exclusion range if necessary */
839 if (iommu->exclusion_start &&
840 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
841 iommu->exclusion_start < dma_dom->aperture_size) {
842 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
843 int pages = iommu_num_pages(iommu->exclusion_start,
844 iommu->exclusion_length,
845 PAGE_SIZE);
846 dma_ops_reserve_addresses(dma_dom, startpage, pages);
847 }
848
849 /*
850 * Check for areas already mapped as present in the new aperture
851 * range and mark those pages as reserved in the allocator. Such
852 * mappings may already exist as a result of requested unity
853 * mappings for devices.
854 */
855 for (i = dma_dom->aperture[index]->offset;
856 i < dma_dom->aperture_size;
857 i += PAGE_SIZE) {
Joerg Roedela6b256b2009-09-03 12:21:31 +0200858 u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
Joerg Roedel00cd1222009-05-19 09:52:40 +0200859 if (!pte || !IOMMU_PTE_PRESENT(*pte))
860 continue;
861
862 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
863 }
864
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200865 update_domain(&dma_dom->domain);
866
Joerg Roedel9cabe892009-05-18 16:38:55 +0200867 return 0;
868
869out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200870 update_domain(&dma_dom->domain);
871
Joerg Roedel9cabe892009-05-18 16:38:55 +0200872 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
873
874 kfree(dma_dom->aperture[index]);
875 dma_dom->aperture[index] = NULL;
876
877 return -ENOMEM;
878}
879
Joerg Roedel384de722009-05-15 12:30:05 +0200880static unsigned long dma_ops_area_alloc(struct device *dev,
881 struct dma_ops_domain *dom,
882 unsigned int pages,
883 unsigned long align_mask,
884 u64 dma_mask,
885 unsigned long start)
886{
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200887 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200888 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
889 int i = start >> APERTURE_RANGE_SHIFT;
890 unsigned long boundary_size;
891 unsigned long address = -1;
892 unsigned long limit;
893
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200894 next_bit >>= PAGE_SHIFT;
895
Joerg Roedel384de722009-05-15 12:30:05 +0200896 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
897 PAGE_SIZE) >> PAGE_SHIFT;
898
899 for (;i < max_index; ++i) {
900 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
901
902 if (dom->aperture[i]->offset >= dma_mask)
903 break;
904
905 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
906 dma_mask >> PAGE_SHIFT);
907
908 address = iommu_area_alloc(dom->aperture[i]->bitmap,
909 limit, next_bit, pages, 0,
910 boundary_size, align_mask);
911 if (address != -1) {
912 address = dom->aperture[i]->offset +
913 (address << PAGE_SHIFT);
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200914 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200915 break;
916 }
917
918 next_bit = 0;
919 }
920
921 return address;
922}
923
Joerg Roedeld3086442008-06-26 21:27:57 +0200924static unsigned long dma_ops_alloc_addresses(struct device *dev,
925 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200926 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200927 unsigned long align_mask,
928 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200929{
Joerg Roedeld3086442008-06-26 21:27:57 +0200930 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200931
Joerg Roedelfe16f082009-05-22 12:27:53 +0200932#ifdef CONFIG_IOMMU_STRESS
933 dom->next_address = 0;
934 dom->need_flush = true;
935#endif
Joerg Roedeld3086442008-06-26 21:27:57 +0200936
Joerg Roedel384de722009-05-15 12:30:05 +0200937 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200938 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200939
Joerg Roedel1c655772008-09-04 18:40:05 +0200940 if (address == -1) {
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200941 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200942 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
943 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200944 dom->need_flush = true;
945 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200946
Joerg Roedel384de722009-05-15 12:30:05 +0200947 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900948 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +0200949
950 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
951
952 return address;
953}
954
Joerg Roedel431b2a22008-07-11 17:14:22 +0200955/*
956 * The address free function.
957 *
958 * called with domain->lock held
959 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200960static void dma_ops_free_addresses(struct dma_ops_domain *dom,
961 unsigned long address,
962 unsigned int pages)
963{
Joerg Roedel384de722009-05-15 12:30:05 +0200964 unsigned i = address >> APERTURE_RANGE_SHIFT;
965 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100966
Joerg Roedel384de722009-05-15 12:30:05 +0200967 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
968
Joerg Roedel47bccd62009-05-22 12:40:54 +0200969#ifdef CONFIG_IOMMU_STRESS
970 if (i < 4)
971 return;
972#endif
973
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200974 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100975 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200976
977 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200978
Joerg Roedel384de722009-05-15 12:30:05 +0200979 iommu_area_free(range->bitmap, address, pages);
980
Joerg Roedeld3086442008-06-26 21:27:57 +0200981}
982
Joerg Roedel431b2a22008-07-11 17:14:22 +0200983/****************************************************************************
984 *
985 * The next functions belong to the domain allocation. A domain is
986 * allocated for every IOMMU as the default domain. If device isolation
987 * is enabled, every device get its own domain. The most important thing
988 * about domains is the page table mapping the DMA address space they
989 * contain.
990 *
991 ****************************************************************************/
992
Joerg Roedelec487d12008-06-26 21:27:58 +0200993static u16 domain_id_alloc(void)
994{
995 unsigned long flags;
996 int id;
997
998 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
999 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1000 BUG_ON(id == 0);
1001 if (id > 0 && id < MAX_DOMAIN_ID)
1002 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1003 else
1004 id = 0;
1005 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1006
1007 return id;
1008}
1009
Joerg Roedela2acfb72008-12-02 18:28:53 +01001010static void domain_id_free(int id)
1011{
1012 unsigned long flags;
1013
1014 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1015 if (id > 0 && id < MAX_DOMAIN_ID)
1016 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1017 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1018}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001019
Joerg Roedel431b2a22008-07-11 17:14:22 +02001020/*
1021 * Used to reserve address ranges in the aperture (e.g. for exclusion
1022 * ranges.
1023 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001024static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1025 unsigned long start_page,
1026 unsigned int pages)
1027{
Joerg Roedel384de722009-05-15 12:30:05 +02001028 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +02001029
1030 if (start_page + pages > last_page)
1031 pages = last_page - start_page;
1032
Joerg Roedel384de722009-05-15 12:30:05 +02001033 for (i = start_page; i < start_page + pages; ++i) {
1034 int index = i / APERTURE_RANGE_PAGES;
1035 int page = i % APERTURE_RANGE_PAGES;
1036 __set_bit(page, dom->aperture[index]->bitmap);
1037 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001038}
1039
Joerg Roedel86db2e52008-12-02 18:20:21 +01001040static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001041{
1042 int i, j;
1043 u64 *p1, *p2, *p3;
1044
Joerg Roedel86db2e52008-12-02 18:20:21 +01001045 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001046
1047 if (!p1)
1048 return;
1049
1050 for (i = 0; i < 512; ++i) {
1051 if (!IOMMU_PTE_PRESENT(p1[i]))
1052 continue;
1053
1054 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001055 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001056 if (!IOMMU_PTE_PRESENT(p2[j]))
1057 continue;
1058 p3 = IOMMU_PTE_PAGE(p2[j]);
1059 free_page((unsigned long)p3);
1060 }
1061
1062 free_page((unsigned long)p2);
1063 }
1064
1065 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001066
1067 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001068}
1069
Joerg Roedel431b2a22008-07-11 17:14:22 +02001070/*
1071 * Free a domain, only used if something went wrong in the
1072 * allocation path and we need to free an already allocated page table
1073 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001074static void dma_ops_domain_free(struct dma_ops_domain *dom)
1075{
Joerg Roedel384de722009-05-15 12:30:05 +02001076 int i;
1077
Joerg Roedelec487d12008-06-26 21:27:58 +02001078 if (!dom)
1079 return;
1080
Joerg Roedel86db2e52008-12-02 18:20:21 +01001081 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001082
Joerg Roedel384de722009-05-15 12:30:05 +02001083 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1084 if (!dom->aperture[i])
1085 continue;
1086 free_page((unsigned long)dom->aperture[i]->bitmap);
1087 kfree(dom->aperture[i]);
1088 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001089
1090 kfree(dom);
1091}
1092
Joerg Roedel431b2a22008-07-11 17:14:22 +02001093/*
1094 * Allocates a new protection domain usable for the dma_ops functions.
1095 * It also intializes the page table and the address allocator data
1096 * structures required for the dma_ops interface
1097 */
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001098static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
Joerg Roedelec487d12008-06-26 21:27:58 +02001099{
1100 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001101
1102 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1103 if (!dma_dom)
1104 return NULL;
1105
1106 spin_lock_init(&dma_dom->domain.lock);
1107
1108 dma_dom->domain.id = domain_id_alloc();
1109 if (dma_dom->domain.id == 0)
1110 goto free_dma_dom;
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001111 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001112 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001113 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001114 dma_dom->domain.priv = dma_dom;
1115 if (!dma_dom->domain.pt_root)
1116 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001117
Joerg Roedel1c655772008-09-04 18:40:05 +02001118 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001119 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001120
Joerg Roedel00cd1222009-05-19 09:52:40 +02001121 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001122 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001123
Joerg Roedel431b2a22008-07-11 17:14:22 +02001124 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001125 * mark the first page as allocated so we never return 0 as
1126 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001127 */
Joerg Roedel384de722009-05-15 12:30:05 +02001128 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001129 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001130
Joerg Roedelec487d12008-06-26 21:27:58 +02001131
1132 return dma_dom;
1133
1134free_dma_dom:
1135 dma_ops_domain_free(dma_dom);
1136
1137 return NULL;
1138}
1139
Joerg Roedel431b2a22008-07-11 17:14:22 +02001140/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001141 * little helper function to check whether a given protection domain is a
1142 * dma_ops domain
1143 */
1144static bool dma_ops_domain(struct protection_domain *domain)
1145{
1146 return domain->flags & PD_DMA_OPS_MASK;
1147}
1148
1149/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001150 * Find out the protection domain structure for a given PCI device. This
1151 * will give us the pointer to the page table root for example.
1152 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001153static struct protection_domain *domain_for_device(u16 devid)
1154{
1155 struct protection_domain *dom;
1156 unsigned long flags;
1157
1158 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1159 dom = amd_iommu_pd_table[devid];
1160 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1161
1162 return dom;
1163}
1164
Joerg Roedel407d7332009-09-02 16:07:00 +02001165static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001166{
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001167 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel863c74e2008-12-02 17:56:36 +01001168
Joerg Roedel38ddf412008-09-11 10:38:32 +02001169 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1170 << DEV_ENTRY_MODE_SHIFT;
1171 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001172
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001173 amd_iommu_dev_table[devid].data[2] = domain->id;
Joerg Roedelaa879ff2009-08-31 16:01:48 +02001174 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1175 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001176
1177 amd_iommu_pd_table[devid] = domain;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001178}
1179
1180/*
1181 * If a device is not yet associated with a domain, this function does
1182 * assigns it visible for the hardware
1183 */
1184static void __attach_device(struct amd_iommu *iommu,
1185 struct protection_domain *domain,
1186 u16 devid)
1187{
1188 /* lock domain */
1189 spin_lock(&domain->lock);
1190
1191 /* update DTE entry */
1192 set_dte_entry(devid, domain);
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001193
Joerg Roedelc4596112009-11-20 14:57:32 +01001194 /* Do reference counting */
1195 domain->dev_iommu[iommu->index] += 1;
1196 domain->dev_cnt += 1;
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001197
1198 /* ready */
1199 spin_unlock(&domain->lock);
Joerg Roedel0feae532009-08-26 15:26:30 +02001200}
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001201
Joerg Roedel407d7332009-09-02 16:07:00 +02001202/*
1203 * If a device is not yet associated with a domain, this function does
1204 * assigns it visible for the hardware
1205 */
Joerg Roedel0feae532009-08-26 15:26:30 +02001206static void attach_device(struct amd_iommu *iommu,
1207 struct protection_domain *domain,
1208 u16 devid)
1209{
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001210 unsigned long flags;
1211
1212 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel0feae532009-08-26 15:26:30 +02001213 __attach_device(iommu, domain, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001214 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1215
Joerg Roedel0feae532009-08-26 15:26:30 +02001216 /*
1217 * We might boot into a crash-kernel here. The crashed kernel
1218 * left the caches in the IOMMU dirty. So we have to flush
1219 * here to evict all dirty stuff.
1220 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001221 iommu_queue_inv_dev_entry(iommu, devid);
Chris Wright42a49f92009-06-15 15:42:00 +02001222 iommu_flush_tlb_pde(iommu, domain->id);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001223}
1224
Joerg Roedel355bf552008-12-08 12:02:41 +01001225/*
1226 * Removes a device from a protection domain (unlocked)
1227 */
1228static void __detach_device(struct protection_domain *domain, u16 devid)
1229{
Joerg Roedelc4596112009-11-20 14:57:32 +01001230 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1231
1232 BUG_ON(!iommu);
Joerg Roedel355bf552008-12-08 12:02:41 +01001233
1234 /* lock domain */
1235 spin_lock(&domain->lock);
1236
1237 /* remove domain from the lookup table */
1238 amd_iommu_pd_table[devid] = NULL;
1239
1240 /* remove entry from the device table seen by the hardware */
1241 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1242 amd_iommu_dev_table[devid].data[1] = 0;
1243 amd_iommu_dev_table[devid].data[2] = 0;
1244
Joerg Roedelc5cca142009-10-09 18:31:20 +02001245 amd_iommu_apply_erratum_63(devid);
1246
Joerg Roedelc4596112009-11-20 14:57:32 +01001247 /* decrease reference counters */
1248 domain->dev_iommu[iommu->index] -= 1;
1249 domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001250
1251 /* ready */
1252 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001253
1254 /*
1255 * If we run in passthrough mode the device must be assigned to the
1256 * passthrough domain if it is detached from any other domain
1257 */
1258 if (iommu_pass_through) {
1259 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1260 __attach_device(iommu, pt_domain, devid);
1261 }
Joerg Roedel355bf552008-12-08 12:02:41 +01001262}
1263
1264/*
1265 * Removes a device from a protection domain (with devtable_lock held)
1266 */
1267static void detach_device(struct protection_domain *domain, u16 devid)
1268{
1269 unsigned long flags;
1270
1271 /* lock device table */
1272 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1273 __detach_device(domain, devid);
1274 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1275}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001276
1277static int device_change_notifier(struct notifier_block *nb,
1278 unsigned long action, void *data)
1279{
1280 struct device *dev = data;
1281 struct pci_dev *pdev = to_pci_dev(dev);
1282 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1283 struct protection_domain *domain;
1284 struct dma_ops_domain *dma_domain;
1285 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001286 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001287
1288 if (devid > amd_iommu_last_bdf)
1289 goto out;
1290
1291 devid = amd_iommu_alias_table[devid];
1292
1293 iommu = amd_iommu_rlookup_table[devid];
1294 if (iommu == NULL)
1295 goto out;
1296
1297 domain = domain_for_device(devid);
1298
1299 if (domain && !dma_ops_domain(domain))
1300 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1301 "to a non-dma-ops domain\n", dev_name(dev));
1302
1303 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001304 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001305 if (!domain)
1306 goto out;
Joerg Roedela1ca3312009-09-01 12:22:22 +02001307 if (iommu_pass_through)
1308 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001309 detach_device(domain, devid);
1310 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001311 case BUS_NOTIFY_ADD_DEVICE:
1312 /* allocate a protection domain if a device is added */
1313 dma_domain = find_protection_domain(devid);
1314 if (dma_domain)
1315 goto out;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001316 dma_domain = dma_ops_domain_alloc(iommu);
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001317 if (!dma_domain)
1318 goto out;
1319 dma_domain->target_dev = devid;
1320
1321 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1322 list_add_tail(&dma_domain->list, &iommu_pd_list);
1323 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1324
1325 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001326 default:
1327 goto out;
1328 }
1329
1330 iommu_queue_inv_dev_entry(iommu, devid);
1331 iommu_completion_wait(iommu);
1332
1333out:
1334 return 0;
1335}
1336
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301337static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001338 .notifier_call = device_change_notifier,
1339};
Joerg Roedel355bf552008-12-08 12:02:41 +01001340
Joerg Roedel431b2a22008-07-11 17:14:22 +02001341/*****************************************************************************
1342 *
1343 * The next functions belong to the dma_ops mapping/unmapping code.
1344 *
1345 *****************************************************************************/
1346
1347/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001348 * This function checks if the driver got a valid device from the caller to
1349 * avoid dereferencing invalid pointers.
1350 */
1351static bool check_device(struct device *dev)
1352{
1353 if (!dev || !dev->dma_mask)
1354 return false;
1355
1356 return true;
1357}
1358
1359/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001360 * In this function the list of preallocated protection domains is traversed to
1361 * find the domain for a specific device
1362 */
1363static struct dma_ops_domain *find_protection_domain(u16 devid)
1364{
1365 struct dma_ops_domain *entry, *ret = NULL;
1366 unsigned long flags;
1367
1368 if (list_empty(&iommu_pd_list))
1369 return NULL;
1370
1371 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1372
1373 list_for_each_entry(entry, &iommu_pd_list, list) {
1374 if (entry->target_dev == devid) {
1375 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001376 break;
1377 }
1378 }
1379
1380 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1381
1382 return ret;
1383}
1384
1385/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001386 * In the dma_ops path we only have the struct device. This function
1387 * finds the corresponding IOMMU, the protection domain and the
1388 * requestor id for a given device.
1389 * If the device is not yet associated with a domain this is also done
1390 * in this function.
1391 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001392static int get_device_resources(struct device *dev,
1393 struct amd_iommu **iommu,
1394 struct protection_domain **domain,
1395 u16 *bdf)
1396{
1397 struct dma_ops_domain *dma_dom;
1398 struct pci_dev *pcidev;
1399 u16 _bdf;
1400
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001401 *iommu = NULL;
1402 *domain = NULL;
1403 *bdf = 0xffff;
1404
1405 if (dev->bus != &pci_bus_type)
1406 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001407
1408 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001409 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001410
Joerg Roedel431b2a22008-07-11 17:14:22 +02001411 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001412 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001413 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001414
1415 *bdf = amd_iommu_alias_table[_bdf];
1416
1417 *iommu = amd_iommu_rlookup_table[*bdf];
1418 if (*iommu == NULL)
1419 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001420 *domain = domain_for_device(*bdf);
1421 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001422 dma_dom = find_protection_domain(*bdf);
1423 if (!dma_dom)
1424 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001425 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001426 attach_device(*iommu, *domain, *bdf);
Joerg Roedele9a22a12009-06-09 12:00:37 +02001427 DUMP_printk("Using protection domain %d for device %s\n",
1428 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001429 }
1430
Joerg Roedelf91ba192008-11-25 12:56:12 +01001431 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001432 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001433
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001434 return 1;
1435}
1436
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001437static void update_device_table(struct protection_domain *domain)
1438{
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001439 unsigned long flags;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001440 int i;
1441
1442 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1443 if (amd_iommu_pd_table[i] != domain)
1444 continue;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001445 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001446 set_dte_entry(i, domain);
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001447 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001448 }
1449}
1450
1451static void update_domain(struct protection_domain *domain)
1452{
1453 if (!domain->updated)
1454 return;
1455
1456 update_device_table(domain);
1457 flush_devices_by_domain(domain);
1458 iommu_flush_domain(domain->id);
1459
1460 domain->updated = false;
1461}
1462
Joerg Roedel431b2a22008-07-11 17:14:22 +02001463/*
Joerg Roedel50020fb2009-09-02 15:38:40 +02001464 * This function is used to add another level to an IO page table. Adding
1465 * another level increases the size of the address space by 9 bits to a size up
1466 * to 64 bits.
Joerg Roedel8bda3092009-05-12 12:02:46 +02001467 */
Joerg Roedel50020fb2009-09-02 15:38:40 +02001468static bool increase_address_space(struct protection_domain *domain,
1469 gfp_t gfp)
1470{
1471 u64 *pte;
1472
1473 if (domain->mode == PAGE_MODE_6_LEVEL)
1474 /* address space already 64 bit large */
1475 return false;
1476
1477 pte = (void *)get_zeroed_page(gfp);
1478 if (!pte)
1479 return false;
1480
1481 *pte = PM_LEVEL_PDE(domain->mode,
1482 virt_to_phys(domain->pt_root));
1483 domain->pt_root = pte;
1484 domain->mode += 1;
1485 domain->updated = true;
1486
1487 return true;
1488}
1489
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001490static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001491 unsigned long address,
1492 int end_lvl,
1493 u64 **pte_page,
1494 gfp_t gfp)
Joerg Roedel8bda3092009-05-12 12:02:46 +02001495{
1496 u64 *pte, *page;
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001497 int level;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001498
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001499 while (address > PM_LEVEL_SIZE(domain->mode))
1500 increase_address_space(domain, gfp);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001501
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001502 level = domain->mode - 1;
1503 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1504
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001505 while (level > end_lvl) {
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001506 if (!IOMMU_PTE_PRESENT(*pte)) {
1507 page = (u64 *)get_zeroed_page(gfp);
1508 if (!page)
1509 return NULL;
1510 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1511 }
1512
1513 level -= 1;
1514
1515 pte = IOMMU_PTE_PAGE(*pte);
1516
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001517 if (pte_page && level == end_lvl)
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001518 *pte_page = pte;
1519
1520 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001521 }
1522
Joerg Roedel8bda3092009-05-12 12:02:46 +02001523 return pte;
1524}
1525
1526/*
1527 * This function fetches the PTE for a given address in the aperture
1528 */
1529static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1530 unsigned long address)
1531{
Joerg Roedel384de722009-05-15 12:30:05 +02001532 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001533 u64 *pte, *pte_page;
1534
Joerg Roedel384de722009-05-15 12:30:05 +02001535 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1536 if (!aperture)
1537 return NULL;
1538
1539 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001540 if (!pte) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001541 pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
1542 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001543 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1544 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001545 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001546
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001547 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001548
1549 return pte;
1550}
1551
1552/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001553 * This is the generic map function. It maps one 4kb page at paddr to
1554 * the given address in the DMA address space for the domain.
1555 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001556static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1557 struct dma_ops_domain *dom,
1558 unsigned long address,
1559 phys_addr_t paddr,
1560 int direction)
1561{
1562 u64 *pte, __pte;
1563
1564 WARN_ON(address > dom->aperture_size);
1565
1566 paddr &= PAGE_MASK;
1567
Joerg Roedel8bda3092009-05-12 12:02:46 +02001568 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001569 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001570 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001571
1572 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1573
1574 if (direction == DMA_TO_DEVICE)
1575 __pte |= IOMMU_PTE_IR;
1576 else if (direction == DMA_FROM_DEVICE)
1577 __pte |= IOMMU_PTE_IW;
1578 else if (direction == DMA_BIDIRECTIONAL)
1579 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1580
1581 WARN_ON(*pte);
1582
1583 *pte = __pte;
1584
1585 return (dma_addr_t)address;
1586}
1587
Joerg Roedel431b2a22008-07-11 17:14:22 +02001588/*
1589 * The generic unmapping function for on page in the DMA address space.
1590 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001591static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1592 struct dma_ops_domain *dom,
1593 unsigned long address)
1594{
Joerg Roedel384de722009-05-15 12:30:05 +02001595 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001596 u64 *pte;
1597
1598 if (address >= dom->aperture_size)
1599 return;
1600
Joerg Roedel384de722009-05-15 12:30:05 +02001601 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1602 if (!aperture)
1603 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001604
Joerg Roedel384de722009-05-15 12:30:05 +02001605 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1606 if (!pte)
1607 return;
1608
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001609 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001610
1611 WARN_ON(!*pte);
1612
1613 *pte = 0ULL;
1614}
1615
Joerg Roedel431b2a22008-07-11 17:14:22 +02001616/*
1617 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001618 * contiguous memory region into DMA address space. It is used by all
1619 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001620 * Must be called with the domain lock held.
1621 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001622static dma_addr_t __map_single(struct device *dev,
1623 struct amd_iommu *iommu,
1624 struct dma_ops_domain *dma_dom,
1625 phys_addr_t paddr,
1626 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001627 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001628 bool align,
1629 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001630{
1631 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001632 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001633 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001634 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001635 int i;
1636
Joerg Roedele3c449f2008-10-15 22:02:11 -07001637 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001638 paddr &= PAGE_MASK;
1639
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001640 INC_STATS_COUNTER(total_map_requests);
1641
Joerg Roedelc1858972008-12-12 15:42:39 +01001642 if (pages > 1)
1643 INC_STATS_COUNTER(cross_page);
1644
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001645 if (align)
1646 align_mask = (1UL << get_order(size)) - 1;
1647
Joerg Roedel11b83882009-05-19 10:23:15 +02001648retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001649 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1650 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001651 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02001652 /*
1653 * setting next_address here will let the address
1654 * allocator only scan the new allocated range in the
1655 * first run. This is a small optimization.
1656 */
1657 dma_dom->next_address = dma_dom->aperture_size;
1658
1659 if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
1660 goto out;
1661
1662 /*
1663 * aperture was sucessfully enlarged by 128 MB, try
1664 * allocation again
1665 */
1666 goto retry;
1667 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001668
1669 start = address;
1670 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001671 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001672 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02001673 goto out_unmap;
1674
Joerg Roedelcb76c322008-06-26 21:28:00 +02001675 paddr += PAGE_SIZE;
1676 start += PAGE_SIZE;
1677 }
1678 address += offset;
1679
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001680 ADD_STATS_COUNTER(alloced_io_mem, size);
1681
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001682 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001683 iommu_flush_tlb(iommu, dma_dom->domain.id);
1684 dma_dom->need_flush = false;
1685 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001686 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1687
Joerg Roedelcb76c322008-06-26 21:28:00 +02001688out:
1689 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001690
1691out_unmap:
1692
1693 for (--i; i >= 0; --i) {
1694 start -= PAGE_SIZE;
1695 dma_ops_domain_unmap(iommu, dma_dom, start);
1696 }
1697
1698 dma_ops_free_addresses(dma_dom, address, pages);
1699
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001700 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001701}
1702
Joerg Roedel431b2a22008-07-11 17:14:22 +02001703/*
1704 * Does the reverse of the __map_single function. Must be called with
1705 * the domain lock held too
1706 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001707static void __unmap_single(struct amd_iommu *iommu,
1708 struct dma_ops_domain *dma_dom,
1709 dma_addr_t dma_addr,
1710 size_t size,
1711 int dir)
1712{
1713 dma_addr_t i, start;
1714 unsigned int pages;
1715
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001716 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01001717 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001718 return;
1719
Joerg Roedele3c449f2008-10-15 22:02:11 -07001720 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001721 dma_addr &= PAGE_MASK;
1722 start = dma_addr;
1723
1724 for (i = 0; i < pages; ++i) {
1725 dma_ops_domain_unmap(iommu, dma_dom, start);
1726 start += PAGE_SIZE;
1727 }
1728
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001729 SUB_STATS_COUNTER(alloced_io_mem, size);
1730
Joerg Roedelcb76c322008-06-26 21:28:00 +02001731 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001732
Joerg Roedel80be3082008-11-06 14:59:05 +01001733 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001734 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001735 dma_dom->need_flush = false;
1736 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001737}
1738
Joerg Roedel431b2a22008-07-11 17:14:22 +02001739/*
1740 * The exported map_single function for dma_ops.
1741 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001742static dma_addr_t map_page(struct device *dev, struct page *page,
1743 unsigned long offset, size_t size,
1744 enum dma_data_direction dir,
1745 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001746{
1747 unsigned long flags;
1748 struct amd_iommu *iommu;
1749 struct protection_domain *domain;
1750 u16 devid;
1751 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001752 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001753 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001754
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001755 INC_STATS_COUNTER(cnt_map_single);
1756
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001757 if (!check_device(dev))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001758 return DMA_ERROR_CODE;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001759
Joerg Roedel832a90c2008-09-18 15:54:23 +02001760 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001761
1762 get_device_resources(dev, &iommu, &domain, &devid);
1763
1764 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001765 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001766 return (dma_addr_t)paddr;
1767
Joerg Roedel5b28df62008-12-02 17:49:42 +01001768 if (!dma_ops_domain(domain))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001769 return DMA_ERROR_CODE;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001770
Joerg Roedel4da70b92008-06-26 21:28:01 +02001771 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001772 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1773 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001774 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001775 goto out;
1776
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001777 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001778
1779out:
1780 spin_unlock_irqrestore(&domain->lock, flags);
1781
1782 return addr;
1783}
1784
Joerg Roedel431b2a22008-07-11 17:14:22 +02001785/*
1786 * The exported unmap_single function for dma_ops.
1787 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001788static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1789 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001790{
1791 unsigned long flags;
1792 struct amd_iommu *iommu;
1793 struct protection_domain *domain;
1794 u16 devid;
1795
Joerg Roedel146a6912008-12-12 15:07:12 +01001796 INC_STATS_COUNTER(cnt_unmap_single);
1797
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001798 if (!check_device(dev) ||
1799 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001800 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001801 return;
1802
Joerg Roedel5b28df62008-12-02 17:49:42 +01001803 if (!dma_ops_domain(domain))
1804 return;
1805
Joerg Roedel4da70b92008-06-26 21:28:01 +02001806 spin_lock_irqsave(&domain->lock, flags);
1807
1808 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1809
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001810 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001811
1812 spin_unlock_irqrestore(&domain->lock, flags);
1813}
1814
Joerg Roedel431b2a22008-07-11 17:14:22 +02001815/*
1816 * This is a special map_sg function which is used if we should map a
1817 * device which is not handled by an AMD IOMMU in the system.
1818 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001819static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1820 int nelems, int dir)
1821{
1822 struct scatterlist *s;
1823 int i;
1824
1825 for_each_sg(sglist, s, nelems, i) {
1826 s->dma_address = (dma_addr_t)sg_phys(s);
1827 s->dma_length = s->length;
1828 }
1829
1830 return nelems;
1831}
1832
Joerg Roedel431b2a22008-07-11 17:14:22 +02001833/*
1834 * The exported map_sg function for dma_ops (handles scatter-gather
1835 * lists).
1836 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001837static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001838 int nelems, enum dma_data_direction dir,
1839 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001840{
1841 unsigned long flags;
1842 struct amd_iommu *iommu;
1843 struct protection_domain *domain;
1844 u16 devid;
1845 int i;
1846 struct scatterlist *s;
1847 phys_addr_t paddr;
1848 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001849 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001850
Joerg Roedeld03f067a2008-12-12 15:09:48 +01001851 INC_STATS_COUNTER(cnt_map_sg);
1852
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001853 if (!check_device(dev))
1854 return 0;
1855
Joerg Roedel832a90c2008-09-18 15:54:23 +02001856 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001857
1858 get_device_resources(dev, &iommu, &domain, &devid);
1859
1860 if (!iommu || !domain)
1861 return map_sg_no_iommu(dev, sglist, nelems, dir);
1862
Joerg Roedel5b28df62008-12-02 17:49:42 +01001863 if (!dma_ops_domain(domain))
1864 return 0;
1865
Joerg Roedel65b050a2008-06-26 21:28:02 +02001866 spin_lock_irqsave(&domain->lock, flags);
1867
1868 for_each_sg(sglist, s, nelems, i) {
1869 paddr = sg_phys(s);
1870
1871 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001872 paddr, s->length, dir, false,
1873 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001874
1875 if (s->dma_address) {
1876 s->dma_length = s->length;
1877 mapped_elems++;
1878 } else
1879 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001880 }
1881
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001882 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001883
1884out:
1885 spin_unlock_irqrestore(&domain->lock, flags);
1886
1887 return mapped_elems;
1888unmap:
1889 for_each_sg(sglist, s, mapped_elems, i) {
1890 if (s->dma_address)
1891 __unmap_single(iommu, domain->priv, s->dma_address,
1892 s->dma_length, dir);
1893 s->dma_address = s->dma_length = 0;
1894 }
1895
1896 mapped_elems = 0;
1897
1898 goto out;
1899}
1900
Joerg Roedel431b2a22008-07-11 17:14:22 +02001901/*
1902 * The exported map_sg function for dma_ops (handles scatter-gather
1903 * lists).
1904 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001905static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001906 int nelems, enum dma_data_direction dir,
1907 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001908{
1909 unsigned long flags;
1910 struct amd_iommu *iommu;
1911 struct protection_domain *domain;
1912 struct scatterlist *s;
1913 u16 devid;
1914 int i;
1915
Joerg Roedel55877a62008-12-12 15:12:14 +01001916 INC_STATS_COUNTER(cnt_unmap_sg);
1917
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001918 if (!check_device(dev) ||
1919 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001920 return;
1921
Joerg Roedel5b28df62008-12-02 17:49:42 +01001922 if (!dma_ops_domain(domain))
1923 return;
1924
Joerg Roedel65b050a2008-06-26 21:28:02 +02001925 spin_lock_irqsave(&domain->lock, flags);
1926
1927 for_each_sg(sglist, s, nelems, i) {
1928 __unmap_single(iommu, domain->priv, s->dma_address,
1929 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001930 s->dma_address = s->dma_length = 0;
1931 }
1932
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001933 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001934
1935 spin_unlock_irqrestore(&domain->lock, flags);
1936}
1937
Joerg Roedel431b2a22008-07-11 17:14:22 +02001938/*
1939 * The exported alloc_coherent function for dma_ops.
1940 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001941static void *alloc_coherent(struct device *dev, size_t size,
1942 dma_addr_t *dma_addr, gfp_t flag)
1943{
1944 unsigned long flags;
1945 void *virt_addr;
1946 struct amd_iommu *iommu;
1947 struct protection_domain *domain;
1948 u16 devid;
1949 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001950 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001951
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001952 INC_STATS_COUNTER(cnt_alloc_coherent);
1953
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001954 if (!check_device(dev))
1955 return NULL;
1956
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001957 if (!get_device_resources(dev, &iommu, &domain, &devid))
1958 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1959
Joerg Roedelc97ac532008-09-11 10:59:15 +02001960 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001961 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1962 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301963 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001964
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001965 paddr = virt_to_phys(virt_addr);
1966
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001967 if (!iommu || !domain) {
1968 *dma_addr = (dma_addr_t)paddr;
1969 return virt_addr;
1970 }
1971
Joerg Roedel5b28df62008-12-02 17:49:42 +01001972 if (!dma_ops_domain(domain))
1973 goto out_free;
1974
Joerg Roedel832a90c2008-09-18 15:54:23 +02001975 if (!dma_mask)
1976 dma_mask = *dev->dma_mask;
1977
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001978 spin_lock_irqsave(&domain->lock, flags);
1979
1980 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001981 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001982
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001983 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02001984 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01001985 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02001986 }
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001987
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001988 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001989
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001990 spin_unlock_irqrestore(&domain->lock, flags);
1991
1992 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001993
1994out_free:
1995
1996 free_pages((unsigned long)virt_addr, get_order(size));
1997
1998 return NULL;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001999}
2000
Joerg Roedel431b2a22008-07-11 17:14:22 +02002001/*
2002 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002003 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002004static void free_coherent(struct device *dev, size_t size,
2005 void *virt_addr, dma_addr_t dma_addr)
2006{
2007 unsigned long flags;
2008 struct amd_iommu *iommu;
2009 struct protection_domain *domain;
2010 u16 devid;
2011
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002012 INC_STATS_COUNTER(cnt_free_coherent);
2013
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002014 if (!check_device(dev))
2015 return;
2016
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002017 get_device_resources(dev, &iommu, &domain, &devid);
2018
2019 if (!iommu || !domain)
2020 goto free_mem;
2021
Joerg Roedel5b28df62008-12-02 17:49:42 +01002022 if (!dma_ops_domain(domain))
2023 goto free_mem;
2024
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002025 spin_lock_irqsave(&domain->lock, flags);
2026
2027 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002028
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002029 iommu_flush_complete(domain);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02002030
2031 spin_unlock_irqrestore(&domain->lock, flags);
2032
2033free_mem:
2034 free_pages((unsigned long)virt_addr, get_order(size));
2035}
2036
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002037/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002038 * This function is called by the DMA layer to find out if we can handle a
2039 * particular device. It is part of the dma_ops.
2040 */
2041static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2042{
2043 u16 bdf;
2044 struct pci_dev *pcidev;
2045
2046 /* No device or no PCI device */
2047 if (!dev || dev->bus != &pci_bus_type)
2048 return 0;
2049
2050 pcidev = to_pci_dev(dev);
2051
2052 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
2053
2054 /* Out of our scope? */
2055 if (bdf > amd_iommu_last_bdf)
2056 return 0;
2057
2058 return 1;
2059}
2060
2061/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002062 * The function for pre-allocating protection domains.
2063 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002064 * If the driver core informs the DMA layer if a driver grabs a device
2065 * we don't need to preallocate the protection domains anymore.
2066 * For now we have to.
2067 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05302068static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002069{
2070 struct pci_dev *dev = NULL;
2071 struct dma_ops_domain *dma_dom;
2072 struct amd_iommu *iommu;
Joerg Roedelbe831292009-11-23 12:50:00 +01002073 u16 devid, __devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002074
2075 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedelbe831292009-11-23 12:50:00 +01002076 __devid = devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02002077 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002078 continue;
2079 devid = amd_iommu_alias_table[devid];
2080 if (domain_for_device(devid))
2081 continue;
2082 iommu = amd_iommu_rlookup_table[devid];
2083 if (!iommu)
2084 continue;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002085 dma_dom = dma_ops_domain_alloc(iommu);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002086 if (!dma_dom)
2087 continue;
2088 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02002089 dma_dom->target_dev = devid;
2090
Joerg Roedelbe831292009-11-23 12:50:00 +01002091 attach_device(iommu, &dma_dom->domain, devid);
2092 if (__devid != devid)
2093 attach_device(iommu, &dma_dom->domain, __devid);
2094
Joerg Roedelbd60b732008-09-11 10:24:48 +02002095 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002096 }
2097}
2098
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002099static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002100 .alloc_coherent = alloc_coherent,
2101 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002102 .map_page = map_page,
2103 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002104 .map_sg = map_sg,
2105 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002106 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002107};
2108
Joerg Roedel431b2a22008-07-11 17:14:22 +02002109/*
2110 * The function which clues the AMD IOMMU driver into dma_ops.
2111 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002112int __init amd_iommu_init_dma_ops(void)
2113{
2114 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002115 int ret;
2116
Joerg Roedel431b2a22008-07-11 17:14:22 +02002117 /*
2118 * first allocate a default protection domain for every IOMMU we
2119 * found in the system. Devices not assigned to any other
2120 * protection domain will be assigned to the default one.
2121 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02002122 for_each_iommu(iommu) {
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002123 iommu->default_dom = dma_ops_domain_alloc(iommu);
Joerg Roedel6631ee92008-06-26 21:28:05 +02002124 if (iommu->default_dom == NULL)
2125 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01002126 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002127 ret = iommu_init_unity_mappings(iommu);
2128 if (ret)
2129 goto free_domains;
2130 }
2131
Joerg Roedel431b2a22008-07-11 17:14:22 +02002132 /*
2133 * If device isolation is enabled, pre-allocate the protection
2134 * domains for each device.
2135 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002136 if (amd_iommu_isolate)
2137 prealloc_protection_domains();
2138
2139 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002140 swiotlb = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002141#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02002142 gart_iommu_aperture_disabled = 1;
2143 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002144#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02002145
Joerg Roedel431b2a22008-07-11 17:14:22 +02002146 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002147 dma_ops = &amd_iommu_dma_ops;
2148
Joerg Roedel26961ef2008-12-03 17:00:17 +01002149 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01002150
Joerg Roedele275a2a2008-12-10 18:27:25 +01002151 bus_register_notifier(&pci_bus_type, &device_nb);
2152
Joerg Roedel7f265082008-12-12 13:50:21 +01002153 amd_iommu_stats_init();
2154
Joerg Roedel6631ee92008-06-26 21:28:05 +02002155 return 0;
2156
2157free_domains:
2158
Joerg Roedel3bd22172009-05-04 15:06:20 +02002159 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002160 if (iommu->default_dom)
2161 dma_ops_domain_free(iommu->default_dom);
2162 }
2163
2164 return ret;
2165}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002166
2167/*****************************************************************************
2168 *
2169 * The following functions belong to the exported interface of AMD IOMMU
2170 *
2171 * This interface allows access to lower level functions of the IOMMU
2172 * like protection domain handling and assignement of devices to domains
2173 * which is not possible with the dma_ops interface.
2174 *
2175 *****************************************************************************/
2176
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002177static void cleanup_domain(struct protection_domain *domain)
2178{
2179 unsigned long flags;
2180 u16 devid;
2181
2182 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2183
2184 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2185 if (amd_iommu_pd_table[devid] == domain)
2186 __detach_device(domain, devid);
2187
2188 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2189}
2190
Joerg Roedel26508152009-08-26 16:52:40 +02002191static void protection_domain_free(struct protection_domain *domain)
2192{
2193 if (!domain)
2194 return;
2195
2196 if (domain->id)
2197 domain_id_free(domain->id);
2198
2199 kfree(domain);
2200}
2201
2202static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002203{
2204 struct protection_domain *domain;
2205
2206 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2207 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002208 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002209
2210 spin_lock_init(&domain->lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01002211 domain->id = domain_id_alloc();
2212 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02002213 goto out_err;
2214
2215 return domain;
2216
2217out_err:
2218 kfree(domain);
2219
2220 return NULL;
2221}
2222
2223static int amd_iommu_domain_init(struct iommu_domain *dom)
2224{
2225 struct protection_domain *domain;
2226
2227 domain = protection_domain_alloc();
2228 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01002229 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02002230
2231 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002232 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2233 if (!domain->pt_root)
2234 goto out_free;
2235
2236 dom->priv = domain;
2237
2238 return 0;
2239
2240out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02002241 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01002242
2243 return -ENOMEM;
2244}
2245
Joerg Roedel98383fc2008-12-02 18:34:12 +01002246static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2247{
2248 struct protection_domain *domain = dom->priv;
2249
2250 if (!domain)
2251 return;
2252
2253 if (domain->dev_cnt > 0)
2254 cleanup_domain(domain);
2255
2256 BUG_ON(domain->dev_cnt != 0);
2257
2258 free_pagetable(domain);
2259
2260 domain_id_free(domain->id);
2261
2262 kfree(domain);
2263
2264 dom->priv = NULL;
2265}
2266
Joerg Roedel684f2882008-12-08 12:07:44 +01002267static void amd_iommu_detach_device(struct iommu_domain *dom,
2268 struct device *dev)
2269{
2270 struct protection_domain *domain = dom->priv;
2271 struct amd_iommu *iommu;
2272 struct pci_dev *pdev;
2273 u16 devid;
2274
2275 if (dev->bus != &pci_bus_type)
2276 return;
2277
2278 pdev = to_pci_dev(dev);
2279
2280 devid = calc_devid(pdev->bus->number, pdev->devfn);
2281
2282 if (devid > 0)
2283 detach_device(domain, devid);
2284
2285 iommu = amd_iommu_rlookup_table[devid];
2286 if (!iommu)
2287 return;
2288
2289 iommu_queue_inv_dev_entry(iommu, devid);
2290 iommu_completion_wait(iommu);
2291}
2292
Joerg Roedel01106062008-12-02 19:34:11 +01002293static int amd_iommu_attach_device(struct iommu_domain *dom,
2294 struct device *dev)
2295{
2296 struct protection_domain *domain = dom->priv;
2297 struct protection_domain *old_domain;
2298 struct amd_iommu *iommu;
2299 struct pci_dev *pdev;
2300 u16 devid;
2301
2302 if (dev->bus != &pci_bus_type)
2303 return -EINVAL;
2304
2305 pdev = to_pci_dev(dev);
2306
2307 devid = calc_devid(pdev->bus->number, pdev->devfn);
2308
2309 if (devid >= amd_iommu_last_bdf ||
2310 devid != amd_iommu_alias_table[devid])
2311 return -EINVAL;
2312
2313 iommu = amd_iommu_rlookup_table[devid];
2314 if (!iommu)
2315 return -EINVAL;
2316
2317 old_domain = domain_for_device(devid);
2318 if (old_domain)
Joerg Roedel71ff3bc2009-06-08 13:47:33 -07002319 detach_device(old_domain, devid);
Joerg Roedel01106062008-12-02 19:34:11 +01002320
2321 attach_device(iommu, domain, devid);
2322
2323 iommu_completion_wait(iommu);
2324
2325 return 0;
2326}
2327
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002328static int amd_iommu_map_range(struct iommu_domain *dom,
2329 unsigned long iova, phys_addr_t paddr,
2330 size_t size, int iommu_prot)
2331{
2332 struct protection_domain *domain = dom->priv;
2333 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2334 int prot = 0;
2335 int ret;
2336
2337 if (iommu_prot & IOMMU_READ)
2338 prot |= IOMMU_PROT_IR;
2339 if (iommu_prot & IOMMU_WRITE)
2340 prot |= IOMMU_PROT_IW;
2341
2342 iova &= PAGE_MASK;
2343 paddr &= PAGE_MASK;
2344
2345 for (i = 0; i < npages; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002346 ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002347 if (ret)
2348 return ret;
2349
2350 iova += PAGE_SIZE;
2351 paddr += PAGE_SIZE;
2352 }
2353
2354 return 0;
2355}
2356
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002357static void amd_iommu_unmap_range(struct iommu_domain *dom,
2358 unsigned long iova, size_t size)
2359{
2360
2361 struct protection_domain *domain = dom->priv;
2362 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2363
2364 iova &= PAGE_MASK;
2365
2366 for (i = 0; i < npages; ++i) {
Joerg Roedela6b256b2009-09-03 12:21:31 +02002367 iommu_unmap_page(domain, iova, PM_MAP_4k);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002368 iova += PAGE_SIZE;
2369 }
2370
2371 iommu_flush_domain(domain->id);
2372}
2373
Joerg Roedel645c4c82008-12-02 20:05:50 +01002374static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2375 unsigned long iova)
2376{
2377 struct protection_domain *domain = dom->priv;
2378 unsigned long offset = iova & ~PAGE_MASK;
2379 phys_addr_t paddr;
2380 u64 *pte;
2381
Joerg Roedela6b256b2009-09-03 12:21:31 +02002382 pte = fetch_pte(domain, iova, PM_MAP_4k);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002383
Joerg Roedela6d41a42009-09-02 17:08:55 +02002384 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002385 return 0;
2386
2387 paddr = *pte & IOMMU_PAGE_MASK;
2388 paddr |= offset;
2389
2390 return paddr;
2391}
2392
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002393static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2394 unsigned long cap)
2395{
2396 return 0;
2397}
2398
Joerg Roedel26961ef2008-12-03 17:00:17 +01002399static struct iommu_ops amd_iommu_ops = {
2400 .domain_init = amd_iommu_domain_init,
2401 .domain_destroy = amd_iommu_domain_destroy,
2402 .attach_dev = amd_iommu_attach_device,
2403 .detach_dev = amd_iommu_detach_device,
2404 .map = amd_iommu_map_range,
2405 .unmap = amd_iommu_unmap_range,
2406 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002407 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002408};
2409
Joerg Roedel0feae532009-08-26 15:26:30 +02002410/*****************************************************************************
2411 *
2412 * The next functions do a basic initialization of IOMMU for pass through
2413 * mode
2414 *
2415 * In passthrough mode the IOMMU is initialized and enabled but not used for
2416 * DMA-API translation.
2417 *
2418 *****************************************************************************/
2419
2420int __init amd_iommu_init_passthrough(void)
2421{
2422 struct pci_dev *dev = NULL;
2423 u16 devid, devid2;
2424
2425 /* allocate passthroug domain */
2426 pt_domain = protection_domain_alloc();
2427 if (!pt_domain)
2428 return -ENOMEM;
2429
2430 pt_domain->mode |= PAGE_MODE_NONE;
2431
2432 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2433 struct amd_iommu *iommu;
2434
2435 devid = calc_devid(dev->bus->number, dev->devfn);
2436 if (devid > amd_iommu_last_bdf)
2437 continue;
2438
2439 devid2 = amd_iommu_alias_table[devid];
2440
2441 iommu = amd_iommu_rlookup_table[devid2];
2442 if (!iommu)
2443 continue;
2444
2445 __attach_device(iommu, pt_domain, devid);
2446 __attach_device(iommu, pt_domain, devid2);
2447 }
2448
2449 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2450
2451 return 0;
2452}