blob: 460525841a27e57345f44e16f828970f06c5bd42 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/include/linux/mtd/nand.h
3 *
4 * Copyright (c) 2000 David Woodhouse <dwmw2@mvhi.com>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
7 *
Vitaly Wool962034f2005-09-15 14:58:53 +01008 * $Id: nand.h,v 1.74 2005/09/15 13:58:50 vwool Exp $
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020014 * Info:
15 * Contains standard defines and IDs for NAND flash devices
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020017 * Changelog:
18 * See git changelog.
Linus Torvalds1da177e2005-04-16 15:20:36 -070019 */
20#ifndef __LINUX_MTD_NAND_H
21#define __LINUX_MTD_NAND_H
22
23#include <linux/config.h>
24#include <linux/wait.h>
25#include <linux/spinlock.h>
26#include <linux/mtd/mtd.h>
27
28struct mtd_info;
29/* Scan and identify a NAND device */
30extern int nand_scan (struct mtd_info *mtd, int max_chips);
31/* Free resources held by the NAND device */
32extern void nand_release (struct mtd_info *mtd);
33
34/* Read raw data from the device without ECC */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020035extern int nand_read_raw (struct mtd_info *mtd, uint8_t *buf, loff_t from,
36 size_t len, size_t ooblen);
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
38
39/* The maximum number of NAND chips in an array */
40#define NAND_MAX_CHIPS 8
41
42/* This constant declares the max. oobsize / page, which
43 * is supported now. If you add a chip with bigger oobsize/page
44 * adjust this accordingly.
45 */
46#define NAND_MAX_OOBSIZE 64
47
48/*
49 * Constants for hardware specific CLE/ALE/NCE function
50*/
51/* Select the chip by setting nCE to low */
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +020052#define NAND_CTL_SETNCE 1
Linus Torvalds1da177e2005-04-16 15:20:36 -070053/* Deselect the chip by setting nCE to high */
54#define NAND_CTL_CLRNCE 2
55/* Select the command latch by setting CLE to high */
56#define NAND_CTL_SETCLE 3
57/* Deselect the command latch by setting CLE to low */
58#define NAND_CTL_CLRCLE 4
59/* Select the address latch by setting ALE to high */
60#define NAND_CTL_SETALE 5
61/* Deselect the address latch by setting ALE to low */
62#define NAND_CTL_CLRALE 6
63/* Set write protection by setting WP to high. Not used! */
64#define NAND_CTL_SETWP 7
65/* Clear write protection by setting WP to low. Not used! */
66#define NAND_CTL_CLRWP 8
67
68/*
69 * Standard NAND flash commands
70 */
71#define NAND_CMD_READ0 0
72#define NAND_CMD_READ1 1
73#define NAND_CMD_PAGEPROG 0x10
74#define NAND_CMD_READOOB 0x50
75#define NAND_CMD_ERASE1 0x60
76#define NAND_CMD_STATUS 0x70
77#define NAND_CMD_STATUS_MULTI 0x71
78#define NAND_CMD_SEQIN 0x80
79#define NAND_CMD_READID 0x90
80#define NAND_CMD_ERASE2 0xd0
81#define NAND_CMD_RESET 0xff
82
83/* Extended commands for large page devices */
84#define NAND_CMD_READSTART 0x30
85#define NAND_CMD_CACHEDPROG 0x15
86
David A. Marlin28a48de2005-01-17 18:29:21 +000087/* Extended commands for AG-AND device */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +000088/*
89 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
David A. Marlin28a48de2005-01-17 18:29:21 +000090 * there is no way to distinguish that from NAND_CMD_READ0
91 * until the remaining sequence of commands has been completed
92 * so add a high order bit and mask it off in the command.
93 */
94#define NAND_CMD_DEPLETE1 0x100
95#define NAND_CMD_DEPLETE2 0x38
96#define NAND_CMD_STATUS_MULTI 0x71
97#define NAND_CMD_STATUS_ERROR 0x72
98/* multi-bank error status (banks 0-3) */
99#define NAND_CMD_STATUS_ERROR0 0x73
100#define NAND_CMD_STATUS_ERROR1 0x74
101#define NAND_CMD_STATUS_ERROR2 0x75
102#define NAND_CMD_STATUS_ERROR3 0x76
103#define NAND_CMD_STATUS_RESET 0x7f
104#define NAND_CMD_STATUS_CLEAR 0xff
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106/* Status bits */
107#define NAND_STATUS_FAIL 0x01
108#define NAND_STATUS_FAIL_N1 0x02
109#define NAND_STATUS_TRUE_READY 0x20
110#define NAND_STATUS_READY 0x40
111#define NAND_STATUS_WP 0x80
112
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000113/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 * Constants for ECC_MODES
115 */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200116typedef enum {
117 NAND_ECC_NONE,
118 NAND_ECC_SOFT,
119 NAND_ECC_HW,
120 NAND_ECC_HW_SYNDROME,
121} nand_ecc_modes_t;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
123/*
124 * Constants for Hardware ECC
David A. Marlin068e3c02005-01-24 03:07:46 +0000125 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/* Reset Hardware ECC for read */
127#define NAND_ECC_READ 0
128/* Reset Hardware ECC for write */
129#define NAND_ECC_WRITE 1
130/* Enable Hardware ECC before syndrom is read back from flash */
131#define NAND_ECC_READSYN 2
132
David A. Marlin068e3c02005-01-24 03:07:46 +0000133/* Bit mask for flags passed to do_nand_read_ecc */
134#define NAND_GET_DEVICE 0x80
135
136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137/* Option constants for bizarre disfunctionality and real
138* features
139*/
140/* Chip can not auto increment pages */
141#define NAND_NO_AUTOINCR 0x00000001
142/* Buswitdh is 16 bit */
143#define NAND_BUSWIDTH_16 0x00000002
144/* Device supports partial programming without padding */
145#define NAND_NO_PADDING 0x00000004
146/* Chip has cache program function */
147#define NAND_CACHEPRG 0x00000008
148/* Chip has copy back function */
149#define NAND_COPYBACK 0x00000010
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000150/* AND Chip which has 4 banks and a confusing page / block
Linus Torvalds1da177e2005-04-16 15:20:36 -0700151 * assignment. See Renesas datasheet for further information */
152#define NAND_IS_AND 0x00000020
153/* Chip has a array of 4 pages which can be read without
154 * additional ready /busy waits */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000155#define NAND_4PAGE_ARRAY 0x00000040
David A. Marlin28a48de2005-01-17 18:29:21 +0000156/* Chip requires that BBT is periodically rewritten to prevent
157 * bits from adjacent blocks from 'leaking' in altering data.
158 * This happens with the Renesas AG-AND chips, possibly others. */
159#define BBT_AUTO_REFRESH 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -0700160
161/* Options valid for Samsung large page devices */
162#define NAND_SAMSUNG_LP_OPTIONS \
163 (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
164
165/* Macros to identify the above */
166#define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
167#define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
168#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
169#define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
170
171/* Mask to zero out the chip options, which come from the id table */
172#define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
173
174/* Non chip related options */
175/* Use a flash based bad block table. This option is passed to the
176 * default bad block table function. */
177#define NAND_USE_FLASH_BBT 0x00010000
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000178/* The hw ecc generator provides a syndrome instead a ecc value on read
179 * This can only work if we have the ecc bytes directly behind the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 * data bytes. Applies for DOC and AG-AND Renesas HW Reed Solomon generators */
181#define NAND_HWECC_SYNDROME 0x00020000
Thomas Gleixner0040bf32005-02-09 12:20:00 +0000182/* This option skips the bbt scan during initialization. */
183#define NAND_SKIP_BBTSCAN 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185/* Options set by nand scan */
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200186/* Nand scan has allocated controller struct */
187#define NAND_CONTROLLER_ALLOC 0x20000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188/* Nand scan has allocated oob_buf */
189#define NAND_OOBBUF_ALLOC 0x40000000
190/* Nand scan has allocated data_buf */
191#define NAND_DATABUF_ALLOC 0x80000000
192
193
194/*
195 * nand_state_t - chip states
196 * Enumeration for NAND flash chip state
197 */
198typedef enum {
199 FL_READY,
200 FL_READING,
201 FL_WRITING,
202 FL_ERASING,
203 FL_SYNCING,
204 FL_CACHEDPRG,
Vitaly Wool962034f2005-09-15 14:58:53 +0100205 FL_PM_SUSPENDED,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206} nand_state_t;
207
208/* Keep gcc happy */
209struct nand_chip;
210
211/**
212 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independend devices
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000213 * @lock: protection lock
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 * @active: the mtd device which holds the controller currently
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100215 * @wq: wait queue to sleep on if a NAND operation is in progress
216 * used instead of the per chip wait queue when a hw controller is available
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 */
218struct nand_hw_control {
219 spinlock_t lock;
220 struct nand_chip *active;
Thomas Gleixner0dfc6242005-05-31 20:39:20 +0100221 wait_queue_head_t wq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222};
223
224/**
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200225 * struct nand_ecc_ctrl - Control structure for ecc
226 * @mode: ecc mode
227 * @steps: number of ecc steps per page
228 * @size: data bytes per ecc step
229 * @bytes: ecc bytes per step
230 * @hwctl: function to control hardware ecc generator. Must only
231 * be provided if an hardware ECC is available
232 * @calculate: function for ecc calculation or readback from ecc hardware
233 * @correct: function for ecc correction, matching to ecc generator (sw/hw)
234 */
235struct nand_ecc_ctrl {
236 nand_ecc_modes_t mode;
237 int steps;
238 int size;
239 int bytes;
240 int (*hwctl)(struct mtd_info *mtd, int mode);
241 int (*calculate)(struct mtd_info *mtd,
242 const uint8_t *dat,
243 uint8_t *ecc_code);
244 int (*correct)(struct mtd_info *mtd, uint8_t *dat,
245 uint8_t *read_ecc,
246 uint8_t *calc_ecc);
247};
248
249/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 * struct nand_chip - NAND Private Flash Chip Data
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000251 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
252 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253 * @read_byte: [REPLACEABLE] read one byte from the chip
254 * @write_byte: [REPLACEABLE] write one byte to the chip
255 * @read_word: [REPLACEABLE] read one word from the chip
256 * @write_word: [REPLACEABLE] write one word to the chip
257 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
258 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
259 * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
260 * @select_chip: [REPLACEABLE] select chip nr
261 * @block_bad: [REPLACEABLE] check, if the block is bad
262 * @block_markbad: [REPLACEABLE] mark the block bad
263 * @hwcontrol: [BOARDSPECIFIC] hardwarespecific function for accesing control-lines
264 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
265 * If set to NULL no access to ready/busy is available and the ready/busy information
266 * is read from the chip status register
267 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
268 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200269 * @ecc: [BOARDSPECIFIC] ecc control ctructure
Linus Torvalds1da177e2005-04-16 15:20:36 -0700270 * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
271 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 * @wq: [INTERN] wait queue to sleep on if a NAND operation is in progress
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200274 * @state: [INTERN] the current state of the NAND device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 * @page_shift: [INTERN] number of address bits in a page (column address bits)
276 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
277 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
278 * @chip_shift: [INTERN] number of address bits in one chip
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000279 * @data_buf: [INTERN] internal buffer for one page + oob
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 * @oob_buf: [INTERN] oob buffer for one eraseblock
281 * @oobdirty: [INTERN] indicates that oob_buf must be reinitialized
282 * @data_poi: [INTERN] pointer to a data buffer
283 * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
284 * special functionality. See the defines for further explanation
285 * @badblockpos: [INTERN] position of the bad block marker in the oob area
286 * @numchips: [INTERN] number of physical chips
287 * @chipsize: [INTERN] the size of one chip for multichip arrays
288 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
289 * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
290 * @autooob: [REPLACEABLE] the default (auto)placement scheme
291 * @bbt: [INTERN] bad block table pointer
292 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
293 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000294 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
Thomas Gleixnera36ed292006-05-23 11:37:03 +0200295 * @controller: [REPLACEABLE] a pointer to a hardware controller structure
296 * which is shared among multiple independend devices
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 * @priv: [OPTIONAL] pointer to private chip date
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000298 * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
David A. Marlin068e3c02005-01-24 03:07:46 +0000299 * (determine if errors are correctable)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 */
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302struct nand_chip {
303 void __iomem *IO_ADDR_R;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200304 void __iomem *IO_ADDR_W;
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000305
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200306 uint8_t (*read_byte)(struct mtd_info *mtd);
307 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 u16 (*read_word)(struct mtd_info *mtd);
309 void (*write_word)(struct mtd_info *mtd, u16 word);
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000310
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200311 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
312 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
313 int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 void (*select_chip)(struct mtd_info *mtd, int chip);
315 int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
316 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200317 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
318 int (*dev_ready)(struct mtd_info *mtd);
319 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
320 int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this, int state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 void (*erase_cmd)(struct mtd_info *mtd, int page);
322 int (*scan_bbt)(struct mtd_info *mtd);
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200323 struct nand_ecc_ctrl ecc;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200324 int chip_delay;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 wait_queue_head_t wq;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200326 nand_state_t state;
327 int page_shift;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 int phys_erase_shift;
329 int bbt_erase_shift;
330 int chip_shift;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200331 uint8_t *data_buf;
332 uint8_t *oob_buf;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333 int oobdirty;
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200334 uint8_t *data_poi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 unsigned int options;
336 int badblockpos;
337 int numchips;
338 unsigned long chipsize;
339 int pagemask;
340 int pagebuf;
341 struct nand_oobinfo *autooob;
342 uint8_t *bbt;
343 struct nand_bbt_descr *bbt_td;
344 struct nand_bbt_descr *bbt_md;
345 struct nand_bbt_descr *badblock_pattern;
346 struct nand_hw_control *controller;
347 void *priv;
David A. Marlin068e3c02005-01-24 03:07:46 +0000348 int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349};
350
351/*
352 * NAND Flash Manufacturer ID Codes
353 */
354#define NAND_MFR_TOSHIBA 0x98
355#define NAND_MFR_SAMSUNG 0xec
356#define NAND_MFR_FUJITSU 0x04
357#define NAND_MFR_NATIONAL 0x8f
358#define NAND_MFR_RENESAS 0x07
359#define NAND_MFR_STMICRO 0x20
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200360#define NAND_MFR_HYNIX 0xad
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361
362/**
363 * struct nand_flash_dev - NAND Flash Device ID Structure
364 *
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200365 * @name: Identify the device type
366 * @id: device ID code
367 * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000368 * If the pagesize is 0, then the real pagesize
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 * and the eraseize are determined from the
370 * extended id bytes in the chip
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200371 * @erasesize: Size of an erase block in the flash device.
372 * @chipsize: Total chipsize in Mega Bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 * @options: Bitfield to store chip relevant options
374 */
375struct nand_flash_dev {
376 char *name;
377 int id;
378 unsigned long pagesize;
379 unsigned long chipsize;
380 unsigned long erasesize;
381 unsigned long options;
382};
383
384/**
385 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
386 * @name: Manufacturer name
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200387 * @id: manufacturer ID code of device.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388*/
389struct nand_manufacturers {
390 int id;
391 char * name;
392};
393
394extern struct nand_flash_dev nand_flash_ids[];
395extern struct nand_manufacturers nand_manuf_ids[];
396
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000397/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 * struct nand_bbt_descr - bad block table descriptor
399 * @options: options for this descriptor
400 * @pages: the page(s) where we find the bbt, used with option BBT_ABSPAGE
401 * when bbt is searched, then we store the found bbts pages here.
402 * Its an array and supports up to 8 chips now
403 * @offs: offset of the pattern in the oob area of the page
404 * @veroffs: offset of the bbt version counter in the oob are of the page
405 * @version: version read from the bbt page during scan
406 * @len: length of the pattern, if 0 no pattern check is performed
407 * @maxblocks: maximum number of blocks to search for a bbt. This number of
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000408 * blocks is reserved at the end of the device where the tables are
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409 * written.
410 * @reserved_block_code: if non-0, this pattern denotes a reserved (rather than
411 * bad) block in the stored bbt
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000412 * @pattern: pattern to identify bad block table or factory marked good /
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 * bad blocks, can be NULL, if len = 0
414 *
Thomas Gleixner61ecfa82005-11-07 11:15:31 +0000415 * Descriptor for the bad block table marker and the descriptor for the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 * pattern which identifies good and bad blocks. The assumption is made
417 * that the pattern and the version count are always located in the oob area
418 * of the first block.
419 */
420struct nand_bbt_descr {
421 int options;
422 int pages[NAND_MAX_CHIPS];
423 int offs;
424 int veroffs;
425 uint8_t version[NAND_MAX_CHIPS];
426 int len;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200427 int maxblocks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 int reserved_block_code;
429 uint8_t *pattern;
430};
431
432/* Options for the bad block table descriptors */
433
434/* The number of bits used per block in the bbt on the device */
435#define NAND_BBT_NRBITS_MSK 0x0000000F
436#define NAND_BBT_1BIT 0x00000001
437#define NAND_BBT_2BIT 0x00000002
438#define NAND_BBT_4BIT 0x00000004
439#define NAND_BBT_8BIT 0x00000008
440/* The bad block table is in the last good block of the device */
441#define NAND_BBT_LASTBLOCK 0x00000010
442/* The bbt is at the given page, else we must scan for the bbt */
443#define NAND_BBT_ABSPAGE 0x00000020
444/* The bbt is at the given page, else we must scan for the bbt */
445#define NAND_BBT_SEARCH 0x00000040
446/* bbt is stored per chip on multichip devices */
447#define NAND_BBT_PERCHIP 0x00000080
448/* bbt has a version counter at offset veroffs */
449#define NAND_BBT_VERSION 0x00000100
450/* Create a bbt if none axists */
451#define NAND_BBT_CREATE 0x00000200
452/* Search good / bad pattern through all pages of a block */
453#define NAND_BBT_SCANALLPAGES 0x00000400
454/* Scan block empty during good / bad block scan */
455#define NAND_BBT_SCANEMPTY 0x00000800
456/* Write bbt if neccecary */
457#define NAND_BBT_WRITE 0x00001000
458/* Read and write back block contents when writing bbt */
459#define NAND_BBT_SAVECONTENT 0x00002000
460/* Search good / bad pattern on the first and the second page */
461#define NAND_BBT_SCAN2NDPAGE 0x00004000
462
463/* The maximum number of blocks to scan for a bbt */
464#define NAND_BBT_SCAN_MAXBLOCKS 4
465
466extern int nand_scan_bbt (struct mtd_info *mtd, struct nand_bbt_descr *bd);
467extern int nand_update_bbt (struct mtd_info *mtd, loff_t offs);
468extern int nand_default_bbt (struct mtd_info *mtd);
469extern int nand_isbad_bbt (struct mtd_info *mtd, loff_t offs, int allowbbt);
470extern int nand_erase_nand (struct mtd_info *mtd, struct erase_info *instr, int allowbbt);
David A. Marlin068e3c02005-01-24 03:07:46 +0000471extern int nand_do_read_ecc (struct mtd_info *mtd, loff_t from, size_t len,
Thomas Gleixner58dd8f2b2006-05-23 11:52:35 +0200472 size_t * retlen, uint8_t * buf, uint8_t * oob_buf,
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200473 struct nand_oobinfo *oobsel, int flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
475/*
476* Constants for oob configuration
477*/
478#define NAND_SMALL_BADBLOCK_POS 5
479#define NAND_LARGE_BADBLOCK_POS 0
480
Thomas Gleixner41796c22006-05-23 11:38:59 +0200481/**
482 * struct platform_nand_chip - chip level device structure
483 *
484 * @nr_chips: max. number of chips to scan for
485 * @chip_offs: chip number offset
486 * @nr_partitions: number of partitions pointed to be partitoons (or zero)
487 * @partitions: mtd partition list
488 * @chip_delay: R/B delay value in us
489 * @options: Option flags, e.g. 16bit buswidth
490 * @priv: hardware controller specific settings
491 */
492struct platform_nand_chip {
493 int nr_chips;
494 int chip_offset;
495 int nr_partitions;
496 struct mtd_partition *partitions;
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200497 int chip_delay;
Thomas Gleixner41796c22006-05-23 11:38:59 +0200498 unsigned int options;
499 void *priv;
500};
501
502/**
503 * struct platform_nand_ctrl - controller level device structure
504 *
505 * @hwcontrol: platform specific hardware control structure
506 * @dev_ready: platform specific function to read ready/busy pin
507 * @select_chip: platform specific chip select function
508 * @priv_data: private data to transport driver specific settings
509 *
510 * All fields are optional and depend on the hardware driver requirements
511 */
512struct platform_nand_ctrl {
Thomas Gleixner2c0a2be2006-05-23 11:50:56 +0200513 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
514 int (*dev_ready)(struct mtd_info *mtd);
Thomas Gleixner41796c22006-05-23 11:38:59 +0200515 void (*select_chip)(struct mtd_info *mtd, int chip);
516 void *priv;
517};
518
519/* Some helpers to access the data structures */
520static inline
521struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
522{
523 struct nand_chip *chip = mtd->priv;
524
525 return chip->priv;
526}
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528#endif /* __LINUX_MTD_NAND_H */