blob: a1a25ea7cc7e4bcbb85cba5548bcebdc84521ca3 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->graph.init = nv04_graph_init;
69 engine->graph.takedown = nv04_graph_takedown;
70 engine->graph.fifo_access = nv04_graph_fifo_access;
71 engine->graph.channel = nv04_graph_channel;
72 engine->graph.create_context = nv04_graph_create_context;
73 engine->graph.destroy_context = nv04_graph_destroy_context;
74 engine->graph.load_context = nv04_graph_load_context;
75 engine->graph.unload_context = nv04_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +100076 engine->graph.object_new = nv04_graph_object_new;
Ben Skeggs6ee73862009-12-11 19:24:15 +100077 engine->fifo.channels = 16;
78 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100079 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100080 engine->fifo.disable = nv04_fifo_disable;
81 engine->fifo.enable = nv04_fifo_enable;
82 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010083 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100084 engine->fifo.channel_id = nv04_fifo_channel_id;
85 engine->fifo.create_context = nv04_fifo_create_context;
86 engine->fifo.destroy_context = nv04_fifo_destroy_context;
87 engine->fifo.load_context = nv04_fifo_load_context;
88 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020089 engine->display.early_init = nv04_display_early_init;
90 engine->display.late_takedown = nv04_display_late_takedown;
91 engine->display.create = nv04_display_create;
92 engine->display.init = nv04_display_init;
93 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100094 engine->gpio.init = nouveau_stub_init;
95 engine->gpio.takedown = nouveau_stub_takedown;
96 engine->gpio.get = NULL;
97 engine->gpio.set = NULL;
98 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100099 engine->pm.clock_get = nv04_pm_clock_get;
100 engine->pm.clock_pre = nv04_pm_clock_pre;
101 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000102 engine->vram.init = nouveau_mem_detect;
103 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000104 break;
105 case 0x10:
106 engine->instmem.init = nv04_instmem_init;
107 engine->instmem.takedown = nv04_instmem_takedown;
108 engine->instmem.suspend = nv04_instmem_suspend;
109 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000110 engine->instmem.get = nv04_instmem_get;
111 engine->instmem.put = nv04_instmem_put;
112 engine->instmem.map = nv04_instmem_map;
113 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000114 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000115 engine->mc.init = nv04_mc_init;
116 engine->mc.takedown = nv04_mc_takedown;
117 engine->timer.init = nv04_timer_init;
118 engine->timer.read = nv04_timer_read;
119 engine->timer.takedown = nv04_timer_takedown;
120 engine->fb.init = nv10_fb_init;
121 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200122 engine->fb.init_tile_region = nv10_fb_init_tile_region;
123 engine->fb.set_tile_region = nv10_fb_set_tile_region;
124 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000125 engine->graph.init = nv10_graph_init;
126 engine->graph.takedown = nv10_graph_takedown;
127 engine->graph.channel = nv10_graph_channel;
128 engine->graph.create_context = nv10_graph_create_context;
129 engine->graph.destroy_context = nv10_graph_destroy_context;
130 engine->graph.fifo_access = nv04_graph_fifo_access;
131 engine->graph.load_context = nv10_graph_load_context;
132 engine->graph.unload_context = nv10_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000133 engine->graph.object_new = nv04_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200134 engine->graph.set_tile_region = nv10_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000135 engine->fifo.channels = 32;
136 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000137 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 engine->fifo.disable = nv04_fifo_disable;
139 engine->fifo.enable = nv04_fifo_enable;
140 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100141 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000142 engine->fifo.channel_id = nv10_fifo_channel_id;
143 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200144 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 engine->fifo.load_context = nv10_fifo_load_context;
146 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200147 engine->display.early_init = nv04_display_early_init;
148 engine->display.late_takedown = nv04_display_late_takedown;
149 engine->display.create = nv04_display_create;
150 engine->display.init = nv04_display_init;
151 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000152 engine->gpio.init = nouveau_stub_init;
153 engine->gpio.takedown = nouveau_stub_takedown;
154 engine->gpio.get = nv10_gpio_get;
155 engine->gpio.set = nv10_gpio_set;
156 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000157 engine->pm.clock_get = nv04_pm_clock_get;
158 engine->pm.clock_pre = nv04_pm_clock_pre;
159 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000160 engine->vram.init = nouveau_mem_detect;
161 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000162 break;
163 case 0x20:
164 engine->instmem.init = nv04_instmem_init;
165 engine->instmem.takedown = nv04_instmem_takedown;
166 engine->instmem.suspend = nv04_instmem_suspend;
167 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000168 engine->instmem.get = nv04_instmem_get;
169 engine->instmem.put = nv04_instmem_put;
170 engine->instmem.map = nv04_instmem_map;
171 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000172 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 engine->mc.init = nv04_mc_init;
174 engine->mc.takedown = nv04_mc_takedown;
175 engine->timer.init = nv04_timer_init;
176 engine->timer.read = nv04_timer_read;
177 engine->timer.takedown = nv04_timer_takedown;
178 engine->fb.init = nv10_fb_init;
179 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200180 engine->fb.init_tile_region = nv10_fb_init_tile_region;
181 engine->fb.set_tile_region = nv10_fb_set_tile_region;
182 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000183 engine->graph.init = nv20_graph_init;
184 engine->graph.takedown = nv20_graph_takedown;
185 engine->graph.channel = nv10_graph_channel;
186 engine->graph.create_context = nv20_graph_create_context;
187 engine->graph.destroy_context = nv20_graph_destroy_context;
188 engine->graph.fifo_access = nv04_graph_fifo_access;
189 engine->graph.load_context = nv20_graph_load_context;
190 engine->graph.unload_context = nv20_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000191 engine->graph.object_new = nv04_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200192 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193 engine->fifo.channels = 32;
194 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000195 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000196 engine->fifo.disable = nv04_fifo_disable;
197 engine->fifo.enable = nv04_fifo_enable;
198 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100199 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000200 engine->fifo.channel_id = nv10_fifo_channel_id;
201 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200202 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000203 engine->fifo.load_context = nv10_fifo_load_context;
204 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200205 engine->display.early_init = nv04_display_early_init;
206 engine->display.late_takedown = nv04_display_late_takedown;
207 engine->display.create = nv04_display_create;
208 engine->display.init = nv04_display_init;
209 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000210 engine->gpio.init = nouveau_stub_init;
211 engine->gpio.takedown = nouveau_stub_takedown;
212 engine->gpio.get = nv10_gpio_get;
213 engine->gpio.set = nv10_gpio_set;
214 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000215 engine->pm.clock_get = nv04_pm_clock_get;
216 engine->pm.clock_pre = nv04_pm_clock_pre;
217 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000218 engine->vram.init = nouveau_mem_detect;
219 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000220 break;
221 case 0x30:
222 engine->instmem.init = nv04_instmem_init;
223 engine->instmem.takedown = nv04_instmem_takedown;
224 engine->instmem.suspend = nv04_instmem_suspend;
225 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000226 engine->instmem.get = nv04_instmem_get;
227 engine->instmem.put = nv04_instmem_put;
228 engine->instmem.map = nv04_instmem_map;
229 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000230 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 engine->mc.init = nv04_mc_init;
232 engine->mc.takedown = nv04_mc_takedown;
233 engine->timer.init = nv04_timer_init;
234 engine->timer.read = nv04_timer_read;
235 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200236 engine->fb.init = nv30_fb_init;
237 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200238 engine->fb.init_tile_region = nv30_fb_init_tile_region;
239 engine->fb.set_tile_region = nv10_fb_set_tile_region;
240 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000241 engine->graph.init = nv30_graph_init;
242 engine->graph.takedown = nv20_graph_takedown;
243 engine->graph.fifo_access = nv04_graph_fifo_access;
244 engine->graph.channel = nv10_graph_channel;
245 engine->graph.create_context = nv20_graph_create_context;
246 engine->graph.destroy_context = nv20_graph_destroy_context;
247 engine->graph.load_context = nv20_graph_load_context;
248 engine->graph.unload_context = nv20_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000249 engine->graph.object_new = nv04_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200250 engine->graph.set_tile_region = nv20_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000251 engine->fifo.channels = 32;
252 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000253 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000254 engine->fifo.disable = nv04_fifo_disable;
255 engine->fifo.enable = nv04_fifo_enable;
256 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100257 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000258 engine->fifo.channel_id = nv10_fifo_channel_id;
259 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200260 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000261 engine->fifo.load_context = nv10_fifo_load_context;
262 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200263 engine->display.early_init = nv04_display_early_init;
264 engine->display.late_takedown = nv04_display_late_takedown;
265 engine->display.create = nv04_display_create;
266 engine->display.init = nv04_display_init;
267 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000268 engine->gpio.init = nouveau_stub_init;
269 engine->gpio.takedown = nouveau_stub_takedown;
270 engine->gpio.get = nv10_gpio_get;
271 engine->gpio.set = nv10_gpio_set;
272 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000273 engine->pm.clock_get = nv04_pm_clock_get;
274 engine->pm.clock_pre = nv04_pm_clock_pre;
275 engine->pm.clock_set = nv04_pm_clock_set;
276 engine->pm.voltage_get = nouveau_voltage_gpio_get;
277 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000278 engine->vram.init = nouveau_mem_detect;
279 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000280 break;
281 case 0x40:
282 case 0x60:
283 engine->instmem.init = nv04_instmem_init;
284 engine->instmem.takedown = nv04_instmem_takedown;
285 engine->instmem.suspend = nv04_instmem_suspend;
286 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000287 engine->instmem.get = nv04_instmem_get;
288 engine->instmem.put = nv04_instmem_put;
289 engine->instmem.map = nv04_instmem_map;
290 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000291 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000292 engine->mc.init = nv40_mc_init;
293 engine->mc.takedown = nv40_mc_takedown;
294 engine->timer.init = nv04_timer_init;
295 engine->timer.read = nv04_timer_read;
296 engine->timer.takedown = nv04_timer_takedown;
297 engine->fb.init = nv40_fb_init;
298 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200299 engine->fb.init_tile_region = nv30_fb_init_tile_region;
300 engine->fb.set_tile_region = nv40_fb_set_tile_region;
301 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000302 engine->graph.init = nv40_graph_init;
303 engine->graph.takedown = nv40_graph_takedown;
304 engine->graph.fifo_access = nv04_graph_fifo_access;
305 engine->graph.channel = nv40_graph_channel;
306 engine->graph.create_context = nv40_graph_create_context;
307 engine->graph.destroy_context = nv40_graph_destroy_context;
308 engine->graph.load_context = nv40_graph_load_context;
309 engine->graph.unload_context = nv40_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000310 engine->graph.object_new = nv40_graph_object_new;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200311 engine->graph.set_tile_region = nv40_graph_set_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000312 engine->fifo.channels = 32;
313 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000314 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 engine->fifo.disable = nv04_fifo_disable;
316 engine->fifo.enable = nv04_fifo_enable;
317 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100318 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 engine->fifo.channel_id = nv10_fifo_channel_id;
320 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200321 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 engine->fifo.load_context = nv40_fifo_load_context;
323 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200324 engine->display.early_init = nv04_display_early_init;
325 engine->display.late_takedown = nv04_display_late_takedown;
326 engine->display.create = nv04_display_create;
327 engine->display.init = nv04_display_init;
328 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000329 engine->gpio.init = nouveau_stub_init;
330 engine->gpio.takedown = nouveau_stub_takedown;
331 engine->gpio.get = nv10_gpio_get;
332 engine->gpio.set = nv10_gpio_set;
333 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000334 engine->pm.clock_get = nv04_pm_clock_get;
335 engine->pm.clock_pre = nv04_pm_clock_pre;
336 engine->pm.clock_set = nv04_pm_clock_set;
337 engine->pm.voltage_get = nouveau_voltage_gpio_get;
338 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200339 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000340 engine->vram.init = nouveau_mem_detect;
341 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000342 break;
343 case 0x50:
344 case 0x80: /* gotta love NVIDIA's consistency.. */
345 case 0x90:
346 case 0xA0:
347 engine->instmem.init = nv50_instmem_init;
348 engine->instmem.takedown = nv50_instmem_takedown;
349 engine->instmem.suspend = nv50_instmem_suspend;
350 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000351 engine->instmem.get = nv50_instmem_get;
352 engine->instmem.put = nv50_instmem_put;
353 engine->instmem.map = nv50_instmem_map;
354 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000355 if (dev_priv->chipset == 0x50)
356 engine->instmem.flush = nv50_instmem_flush;
357 else
358 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000359 engine->mc.init = nv50_mc_init;
360 engine->mc.takedown = nv50_mc_takedown;
361 engine->timer.init = nv04_timer_init;
362 engine->timer.read = nv04_timer_read;
363 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000364 engine->fb.init = nv50_fb_init;
365 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000366 engine->graph.init = nv50_graph_init;
367 engine->graph.takedown = nv50_graph_takedown;
368 engine->graph.fifo_access = nv50_graph_fifo_access;
369 engine->graph.channel = nv50_graph_channel;
370 engine->graph.create_context = nv50_graph_create_context;
371 engine->graph.destroy_context = nv50_graph_destroy_context;
372 engine->graph.load_context = nv50_graph_load_context;
373 engine->graph.unload_context = nv50_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000374 engine->graph.object_new = nv50_graph_object_new;
Ben Skeggs2b4cebe2011-03-29 09:56:14 +1000375 if (dev_priv->chipset == 0x50 ||
376 dev_priv->chipset == 0xac)
Ben Skeggs56ac7472010-10-22 10:26:24 +1000377 engine->graph.tlb_flush = nv50_graph_tlb_flush;
Ben Skeggs2b4cebe2011-03-29 09:56:14 +1000378 else
379 engine->graph.tlb_flush = nv84_graph_tlb_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000380 engine->fifo.channels = 128;
381 engine->fifo.init = nv50_fifo_init;
382 engine->fifo.takedown = nv50_fifo_takedown;
383 engine->fifo.disable = nv04_fifo_disable;
384 engine->fifo.enable = nv04_fifo_enable;
385 engine->fifo.reassign = nv04_fifo_reassign;
386 engine->fifo.channel_id = nv50_fifo_channel_id;
387 engine->fifo.create_context = nv50_fifo_create_context;
388 engine->fifo.destroy_context = nv50_fifo_destroy_context;
389 engine->fifo.load_context = nv50_fifo_load_context;
390 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000391 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200392 engine->display.early_init = nv50_display_early_init;
393 engine->display.late_takedown = nv50_display_late_takedown;
394 engine->display.create = nv50_display_create;
395 engine->display.init = nv50_display_init;
396 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000397 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000398 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000399 engine->gpio.get = nv50_gpio_get;
400 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000401 engine->gpio.irq_register = nv50_gpio_irq_register;
402 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000403 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000404 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000405 case 0x84:
406 case 0x86:
407 case 0x92:
408 case 0x94:
409 case 0x96:
410 case 0x98:
411 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000412 case 0xaa:
413 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000414 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000415 engine->pm.clock_get = nv50_pm_clock_get;
416 engine->pm.clock_pre = nv50_pm_clock_pre;
417 engine->pm.clock_set = nv50_pm_clock_set;
418 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000419 default:
420 engine->pm.clock_get = nva3_pm_clock_get;
421 engine->pm.clock_pre = nva3_pm_clock_pre;
422 engine->pm.clock_set = nva3_pm_clock_set;
423 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000424 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000425 engine->pm.voltage_get = nouveau_voltage_gpio_get;
426 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200427 if (dev_priv->chipset >= 0x84)
428 engine->pm.temp_get = nv84_temp_get;
429 else
430 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000431 engine->vram.init = nv50_vram_init;
432 engine->vram.get = nv50_vram_new;
433 engine->vram.put = nv50_vram_del;
434 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000435 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000436 case 0xC0:
437 engine->instmem.init = nvc0_instmem_init;
438 engine->instmem.takedown = nvc0_instmem_takedown;
439 engine->instmem.suspend = nvc0_instmem_suspend;
440 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000441 engine->instmem.get = nv50_instmem_get;
442 engine->instmem.put = nv50_instmem_put;
443 engine->instmem.map = nv50_instmem_map;
444 engine->instmem.unmap = nv50_instmem_unmap;
445 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000446 engine->mc.init = nv50_mc_init;
447 engine->mc.takedown = nv50_mc_takedown;
448 engine->timer.init = nv04_timer_init;
449 engine->timer.read = nv04_timer_read;
450 engine->timer.takedown = nv04_timer_takedown;
451 engine->fb.init = nvc0_fb_init;
452 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000453 engine->graph.init = nvc0_graph_init;
454 engine->graph.takedown = nvc0_graph_takedown;
455 engine->graph.fifo_access = nvc0_graph_fifo_access;
456 engine->graph.channel = nvc0_graph_channel;
457 engine->graph.create_context = nvc0_graph_create_context;
458 engine->graph.destroy_context = nvc0_graph_destroy_context;
459 engine->graph.load_context = nvc0_graph_load_context;
460 engine->graph.unload_context = nvc0_graph_unload_context;
Ben Skeggs4ea52f82011-03-31 13:44:16 +1000461 engine->graph.object_new = nvc0_graph_object_new;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000462 engine->fifo.channels = 128;
463 engine->fifo.init = nvc0_fifo_init;
464 engine->fifo.takedown = nvc0_fifo_takedown;
465 engine->fifo.disable = nvc0_fifo_disable;
466 engine->fifo.enable = nvc0_fifo_enable;
467 engine->fifo.reassign = nvc0_fifo_reassign;
468 engine->fifo.channel_id = nvc0_fifo_channel_id;
469 engine->fifo.create_context = nvc0_fifo_create_context;
470 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
471 engine->fifo.load_context = nvc0_fifo_load_context;
472 engine->fifo.unload_context = nvc0_fifo_unload_context;
473 engine->display.early_init = nv50_display_early_init;
474 engine->display.late_takedown = nv50_display_late_takedown;
475 engine->display.create = nv50_display_create;
476 engine->display.init = nv50_display_init;
477 engine->display.destroy = nv50_display_destroy;
478 engine->gpio.init = nv50_gpio_init;
479 engine->gpio.takedown = nouveau_stub_takedown;
480 engine->gpio.get = nv50_gpio_get;
481 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000482 engine->gpio.irq_register = nv50_gpio_irq_register;
483 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000484 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000485 engine->vram.init = nvc0_vram_init;
486 engine->vram.get = nvc0_vram_new;
487 engine->vram.put = nv50_vram_del;
488 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000489 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000490 default:
491 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
492 return 1;
493 }
494
495 return 0;
496}
497
498static unsigned int
499nouveau_vga_set_decode(void *priv, bool state)
500{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000501 struct drm_device *dev = priv;
502 struct drm_nouveau_private *dev_priv = dev->dev_private;
503
504 if (dev_priv->chipset >= 0x40)
505 nv_wr32(dev, 0x88054, state);
506 else
507 nv_wr32(dev, 0x1854, state);
508
Ben Skeggs6ee73862009-12-11 19:24:15 +1000509 if (state)
510 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
511 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
512 else
513 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
514}
515
Ben Skeggs0735f622009-12-16 14:28:55 +1000516static int
517nouveau_card_init_channel(struct drm_device *dev)
518{
519 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000520 int ret;
521
522 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000523 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000524 if (ret)
525 return ret;
526
Ben Skeggscff5c132010-10-06 16:16:59 +1000527 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000528 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000529}
530
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000531static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
532 enum vga_switcheroo_state state)
533{
Dave Airliefbf81762010-06-01 09:09:06 +1000534 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000535 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
536 if (state == VGA_SWITCHEROO_ON) {
537 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000538 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000539 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000540 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000541 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000542 } else {
543 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000544 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000545 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000546 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000547 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000548 }
549}
550
Dave Airlie8d608aa2010-12-07 08:57:57 +1000551static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
552{
553 struct drm_device *dev = pci_get_drvdata(pdev);
554 nouveau_fbcon_output_poll_changed(dev);
555}
556
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000557static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
558{
559 struct drm_device *dev = pci_get_drvdata(pdev);
560 bool can_switch;
561
562 spin_lock(&dev->count_lock);
563 can_switch = (dev->open_count == 0);
564 spin_unlock(&dev->count_lock);
565 return can_switch;
566}
567
Ben Skeggs6ee73862009-12-11 19:24:15 +1000568int
569nouveau_card_init(struct drm_device *dev)
570{
571 struct drm_nouveau_private *dev_priv = dev->dev_private;
572 struct nouveau_engine *engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000573 int ret, e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000574
Ben Skeggs6ee73862009-12-11 19:24:15 +1000575 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000576 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000577 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000578 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000579
580 /* Initialise internal driver API hooks */
581 ret = nouveau_init_engine_ptrs(dev);
582 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000583 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000584 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000585 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200586 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100587 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000588 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000589
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200590 /* Make the CRTCs and I2C buses accessible */
591 ret = engine->display.early_init(dev);
592 if (ret)
593 goto out;
594
Ben Skeggs6ee73862009-12-11 19:24:15 +1000595 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000596 ret = nouveau_bios_init(dev);
597 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200598 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000599
Ben Skeggs330c5982010-09-16 15:39:49 +1000600 nouveau_pm_init(dev);
601
Ben Skeggsfbd28952010-09-01 15:24:34 +1000602 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000603 if (ret)
604 goto out_bios;
605
Ben Skeggs6ee73862009-12-11 19:24:15 +1000606 ret = nouveau_gpuobj_init(dev);
607 if (ret)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000608 goto out_vram;
609
610 ret = engine->instmem.init(dev);
611 if (ret)
612 goto out_gpuobj;
613
614 ret = nouveau_mem_gart_init(dev);
615 if (ret)
616 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000617
618 /* PMC */
619 ret = engine->mc.init(dev);
620 if (ret)
Ben Skeggsfbd28952010-09-01 15:24:34 +1000621 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000622
Ben Skeggsee2e0132010-07-26 09:28:25 +1000623 /* PGPIO */
624 ret = engine->gpio.init(dev);
625 if (ret)
626 goto out_mc;
627
Ben Skeggs6ee73862009-12-11 19:24:15 +1000628 /* PTIMER */
629 ret = engine->timer.init(dev);
630 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000631 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000632
633 /* PFB */
634 ret = engine->fb.init(dev);
635 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000636 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000637
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000638 switch (dev_priv->chipset) {
639 case 0x84:
640 case 0x86:
641 case 0x92:
642 case 0x94:
643 case 0x96:
644 case 0xa0:
645 nv84_crypt_create(dev);
646 break;
647 }
648
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000649 if (nouveau_noaccel)
650 engine->graph.accel_blocked = true;
651 else {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000652 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
653 if (dev_priv->eng[e]) {
654 ret = dev_priv->eng[e]->init(dev, e);
655 if (ret)
656 goto out_engine;
657 }
658 }
659
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000660 /* PGRAPH */
661 ret = engine->graph.init(dev);
662 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000663 goto out_engine;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000664
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000665 /* PFIFO */
666 ret = engine->fifo.init(dev);
667 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000668 goto out_graph;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000669 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000670
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200671 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000672 if (ret)
673 goto out_fifo;
674
Francisco Jerez042206c2010-10-21 18:19:29 +0200675 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
676 if (ret)
677 goto out_vblank;
678
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000679 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000680 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200681 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000682
683 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
684
Ben Skeggs0735f622009-12-16 14:28:55 +1000685 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200686 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000687 if (ret)
688 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200689
690 ret = nouveau_card_init_channel(dev);
691 if (ret)
692 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000693 }
694
Ben Skeggscd0b0722010-06-01 15:56:22 +1000695 nouveau_fbcon_init(dev);
696 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000697 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000698
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200699out_fence:
700 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000701out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000702 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200703out_vblank:
704 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200705 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000706out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000707 if (!nouveau_noaccel)
708 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000709out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000710 if (!nouveau_noaccel)
711 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000712out_engine:
713 if (!nouveau_noaccel) {
714 for (e = e - 1; e >= 0; e--) {
715 dev_priv->eng[e]->fini(dev, e);
716 dev_priv->eng[e]->destroy(dev, e);
717 }
718 }
719
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000720 engine->fb.takedown(dev);
721out_timer:
722 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000723out_gpio:
724 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000725out_mc:
726 engine->mc.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000727out_gart:
728 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000729out_instmem:
730 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000731out_gpuobj:
732 nouveau_gpuobj_takedown(dev);
733out_vram:
734 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000735out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000736 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000737 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200738out_display_early:
739 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000740out:
741 vga_client_register(dev->pdev, NULL, NULL, NULL);
742 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000743}
744
745static void nouveau_card_takedown(struct drm_device *dev)
746{
747 struct drm_nouveau_private *dev_priv = dev->dev_private;
748 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000749 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000750
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200751 if (!engine->graph.accel_blocked) {
752 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200753 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000754 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000755
756 if (!nouveau_noaccel) {
757 engine->fifo.takedown(dev);
758 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000759 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
760 if (dev_priv->eng[e]) {
761 dev_priv->eng[e]->fini(dev, e);
762 dev_priv->eng[e]->destroy(dev,e );
763 }
764 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000765 }
766 engine->fb.takedown(dev);
767 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000768 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000769 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200770 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000771
772 mutex_lock(&dev->struct_mutex);
773 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
774 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
775 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000776 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000777
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000778 engine->instmem.takedown(dev);
Ben Skeggsfbd28952010-09-01 15:24:34 +1000779 nouveau_gpuobj_takedown(dev);
780 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000781
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000782 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200783 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000784
Ben Skeggs330c5982010-09-16 15:39:49 +1000785 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000786 nouveau_bios_takedown(dev);
787
788 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000789}
790
791/* here a client dies, release the stuff that was allocated for its
792 * file_priv */
793void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
794{
795 nouveau_channel_cleanup(dev, file_priv);
796}
797
798/* first module load, setup the mmio/fb mapping */
799/* KMS: we need mmio at load time, not when the first drm client opens. */
800int nouveau_firstopen(struct drm_device *dev)
801{
802 return 0;
803}
804
805/* if we have an OF card, copy vbios to RAMIN */
806static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
807{
808#if defined(__powerpc__)
809 int size, i;
810 const uint32_t *bios;
811 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
812 if (!dn) {
813 NV_INFO(dev, "Unable to get the OF node\n");
814 return;
815 }
816
817 bios = of_get_property(dn, "NVDA,BMP", &size);
818 if (bios) {
819 for (i = 0; i < size; i += 4)
820 nv_wi32(dev, i, bios[i/4]);
821 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
822 } else {
823 NV_INFO(dev, "Unable to get the OF bios\n");
824 }
825#endif
826}
827
Marcin Slusarz06415c52010-05-16 17:29:56 +0200828static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
829{
830 struct pci_dev *pdev = dev->pdev;
831 struct apertures_struct *aper = alloc_apertures(3);
832 if (!aper)
833 return NULL;
834
835 aper->ranges[0].base = pci_resource_start(pdev, 1);
836 aper->ranges[0].size = pci_resource_len(pdev, 1);
837 aper->count = 1;
838
839 if (pci_resource_len(pdev, 2)) {
840 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
841 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
842 aper->count++;
843 }
844
845 if (pci_resource_len(pdev, 3)) {
846 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
847 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
848 aper->count++;
849 }
850
851 return aper;
852}
853
854static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
855{
856 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200857 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200858 dev_priv->apertures = nouveau_get_apertures(dev);
859 if (!dev_priv->apertures)
860 return -ENOMEM;
861
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200862#ifdef CONFIG_X86
863 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
864#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000865
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200866 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200867 return 0;
868}
869
Ben Skeggs6ee73862009-12-11 19:24:15 +1000870int nouveau_load(struct drm_device *dev, unsigned long flags)
871{
872 struct drm_nouveau_private *dev_priv;
873 uint32_t reg0;
874 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000875 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000876
877 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200878 if (!dev_priv) {
879 ret = -ENOMEM;
880 goto err_out;
881 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000882 dev->dev_private = dev_priv;
883 dev_priv->dev = dev;
884
885 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000886
887 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
888 dev->pci_vendor, dev->pci_device, dev->pdev->class);
889
Ben Skeggs6ee73862009-12-11 19:24:15 +1000890 /* resource 0 is mmio regs */
891 /* resource 1 is linear FB */
892 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
893 /* resource 6 is bios */
894
895 /* map the mmio regs */
896 mmio_start_offs = pci_resource_start(dev->pdev, 0);
897 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
898 if (!dev_priv->mmio) {
899 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
900 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200901 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100902 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000903 }
904 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
905 (unsigned long long)mmio_start_offs);
906
907#ifdef __BIG_ENDIAN
908 /* Put the card in BE mode if it's not */
909 if (nv_rd32(dev, NV03_PMC_BOOT_1))
910 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
911
912 DRM_MEMORYBARRIER();
913#endif
914
915 /* Time to determine the card architecture */
916 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200917 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000918
919 /* We're dealing with >=NV10 */
920 if ((reg0 & 0x0f000000) > 0) {
921 /* Bit 27-20 contain the architecture in hex */
922 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200923 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000924 /* NV04 or NV05 */
925 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000926 if (reg0 & 0x00f00000)
927 dev_priv->chipset = 0x05;
928 else
929 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000930 } else
931 dev_priv->chipset = 0xff;
932
933 switch (dev_priv->chipset & 0xf0) {
934 case 0x00:
935 case 0x10:
936 case 0x20:
937 case 0x30:
938 dev_priv->card_type = dev_priv->chipset & 0xf0;
939 break;
940 case 0x40:
941 case 0x60:
942 dev_priv->card_type = NV_40;
943 break;
944 case 0x50:
945 case 0x80:
946 case 0x90:
947 case 0xa0:
948 dev_priv->card_type = NV_50;
949 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000950 case 0xc0:
951 dev_priv->card_type = NV_C0;
952 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000953 default:
954 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200955 ret = -EINVAL;
956 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000957 }
958
959 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
960 dev_priv->card_type, reg0);
961
Ben Skeggscd0b0722010-06-01 15:56:22 +1000962 ret = nouveau_remove_conflicting_drivers(dev);
963 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200964 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200965
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300966 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000967 if (dev_priv->card_type >= NV_40) {
968 int ramin_bar = 2;
969 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
970 ramin_bar = 3;
971
972 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000973 dev_priv->ramin =
974 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000975 dev_priv->ramin_size);
976 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000977 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200978 ret = -ENOMEM;
979 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000980 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000981 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000982 dev_priv->ramin_size = 1 * 1024 * 1024;
983 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000984 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000985 if (!dev_priv->ramin) {
986 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200987 ret = -ENOMEM;
988 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000989 }
990 }
991
992 nouveau_OF_copy_vbios_to_ramin(dev);
993
994 /* Special flags */
995 if (dev->pci_device == 0x01a0)
996 dev_priv->flags |= NV_NFORCE;
997 else if (dev->pci_device == 0x01f0)
998 dev_priv->flags |= NV_NFORCE2;
999
1000 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001001 ret = nouveau_card_init(dev);
1002 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001003 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001004
1005 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001006
1007err_ramin:
1008 iounmap(dev_priv->ramin);
1009err_mmio:
1010 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001011err_priv:
1012 kfree(dev_priv);
1013 dev->dev_private = NULL;
1014err_out:
1015 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001016}
1017
Ben Skeggs6ee73862009-12-11 19:24:15 +10001018void nouveau_lastclose(struct drm_device *dev)
1019{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001020 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001021}
1022
1023int nouveau_unload(struct drm_device *dev)
1024{
1025 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001026 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001027
Ben Skeggscd0b0722010-06-01 15:56:22 +10001028 drm_kms_helper_poll_fini(dev);
1029 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001030 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001031 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001032
1033 iounmap(dev_priv->mmio);
1034 iounmap(dev_priv->ramin);
1035
1036 kfree(dev_priv);
1037 dev->dev_private = NULL;
1038 return 0;
1039}
1040
Ben Skeggs6ee73862009-12-11 19:24:15 +10001041int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1042 struct drm_file *file_priv)
1043{
1044 struct drm_nouveau_private *dev_priv = dev->dev_private;
1045 struct drm_nouveau_getparam *getparam = data;
1046
Ben Skeggs6ee73862009-12-11 19:24:15 +10001047 switch (getparam->param) {
1048 case NOUVEAU_GETPARAM_CHIPSET_ID:
1049 getparam->value = dev_priv->chipset;
1050 break;
1051 case NOUVEAU_GETPARAM_PCI_VENDOR:
1052 getparam->value = dev->pci_vendor;
1053 break;
1054 case NOUVEAU_GETPARAM_PCI_DEVICE:
1055 getparam->value = dev->pci_device;
1056 break;
1057 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001058 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001059 getparam->value = NV_AGP;
Dave Airlie8410ea32010-12-15 03:16:38 +10001060 else if (drm_pci_device_is_pcie(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001061 getparam->value = NV_PCIE;
1062 else
1063 getparam->value = NV_PCI;
1064 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001065 case NOUVEAU_GETPARAM_FB_SIZE:
1066 getparam->value = dev_priv->fb_available_size;
1067 break;
1068 case NOUVEAU_GETPARAM_AGP_SIZE:
1069 getparam->value = dev_priv->gart_info.aper_size;
1070 break;
1071 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001072 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001073 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001074 case NOUVEAU_GETPARAM_PTIMER_TIME:
1075 getparam->value = dev_priv->engine.timer.read(dev);
1076 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001077 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1078 getparam->value = 1;
1079 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001080 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001081 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001082 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001083 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1084 /* NV40 and NV50 versions are quite different, but register
1085 * address is the same. User is supposed to know the card
1086 * family anyway... */
1087 if (dev_priv->chipset >= 0x40) {
1088 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1089 break;
1090 }
1091 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001092 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001093 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001094 return -EINVAL;
1095 }
1096
1097 return 0;
1098}
1099
1100int
1101nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1102 struct drm_file *file_priv)
1103{
1104 struct drm_nouveau_setparam *setparam = data;
1105
Ben Skeggs6ee73862009-12-11 19:24:15 +10001106 switch (setparam->param) {
1107 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001108 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001109 return -EINVAL;
1110 }
1111
1112 return 0;
1113}
1114
1115/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001116bool
1117nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1118 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001119{
1120 struct drm_nouveau_private *dev_priv = dev->dev_private;
1121 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1122 uint64_t start = ptimer->read(dev);
1123
1124 do {
1125 if ((nv_rd32(dev, reg) & mask) == val)
1126 return true;
1127 } while (ptimer->read(dev) - start < timeout);
1128
1129 return false;
1130}
1131
Ben Skeggs12fb9522010-11-19 14:32:56 +10001132/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1133bool
1134nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1135 uint32_t reg, uint32_t mask, uint32_t val)
1136{
1137 struct drm_nouveau_private *dev_priv = dev->dev_private;
1138 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1139 uint64_t start = ptimer->read(dev);
1140
1141 do {
1142 if ((nv_rd32(dev, reg) & mask) != val)
1143 return true;
1144 } while (ptimer->read(dev) - start < timeout);
1145
1146 return false;
1147}
1148
Ben Skeggs6ee73862009-12-11 19:24:15 +10001149/* Waits for PGRAPH to go completely idle */
1150bool nouveau_wait_for_idle(struct drm_device *dev)
1151{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001152 struct drm_nouveau_private *dev_priv = dev->dev_private;
1153 uint32_t mask = ~0;
1154
1155 if (dev_priv->card_type == NV_40)
1156 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1157
1158 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001159 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1160 nv_rd32(dev, NV04_PGRAPH_STATUS));
1161 return false;
1162 }
1163
1164 return true;
1165}
1166