blob: 83c0a7dbfef3b5d874baf472e468091a9209d1d5 [file] [log] [blame]
Erich Chen1c57e862006-07-12 08:59:32 -07001/*
2*******************************************************************************
3** O.S : Linux
4** FILE NAME : arcmsr.h
NickCheng97b99122011-01-06 17:32:41 +08005** BY : Nick Cheng
Erich Chen1c57e862006-07-12 08:59:32 -07006** Description: SCSI RAID Device Driver for
7** ARECA RAID Host adapter
8*******************************************************************************
9** Copyright (C) 2002 - 2005, Areca Technology Corporation All rights reserved.
10**
11** Web site: www.areca.com.tw
Nick Cheng1a4f5502007-09-13 17:26:40 +080012** E-mail: support@areca.com.tw
Erich Chen1c57e862006-07-12 08:59:32 -070013**
14** This program is free software; you can redistribute it and/or modify
15** it under the terms of the GNU General Public License version 2 as
16** published by the Free Software Foundation.
17** This program is distributed in the hope that it will be useful,
18** but WITHOUT ANY WARRANTY; without even the implied warranty of
19** MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20** GNU General Public License for more details.
21*******************************************************************************
22** Redistribution and use in source and binary forms, with or without
23** modification, are permitted provided that the following conditions
24** are met:
25** 1. Redistributions of source code must retain the above copyright
26** notice, this list of conditions and the following disclaimer.
27** 2. Redistributions in binary form must reproduce the above copyright
28** notice, this list of conditions and the following disclaimer in the
29** documentation and/or other materials provided with the distribution.
30** 3. The name of the author may not be used to endorse or promote products
31** derived from this software without specific prior written permission.
32**
33** THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
34** IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
35** OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
36** IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
37** INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES(INCLUDING, BUT
38** NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
39** DATA, OR PROFITS; OR BUSINESS INTERRUPTION)HOWEVER CAUSED AND ON ANY
40** THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
41**(INCLUDING NEGLIGENCE OR OTHERWISE)ARISING IN ANY WAY OUT OF THE USE OF
42** THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
43*******************************************************************************
44*/
45#include <linux/interrupt.h>
Tony Jonesee959b02008-02-22 00:13:36 +010046struct device_attribute;
Nick Cheng1a4f5502007-09-13 17:26:40 +080047/*The limit of outstanding scsi command that firmware can handle*/
NickCheng97b99122011-01-06 17:32:41 +080048#ifdef CONFIG_XEN
49 #define ARCMSR_MAX_FREECCB_NUM 160
Ching Huang3df824a2014-08-19 14:29:41 +080050#define ARCMSR_MAX_OUTSTANDING_CMD 155
NickCheng97b99122011-01-06 17:32:41 +080051#else
52 #define ARCMSR_MAX_FREECCB_NUM 320
Ching Huang3df824a2014-08-19 14:29:41 +080053#define ARCMSR_MAX_OUTSTANDING_CMD 255
NickCheng97b99122011-01-06 17:32:41 +080054#endif
Ching Huang6b393722014-08-19 14:18:24 +080055#define ARCMSR_DRIVER_VERSION "v1.30.00.04-20140428"
Erich Chen1c57e862006-07-12 08:59:32 -070056#define ARCMSR_SCSI_INITIATOR_ID 255
57#define ARCMSR_MAX_XFER_SECTORS 512
Nick Cheng1a4f5502007-09-13 17:26:40 +080058#define ARCMSR_MAX_XFER_SECTORS_B 4096
Nick Chengae52e7f2010-06-18 15:39:12 +080059#define ARCMSR_MAX_XFER_SECTORS_C 304
Nick Cheng1a4f5502007-09-13 17:26:40 +080060#define ARCMSR_MAX_TARGETID 17
61#define ARCMSR_MAX_TARGETLUN 8
62#define ARCMSR_MAX_CMD_PERLUN ARCMSR_MAX_OUTSTANDING_CMD
63#define ARCMSR_MAX_QBUFFER 4096
Nick Chengae52e7f2010-06-18 15:39:12 +080064#define ARCMSR_DEFAULT_SG_ENTRIES 38
Nick Cheng1a4f5502007-09-13 17:26:40 +080065#define ARCMSR_MAX_HBB_POSTQUEUE 264
Nick Chengae52e7f2010-06-18 15:39:12 +080066#define ARCMSR_MAX_XFER_LEN 0x26000 /* 152K */
Nick Chengcdd3cb12010-07-13 20:03:04 +080067#define ARCMSR_CDB_SG_PAGE_LENGTH 256
Ching Huang1d1166e2014-08-19 14:23:31 +080068#define ARCMST_NUM_MSIX_VECTORS 4
Nick Chengae52e7f2010-06-18 15:39:12 +080069#ifndef PCI_DEVICE_ID_ARECA_1880
70#define PCI_DEVICE_ID_ARECA_1880 0x1880
71 #endif
Nick Cheng1a4f5502007-09-13 17:26:40 +080072/*
73**********************************************************************************
74**
75**********************************************************************************
76*/
77#define ARC_SUCCESS 0
78#define ARC_FAILURE 1
Erich Chen1c57e862006-07-12 08:59:32 -070079/*
80*******************************************************************************
81** split 64bits dma addressing
82*******************************************************************************
83*/
84#define dma_addr_hi32(addr) (uint32_t) ((addr>>16)>>16)
85#define dma_addr_lo32(addr) (uint32_t) (addr & 0xffffffff)
86/*
87*******************************************************************************
88** MESSAGE CONTROL CODE
89*******************************************************************************
90*/
91struct CMD_MESSAGE
92{
93 uint32_t HeaderLength;
94 uint8_t Signature[8];
95 uint32_t Timeout;
96 uint32_t ControlCode;
97 uint32_t ReturnCode;
98 uint32_t Length;
99};
100/*
101*******************************************************************************
102** IOP Message Transfer Data for user space
103*******************************************************************************
104*/
105struct CMD_MESSAGE_FIELD
106{
107 struct CMD_MESSAGE cmdmessage;
108 uint8_t messagedatabuffer[1032];
109};
110/* IOP message transfer */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800111#define ARCMSR_MESSAGE_FAIL 0x0001
Erich Chen1c57e862006-07-12 08:59:32 -0700112/* DeviceType */
113#define ARECA_SATA_RAID 0x90000000
114/* FunctionCode */
115#define FUNCTION_READ_RQBUFFER 0x0801
116#define FUNCTION_WRITE_WQBUFFER 0x0802
117#define FUNCTION_CLEAR_RQBUFFER 0x0803
118#define FUNCTION_CLEAR_WQBUFFER 0x0804
119#define FUNCTION_CLEAR_ALLQBUFFER 0x0805
120#define FUNCTION_RETURN_CODE_3F 0x0806
121#define FUNCTION_SAY_HELLO 0x0807
122#define FUNCTION_SAY_GOODBYE 0x0808
123#define FUNCTION_FLUSH_ADAPTER_CACHE 0x0809
Nick Cheng36b83de2010-05-17 11:22:42 +0800124#define FUNCTION_GET_FIRMWARE_STATUS 0x080A
125#define FUNCTION_HARDWARE_RESET 0x080B
Erich Chen1c57e862006-07-12 08:59:32 -0700126/* ARECA IO CONTROL CODE*/
127#define ARCMSR_MESSAGE_READ_RQBUFFER \
128 ARECA_SATA_RAID | FUNCTION_READ_RQBUFFER
129#define ARCMSR_MESSAGE_WRITE_WQBUFFER \
130 ARECA_SATA_RAID | FUNCTION_WRITE_WQBUFFER
131#define ARCMSR_MESSAGE_CLEAR_RQBUFFER \
132 ARECA_SATA_RAID | FUNCTION_CLEAR_RQBUFFER
133#define ARCMSR_MESSAGE_CLEAR_WQBUFFER \
134 ARECA_SATA_RAID | FUNCTION_CLEAR_WQBUFFER
135#define ARCMSR_MESSAGE_CLEAR_ALLQBUFFER \
136 ARECA_SATA_RAID | FUNCTION_CLEAR_ALLQBUFFER
137#define ARCMSR_MESSAGE_RETURN_CODE_3F \
138 ARECA_SATA_RAID | FUNCTION_RETURN_CODE_3F
139#define ARCMSR_MESSAGE_SAY_HELLO \
140 ARECA_SATA_RAID | FUNCTION_SAY_HELLO
141#define ARCMSR_MESSAGE_SAY_GOODBYE \
142 ARECA_SATA_RAID | FUNCTION_SAY_GOODBYE
143#define ARCMSR_MESSAGE_FLUSH_ADAPTER_CACHE \
144 ARECA_SATA_RAID | FUNCTION_FLUSH_ADAPTER_CACHE
145/* ARECA IOCTL ReturnCode */
Nick Chengcdd3cb12010-07-13 20:03:04 +0800146#define ARCMSR_MESSAGE_RETURNCODE_OK 0x00000001
147#define ARCMSR_MESSAGE_RETURNCODE_ERROR 0x00000006
148#define ARCMSR_MESSAGE_RETURNCODE_3F 0x0000003F
Nick Cheng36b83de2010-05-17 11:22:42 +0800149#define ARCMSR_MESSAGE_RETURNCODE_BUS_HANG_ON 0x00000088
Erich Chen1c57e862006-07-12 08:59:32 -0700150/*
151*************************************************************
152** structure for holding DMA address data
153*************************************************************
154*/
Nick Chengae52e7f2010-06-18 15:39:12 +0800155#define IS_DMA64 (sizeof(dma_addr_t) == 8)
Erich Chen1c57e862006-07-12 08:59:32 -0700156#define IS_SG64_ADDR 0x01000000 /* bit24 */
157struct SG32ENTRY
158{
Al Viro80da1ad2007-10-29 05:08:28 +0000159 __le32 length;
160 __le32 address;
Nick Chengcdd3cb12010-07-13 20:03:04 +0800161}__attribute__ ((packed));
Erich Chen1c57e862006-07-12 08:59:32 -0700162struct SG64ENTRY
163{
Al Viro80da1ad2007-10-29 05:08:28 +0000164 __le32 length;
165 __le32 address;
166 __le32 addresshigh;
Nick Chengcdd3cb12010-07-13 20:03:04 +0800167}__attribute__ ((packed));
Erich Chen1c57e862006-07-12 08:59:32 -0700168/*
169********************************************************************
170** Q Buffer of IOP Message Transfer
171********************************************************************
172*/
173struct QBUFFER
174{
175 uint32_t data_len;
176 uint8_t data[124];
177};
178/*
179*******************************************************************************
Nick Cheng1a4f5502007-09-13 17:26:40 +0800180** FIRMWARE INFO for Intel IOP R 80331 processor (Type A)
Erich Chen1c57e862006-07-12 08:59:32 -0700181*******************************************************************************
182*/
183struct FIRMWARE_INFO
184{
Nick Cheng1a4f5502007-09-13 17:26:40 +0800185 uint32_t signature; /*0, 00-03*/
186 uint32_t request_len; /*1, 04-07*/
187 uint32_t numbers_queue; /*2, 08-11*/
Erich Chen1c57e862006-07-12 08:59:32 -0700188 uint32_t sdram_size; /*3, 12-15*/
Nick Cheng1a4f5502007-09-13 17:26:40 +0800189 uint32_t ide_channels; /*4, 16-19*/
190 char vendor[40]; /*5, 20-59*/
191 char model[8]; /*15, 60-67*/
192 char firmware_ver[16]; /*17, 68-83*/
193 char device_map[16]; /*21, 84-99*/
Nick Chengcdd3cb12010-07-13 20:03:04 +0800194 uint32_t cfgVersion; /*25,100-103 Added for checking of new firmware capability*/
195 uint8_t cfgSerial[16]; /*26,104-119*/
196 uint32_t cfgPicStatus; /*30,120-123*/
Erich Chen1c57e862006-07-12 08:59:32 -0700197};
198/* signature of set and get firmware config */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800199#define ARCMSR_SIGNATURE_GET_CONFIG 0x87974060
200#define ARCMSR_SIGNATURE_SET_CONFIG 0x87974063
Erich Chen1c57e862006-07-12 08:59:32 -0700201/* message code of inbound message register */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800202#define ARCMSR_INBOUND_MESG0_NOP 0x00000000
203#define ARCMSR_INBOUND_MESG0_GET_CONFIG 0x00000001
Erich Chen1c57e862006-07-12 08:59:32 -0700204#define ARCMSR_INBOUND_MESG0_SET_CONFIG 0x00000002
205#define ARCMSR_INBOUND_MESG0_ABORT_CMD 0x00000003
206#define ARCMSR_INBOUND_MESG0_STOP_BGRB 0x00000004
207#define ARCMSR_INBOUND_MESG0_FLUSH_CACHE 0x00000005
208#define ARCMSR_INBOUND_MESG0_START_BGRB 0x00000006
209#define ARCMSR_INBOUND_MESG0_CHK331PENDING 0x00000007
210#define ARCMSR_INBOUND_MESG0_SYNC_TIMER 0x00000008
211/* doorbell interrupt generator */
212#define ARCMSR_INBOUND_DRIVER_DATA_WRITE_OK 0x00000001
213#define ARCMSR_INBOUND_DRIVER_DATA_READ_OK 0x00000002
214#define ARCMSR_OUTBOUND_IOP331_DATA_WRITE_OK 0x00000001
215#define ARCMSR_OUTBOUND_IOP331_DATA_READ_OK 0x00000002
216/* ccb areca cdb flag */
217#define ARCMSR_CCBPOST_FLAG_SGL_BSIZE 0x80000000
218#define ARCMSR_CCBPOST_FLAG_IAM_BIOS 0x40000000
219#define ARCMSR_CCBREPLY_FLAG_IAM_BIOS 0x40000000
Nick Chengcdd3cb12010-07-13 20:03:04 +0800220#define ARCMSR_CCBREPLY_FLAG_ERROR_MODE0 0x10000000
221#define ARCMSR_CCBREPLY_FLAG_ERROR_MODE1 0x00000001
Erich Chen1c57e862006-07-12 08:59:32 -0700222/* outbound firmware ok */
223#define ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK 0x80000000
Nick Chengae52e7f2010-06-18 15:39:12 +0800224/* ARC-1680 Bus Reset*/
225#define ARCMSR_ARC1680_BUS_RESET 0x00000003
Nick Chengcdd3cb12010-07-13 20:03:04 +0800226/* ARC-1880 Bus Reset*/
227#define ARCMSR_ARC1880_RESET_ADAPTER 0x00000024
228#define ARCMSR_ARC1880_DiagWrite_ENABLE 0x00000080
Nick Cheng1a4f5502007-09-13 17:26:40 +0800229
230/*
231************************************************************************
232** SPEC. for Areca Type B adapter
233************************************************************************
234*/
235/* ARECA HBB COMMAND for its FIRMWARE */
236/* window of "instruction flags" from driver to iop */
237#define ARCMSR_DRV2IOP_DOORBELL 0x00020400
238#define ARCMSR_DRV2IOP_DOORBELL_MASK 0x00020404
239/* window of "instruction flags" from iop to driver */
240#define ARCMSR_IOP2DRV_DOORBELL 0x00020408
241#define ARCMSR_IOP2DRV_DOORBELL_MASK 0x0002040C
242/* ARECA FLAG LANGUAGE */
243/* ioctl transfer */
244#define ARCMSR_IOP2DRV_DATA_WRITE_OK 0x00000001
245/* ioctl transfer */
246#define ARCMSR_IOP2DRV_DATA_READ_OK 0x00000002
247#define ARCMSR_IOP2DRV_CDB_DONE 0x00000004
248#define ARCMSR_IOP2DRV_MESSAGE_CMD_DONE 0x00000008
249
250#define ARCMSR_DOORBELL_HANDLE_INT 0x0000000F
251#define ARCMSR_DOORBELL_INT_CLEAR_PATTERN 0xFF00FFF0
252#define ARCMSR_MESSAGE_INT_CLEAR_PATTERN 0xFF00FFF7
253/* (ARCMSR_INBOUND_MESG0_GET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
254#define ARCMSR_MESSAGE_GET_CONFIG 0x00010008
255/* (ARCMSR_INBOUND_MESG0_SET_CONFIG<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
256#define ARCMSR_MESSAGE_SET_CONFIG 0x00020008
257/* (ARCMSR_INBOUND_MESG0_ABORT_CMD<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
258#define ARCMSR_MESSAGE_ABORT_CMD 0x00030008
259/* (ARCMSR_INBOUND_MESG0_STOP_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
260#define ARCMSR_MESSAGE_STOP_BGRB 0x00040008
261/* (ARCMSR_INBOUND_MESG0_FLUSH_CACHE<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
262#define ARCMSR_MESSAGE_FLUSH_CACHE 0x00050008
263/* (ARCMSR_INBOUND_MESG0_START_BGRB<<16)|ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED) */
264#define ARCMSR_MESSAGE_START_BGRB 0x00060008
265#define ARCMSR_MESSAGE_START_DRIVER_MODE 0x000E0008
266#define ARCMSR_MESSAGE_SET_POST_WINDOW 0x000F0008
Nick Cheng76d78302008-02-04 23:53:24 -0800267#define ARCMSR_MESSAGE_ACTIVE_EOI_MODE 0x00100008
Nick Cheng1a4f5502007-09-13 17:26:40 +0800268/* ARCMSR_OUTBOUND_MESG1_FIRMWARE_OK */
269#define ARCMSR_MESSAGE_FIRMWARE_OK 0x80000000
270/* ioctl transfer */
271#define ARCMSR_DRV2IOP_DATA_WRITE_OK 0x00000001
272/* ioctl transfer */
273#define ARCMSR_DRV2IOP_DATA_READ_OK 0x00000002
274#define ARCMSR_DRV2IOP_CDB_POSTED 0x00000004
275#define ARCMSR_DRV2IOP_MESSAGE_CMD_POSTED 0x00000008
Nick Cheng76d78302008-02-04 23:53:24 -0800276#define ARCMSR_DRV2IOP_END_OF_INTERRUPT 0x00000010
Nick Cheng1a4f5502007-09-13 17:26:40 +0800277
278/* data tunnel buffer between user space program and its firmware */
279/* user space data to iop 128bytes */
Nick Chengae52e7f2010-06-18 15:39:12 +0800280#define ARCMSR_MESSAGE_WBUFFER 0x0000fe00
Nick Cheng1a4f5502007-09-13 17:26:40 +0800281/* iop data to user space 128bytes */
Nick Chengae52e7f2010-06-18 15:39:12 +0800282#define ARCMSR_MESSAGE_RBUFFER 0x0000ff00
Nick Cheng1a4f5502007-09-13 17:26:40 +0800283/* iop message_rwbuffer for message command */
Nick Chengae52e7f2010-06-18 15:39:12 +0800284#define ARCMSR_MESSAGE_RWBUFFER 0x0000fa00
Nick Chengcdd3cb12010-07-13 20:03:04 +0800285/*
286************************************************************************
287** SPEC. for Areca HBC adapter
288************************************************************************
289*/
290#define ARCMSR_HBC_ISR_THROTTLING_LEVEL 12
291#define ARCMSR_HBC_ISR_MAX_DONE_QUEUE 20
292/* Host Interrupt Mask */
293#define ARCMSR_HBCMU_UTILITY_A_ISR_MASK 0x00000001 /* When clear, the Utility_A interrupt routes to the host.*/
294#define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR_MASK 0x00000004 /* When clear, the General Outbound Doorbell interrupt routes to the host.*/
295#define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR_MASK 0x00000008 /* When clear, the Outbound Post List FIFO Not Empty interrupt routes to the host.*/
296#define ARCMSR_HBCMU_ALL_INTMASKENABLE 0x0000000D /* disable all ISR */
297/* Host Interrupt Status */
298#define ARCMSR_HBCMU_UTILITY_A_ISR 0x00000001
299 /*
300 ** Set when the Utility_A Interrupt bit is set in the Outbound Doorbell Register.
301 ** It clears by writing a 1 to the Utility_A bit in the Outbound Doorbell Clear Register or through automatic clearing (if enabled).
302 */
303#define ARCMSR_HBCMU_OUTBOUND_DOORBELL_ISR 0x00000004
304 /*
305 ** Set if Outbound Doorbell register bits 30:1 have a non-zero
306 ** value. This bit clears only when Outbound Doorbell bits
307 ** 30:1 are ALL clear. Only a write to the Outbound Doorbell
308 ** Clear register clears bits in the Outbound Doorbell register.
309 */
310#define ARCMSR_HBCMU_OUTBOUND_POSTQUEUE_ISR 0x00000008
311 /*
312 ** Set whenever the Outbound Post List Producer/Consumer
313 ** Register (FIFO) is not empty. It clears when the Outbound
314 ** Post List FIFO is empty.
315 */
316#define ARCMSR_HBCMU_SAS_ALL_INT 0x00000010
317 /*
318 ** This bit indicates a SAS interrupt from a source external to
319 ** the PCIe core. This bit is not maskable.
320 */
321 /* DoorBell*/
322#define ARCMSR_HBCMU_DRV2IOP_DATA_WRITE_OK 0x00000002
323#define ARCMSR_HBCMU_DRV2IOP_DATA_READ_OK 0x00000004
324 /*inbound message 0 ready*/
325#define ARCMSR_HBCMU_DRV2IOP_MESSAGE_CMD_DONE 0x00000008
326 /*more than 12 request completed in a time*/
327#define ARCMSR_HBCMU_DRV2IOP_POSTQUEUE_THROTTLING 0x00000010
328#define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_OK 0x00000002
329 /*outbound DATA WRITE isr door bell clear*/
330#define ARCMSR_HBCMU_IOP2DRV_DATA_WRITE_DOORBELL_CLEAR 0x00000002
331#define ARCMSR_HBCMU_IOP2DRV_DATA_READ_OK 0x00000004
332 /*outbound DATA READ isr door bell clear*/
333#define ARCMSR_HBCMU_IOP2DRV_DATA_READ_DOORBELL_CLEAR 0x00000004
334 /*outbound message 0 ready*/
335#define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE 0x00000008
336 /*outbound message cmd isr door bell clear*/
337#define ARCMSR_HBCMU_IOP2DRV_MESSAGE_CMD_DONE_DOORBELL_CLEAR 0x00000008
338 /*ARCMSR_HBAMU_MESSAGE_FIRMWARE_OK*/
339#define ARCMSR_HBCMU_MESSAGE_FIRMWARE_OK 0x80000000
Erich Chen1c57e862006-07-12 08:59:32 -0700340/*
341*******************************************************************************
342** ARECA SCSI COMMAND DESCRIPTOR BLOCK size 0x1F8 (504)
343*******************************************************************************
344*/
345struct ARCMSR_CDB
346{
347 uint8_t Bus;
348 uint8_t TargetID;
349 uint8_t LUN;
350 uint8_t Function;
Erich Chen1c57e862006-07-12 08:59:32 -0700351 uint8_t CdbLength;
352 uint8_t sgcount;
353 uint8_t Flags;
354#define ARCMSR_CDB_FLAG_SGL_BSIZE 0x01
355#define ARCMSR_CDB_FLAG_BIOS 0x02
356#define ARCMSR_CDB_FLAG_WRITE 0x04
357#define ARCMSR_CDB_FLAG_SIMPLEQ 0x00
358#define ARCMSR_CDB_FLAG_HEADQ 0x08
359#define ARCMSR_CDB_FLAG_ORDEREDQ 0x10
Erich Chen1c57e862006-07-12 08:59:32 -0700360
Nick Chengae52e7f2010-06-18 15:39:12 +0800361 uint8_t msgPages;
Ching Huang626fa322014-08-19 15:10:12 +0800362 uint32_t msgContext;
Erich Chen1c57e862006-07-12 08:59:32 -0700363 uint32_t DataLength;
Erich Chen1c57e862006-07-12 08:59:32 -0700364 uint8_t Cdb[16];
Erich Chen1c57e862006-07-12 08:59:32 -0700365 uint8_t DeviceStatus;
Nick Cheng1a4f5502007-09-13 17:26:40 +0800366#define ARCMSR_DEV_CHECK_CONDITION 0x02
367#define ARCMSR_DEV_SELECT_TIMEOUT 0xF0
368#define ARCMSR_DEV_ABORTED 0xF1
369#define ARCMSR_DEV_INIT_FAIL 0xF2
Erich Chen1c57e862006-07-12 08:59:32 -0700370
Nick Cheng1a4f5502007-09-13 17:26:40 +0800371 uint8_t SenseData[15];
Erich Chen1c57e862006-07-12 08:59:32 -0700372 union
373 {
Nick Chengae52e7f2010-06-18 15:39:12 +0800374 struct SG32ENTRY sg32entry[1];
375 struct SG64ENTRY sg64entry[1];
Erich Chen1c57e862006-07-12 08:59:32 -0700376 } u;
Nick Chengcdd3cb12010-07-13 20:03:04 +0800377};
Erich Chen1c57e862006-07-12 08:59:32 -0700378/*
379*******************************************************************************
Nick Cheng1a4f5502007-09-13 17:26:40 +0800380** Messaging Unit (MU) of the Intel R 80331 I/O processor(Type A) and Type B processor
Erich Chen1c57e862006-07-12 08:59:32 -0700381*******************************************************************************
382*/
Nick Cheng1a4f5502007-09-13 17:26:40 +0800383struct MessageUnit_A
Erich Chen1c57e862006-07-12 08:59:32 -0700384{
385 uint32_t resrved0[4]; /*0000 000F*/
386 uint32_t inbound_msgaddr0; /*0010 0013*/
387 uint32_t inbound_msgaddr1; /*0014 0017*/
388 uint32_t outbound_msgaddr0; /*0018 001B*/
389 uint32_t outbound_msgaddr1; /*001C 001F*/
390 uint32_t inbound_doorbell; /*0020 0023*/
391 uint32_t inbound_intstatus; /*0024 0027*/
392 uint32_t inbound_intmask; /*0028 002B*/
393 uint32_t outbound_doorbell; /*002C 002F*/
394 uint32_t outbound_intstatus; /*0030 0033*/
395 uint32_t outbound_intmask; /*0034 0037*/
396 uint32_t reserved1[2]; /*0038 003F*/
397 uint32_t inbound_queueport; /*0040 0043*/
398 uint32_t outbound_queueport; /*0044 0047*/
399 uint32_t reserved2[2]; /*0048 004F*/
400 uint32_t reserved3[492]; /*0050 07FF 492*/
401 uint32_t reserved4[128]; /*0800 09FF 128*/
402 uint32_t message_rwbuffer[256]; /*0a00 0DFF 256*/
403 uint32_t message_wbuffer[32]; /*0E00 0E7F 32*/
404 uint32_t reserved5[32]; /*0E80 0EFF 32*/
405 uint32_t message_rbuffer[32]; /*0F00 0F7F 32*/
406 uint32_t reserved6[32]; /*0F80 0FFF 32*/
407};
Nick Cheng1a4f5502007-09-13 17:26:40 +0800408
409struct MessageUnit_B
410{
411 uint32_t post_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE];
412 uint32_t done_qbuffer[ARCMSR_MAX_HBB_POSTQUEUE];
413 uint32_t postq_index;
414 uint32_t doneq_index;
Nick Chengae52e7f2010-06-18 15:39:12 +0800415 uint32_t __iomem *drv2iop_doorbell;
416 uint32_t __iomem *drv2iop_doorbell_mask;
417 uint32_t __iomem *iop2drv_doorbell;
418 uint32_t __iomem *iop2drv_doorbell_mask;
419 uint32_t __iomem *message_rwbuffer;
420 uint32_t __iomem *message_wbuffer;
421 uint32_t __iomem *message_rbuffer;
Nick Cheng1a4f5502007-09-13 17:26:40 +0800422};
Nick Chengcdd3cb12010-07-13 20:03:04 +0800423/*
424*********************************************************************
425** LSI
426*********************************************************************
427*/
428struct MessageUnit_C{
429 uint32_t message_unit_status; /*0000 0003*/
430 uint32_t slave_error_attribute; /*0004 0007*/
431 uint32_t slave_error_address; /*0008 000B*/
432 uint32_t posted_outbound_doorbell; /*000C 000F*/
433 uint32_t master_error_attribute; /*0010 0013*/
434 uint32_t master_error_address_low; /*0014 0017*/
435 uint32_t master_error_address_high; /*0018 001B*/
436 uint32_t hcb_size; /*001C 001F*/
437 uint32_t inbound_doorbell; /*0020 0023*/
438 uint32_t diagnostic_rw_data; /*0024 0027*/
439 uint32_t diagnostic_rw_address_low; /*0028 002B*/
440 uint32_t diagnostic_rw_address_high; /*002C 002F*/
441 uint32_t host_int_status; /*0030 0033*/
442 uint32_t host_int_mask; /*0034 0037*/
443 uint32_t dcr_data; /*0038 003B*/
444 uint32_t dcr_address; /*003C 003F*/
445 uint32_t inbound_queueport; /*0040 0043*/
446 uint32_t outbound_queueport; /*0044 0047*/
447 uint32_t hcb_pci_address_low; /*0048 004B*/
448 uint32_t hcb_pci_address_high; /*004C 004F*/
449 uint32_t iop_int_status; /*0050 0053*/
450 uint32_t iop_int_mask; /*0054 0057*/
451 uint32_t iop_inbound_queue_port; /*0058 005B*/
452 uint32_t iop_outbound_queue_port; /*005C 005F*/
453 uint32_t inbound_free_list_index; /*0060 0063*/
454 uint32_t inbound_post_list_index; /*0064 0067*/
455 uint32_t outbound_free_list_index; /*0068 006B*/
456 uint32_t outbound_post_list_index; /*006C 006F*/
457 uint32_t inbound_doorbell_clear; /*0070 0073*/
458 uint32_t i2o_message_unit_control; /*0074 0077*/
459 uint32_t last_used_message_source_address_low; /*0078 007B*/
460 uint32_t last_used_message_source_address_high; /*007C 007F*/
461 uint32_t pull_mode_data_byte_count[4]; /*0080 008F*/
462 uint32_t message_dest_address_index; /*0090 0093*/
463 uint32_t done_queue_not_empty_int_counter_timer; /*0094 0097*/
464 uint32_t utility_A_int_counter_timer; /*0098 009B*/
465 uint32_t outbound_doorbell; /*009C 009F*/
466 uint32_t outbound_doorbell_clear; /*00A0 00A3*/
467 uint32_t message_source_address_index; /*00A4 00A7*/
468 uint32_t message_done_queue_index; /*00A8 00AB*/
469 uint32_t reserved0; /*00AC 00AF*/
470 uint32_t inbound_msgaddr0; /*00B0 00B3*/
471 uint32_t inbound_msgaddr1; /*00B4 00B7*/
472 uint32_t outbound_msgaddr0; /*00B8 00BB*/
473 uint32_t outbound_msgaddr1; /*00BC 00BF*/
474 uint32_t inbound_queueport_low; /*00C0 00C3*/
475 uint32_t inbound_queueport_high; /*00C4 00C7*/
476 uint32_t outbound_queueport_low; /*00C8 00CB*/
477 uint32_t outbound_queueport_high; /*00CC 00CF*/
478 uint32_t iop_inbound_queue_port_low; /*00D0 00D3*/
479 uint32_t iop_inbound_queue_port_high; /*00D4 00D7*/
480 uint32_t iop_outbound_queue_port_low; /*00D8 00DB*/
481 uint32_t iop_outbound_queue_port_high; /*00DC 00DF*/
482 uint32_t message_dest_queue_port_low; /*00E0 00E3*/
483 uint32_t message_dest_queue_port_high; /*00E4 00E7*/
484 uint32_t last_used_message_dest_address_low; /*00E8 00EB*/
485 uint32_t last_used_message_dest_address_high; /*00EC 00EF*/
486 uint32_t message_done_queue_base_address_low; /*00F0 00F3*/
487 uint32_t message_done_queue_base_address_high; /*00F4 00F7*/
488 uint32_t host_diagnostic; /*00F8 00FB*/
489 uint32_t write_sequence; /*00FC 00FF*/
490 uint32_t reserved1[34]; /*0100 0187*/
491 uint32_t reserved2[1950]; /*0188 1FFF*/
492 uint32_t message_wbuffer[32]; /*2000 207F*/
493 uint32_t reserved3[32]; /*2080 20FF*/
494 uint32_t message_rbuffer[32]; /*2100 217F*/
495 uint32_t reserved4[32]; /*2180 21FF*/
496 uint32_t msgcode_rwbuffer[256]; /*2200 23FF*/
497};
Erich Chen1c57e862006-07-12 08:59:32 -0700498/*
499*******************************************************************************
500** Adapter Control Block
501*******************************************************************************
502*/
503struct AdapterControlBlock
504{
Nick Cheng1a4f5502007-09-13 17:26:40 +0800505 uint32_t adapter_type; /* adapter A,B..... */
506 #define ACB_ADAPTER_TYPE_A 0x00000001 /* hba I IOP */
507 #define ACB_ADAPTER_TYPE_B 0x00000002 /* hbb M IOP */
508 #define ACB_ADAPTER_TYPE_C 0x00000004 /* hbc P IOP */
509 #define ACB_ADAPTER_TYPE_D 0x00000008 /* hbd A IOP */
Ching Huang6e38adf2014-08-19 15:14:14 +0800510 u32 roundup_ccbsize;
Erich Chen1c57e862006-07-12 08:59:32 -0700511 struct pci_dev * pdev;
512 struct Scsi_Host * host;
513 unsigned long vir2phy_offset;
Ching Huang1d1166e2014-08-19 14:23:31 +0800514 struct msix_entry entries[ARCMST_NUM_MSIX_VECTORS];
Erich Chen1c57e862006-07-12 08:59:32 -0700515 /* Offset is used in making arc cdb physical to virtual calculations */
516 uint32_t outbound_int_enable;
Nick Chengcdd3cb12010-07-13 20:03:04 +0800517 uint32_t cdb_phyaddr_hi32;
518 uint32_t reg_mu_acc_handle0;
Nick Chengae52e7f2010-06-18 15:39:12 +0800519 spinlock_t eh_lock;
520 spinlock_t ccblist_lock;
Al Viro80da1ad2007-10-29 05:08:28 +0000521 union {
Nick Chengcdd3cb12010-07-13 20:03:04 +0800522 struct MessageUnit_A __iomem *pmuA;
523 struct MessageUnit_B *pmuB;
524 struct MessageUnit_C __iomem *pmuC;
Al Viro80da1ad2007-10-29 05:08:28 +0000525 };
Erich Chen1c57e862006-07-12 08:59:32 -0700526 /* message unit ATU inbound base address0 */
Nick Chengae52e7f2010-06-18 15:39:12 +0800527 void __iomem *mem_base0;
528 void __iomem *mem_base1;
Erich Chen1c57e862006-07-12 08:59:32 -0700529 uint32_t acb_flags;
Nick Chengae52e7f2010-06-18 15:39:12 +0800530 u16 dev_id;
Nick Cheng36b83de2010-05-17 11:22:42 +0800531 uint8_t adapter_index;
Nick Cheng1a4f5502007-09-13 17:26:40 +0800532 #define ACB_F_SCSISTOPADAPTER 0x0001
533 #define ACB_F_MSG_STOP_BGRB 0x0002
Erich Chen1c57e862006-07-12 08:59:32 -0700534 /* stop RAID background rebuild */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800535 #define ACB_F_MSG_START_BGRB 0x0004
Erich Chen1c57e862006-07-12 08:59:32 -0700536 /* stop RAID background rebuild */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800537 #define ACB_F_IOPDATA_OVERFLOW 0x0008
Erich Chen1c57e862006-07-12 08:59:32 -0700538 /* iop message data rqbuffer overflow */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800539 #define ACB_F_MESSAGE_WQBUFFER_CLEARED 0x0010
Erich Chen1c57e862006-07-12 08:59:32 -0700540 /* message clear wqbuffer */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800541 #define ACB_F_MESSAGE_RQBUFFER_CLEARED 0x0020
Erich Chen1c57e862006-07-12 08:59:32 -0700542 /* message clear rqbuffer */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800543 #define ACB_F_MESSAGE_WQBUFFER_READED 0x0040
544 #define ACB_F_BUS_RESET 0x0080
Nick Chengcdd3cb12010-07-13 20:03:04 +0800545 #define ACB_F_BUS_HANG_ON 0x0800/* need hardware reset bus */
546
Nick Cheng1a4f5502007-09-13 17:26:40 +0800547 #define ACB_F_IOP_INITED 0x0100
Erich Chen1c57e862006-07-12 08:59:32 -0700548 /* iop init */
Nick Chengae52e7f2010-06-18 15:39:12 +0800549 #define ACB_F_ABORT 0x0200
Nick Cheng36b83de2010-05-17 11:22:42 +0800550 #define ACB_F_FIRMWARE_TRAP 0x0400
Ching Huang1d1166e2014-08-19 14:23:31 +0800551 #define ACB_F_MSI_ENABLED 0x1000
552 #define ACB_F_MSIX_ENABLED 0x2000
Erich Chen1c57e862006-07-12 08:59:32 -0700553 struct CommandControlBlock * pccb_pool[ARCMSR_MAX_FREECCB_NUM];
554 /* used for memory free */
555 struct list_head ccb_free_list;
556 /* head of free ccb list */
Nick Cheng1a4f5502007-09-13 17:26:40 +0800557
Erich Chen1c57e862006-07-12 08:59:32 -0700558 atomic_t ccboutstandingcount;
Nick Cheng1a4f5502007-09-13 17:26:40 +0800559 /*The present outstanding command number that in the IOP that
560 waiting for being handled by FW*/
Erich Chen1c57e862006-07-12 08:59:32 -0700561
562 void * dma_coherent;
563 /* dma_coherent used for memory free */
564 dma_addr_t dma_coherent_handle;
565 /* dma_coherent_handle used for memory free */
Ching Huang626fa322014-08-19 15:10:12 +0800566 dma_addr_t dma_coherent_handle2;
Ching Huang6e38adf2014-08-19 15:14:14 +0800567 void *dma_coherent2;
Nick Chengae52e7f2010-06-18 15:39:12 +0800568 unsigned int uncache_size;
Erich Chen1c57e862006-07-12 08:59:32 -0700569 uint8_t rqbuffer[ARCMSR_MAX_QBUFFER];
570 /* data collection buffer for read from 80331 */
571 int32_t rqbuf_firstindex;
572 /* first of read buffer */
573 int32_t rqbuf_lastindex;
574 /* last of read buffer */
575 uint8_t wqbuffer[ARCMSR_MAX_QBUFFER];
576 /* data collection buffer for write to 80331 */
577 int32_t wqbuf_firstindex;
578 /* first of write buffer */
579 int32_t wqbuf_lastindex;
580 /* last of write buffer */
581 uint8_t devstate[ARCMSR_MAX_TARGETID][ARCMSR_MAX_TARGETLUN];
582 /* id0 ..... id15, lun0...lun7 */
583#define ARECA_RAID_GONE 0x55
584#define ARECA_RAID_GOOD 0xaa
585 uint32_t num_resets;
586 uint32_t num_aborts;
Nick Cheng36b83de2010-05-17 11:22:42 +0800587 uint32_t signature;
Erich Chen1c57e862006-07-12 08:59:32 -0700588 uint32_t firm_request_len;
589 uint32_t firm_numbers_queue;
590 uint32_t firm_sdram_size;
591 uint32_t firm_hd_channels;
Nick Chengcdd3cb12010-07-13 20:03:04 +0800592 uint32_t firm_cfg_version;
593 char firm_model[12];
594 char firm_version[20];
Nick Cheng36b83de2010-05-17 11:22:42 +0800595 char device_map[20]; /*21,84-99*/
596 struct work_struct arcmsr_do_message_isr_bh;
597 struct timer_list eternal_timer;
Nick Chengae52e7f2010-06-18 15:39:12 +0800598 unsigned short fw_flag;
599 #define FW_NORMAL 0x0000
600 #define FW_BOG 0x0001
601 #define FW_DEADLOCK 0x0010
Nick Cheng36b83de2010-05-17 11:22:42 +0800602 atomic_t rq_map_token;
Nick Chengae52e7f2010-06-18 15:39:12 +0800603 atomic_t ante_token_value;
Ching Huang3df824a2014-08-19 14:29:41 +0800604 uint32_t maxOutstanding;
Ching Huang1d1166e2014-08-19 14:23:31 +0800605 int msix_vector_count;
Erich Chen1c57e862006-07-12 08:59:32 -0700606};/* HW_DEVICE_EXTENSION */
607/*
608*******************************************************************************
609** Command Control Block
610** this CCB length must be 32 bytes boundary
611*******************************************************************************
612*/
Nick Chengcdd3cb12010-07-13 20:03:04 +0800613struct CommandControlBlock{
Nick Chengae52e7f2010-06-18 15:39:12 +0800614 /*x32:sizeof struct_CCB=(32+60)byte, x64:sizeof struct_CCB=(64+60)byte*/
615 struct list_head list; /*x32: 8byte, x64: 16byte*/
616 struct scsi_cmnd *pcmd; /*8 bytes pointer of linux scsi command */
617 struct AdapterControlBlock *acb; /*x32: 4byte, x64: 8byte*/
Ching Huang626fa322014-08-19 15:10:12 +0800618 uint32_t cdb_phyaddr; /*x32: 4byte, x64: 4byte*/
Nick Chengcdd3cb12010-07-13 20:03:04 +0800619 uint32_t arc_cdb_size; /*x32:4byte,x64:4byte*/
Nick Chengae52e7f2010-06-18 15:39:12 +0800620 uint16_t ccb_flags; /*x32: 2byte, x64: 2byte*/
Nick Chengcdd3cb12010-07-13 20:03:04 +0800621 #define CCB_FLAG_READ 0x0000
622 #define CCB_FLAG_WRITE 0x0001
623 #define CCB_FLAG_ERROR 0x0002
624 #define CCB_FLAG_FLUSHCACHE 0x0004
625 #define CCB_FLAG_MASTER_ABORTED 0x0008
Nick Chengae52e7f2010-06-18 15:39:12 +0800626 uint16_t startdone; /*x32:2byte,x32:2byte*/
Nick Chengcdd3cb12010-07-13 20:03:04 +0800627 #define ARCMSR_CCB_DONE 0x0000
628 #define ARCMSR_CCB_START 0x55AA
629 #define ARCMSR_CCB_ABORTED 0xAA55
630 #define ARCMSR_CCB_ILLEGAL 0xFFFF
Nick Chengae52e7f2010-06-18 15:39:12 +0800631 #if BITS_PER_LONG == 64
632 /* ======================512+64 bytes======================== */
Nick Chengcdd3cb12010-07-13 20:03:04 +0800633 uint32_t reserved[5]; /*24 byte*/
634 #else
Erich Chen1c57e862006-07-12 08:59:32 -0700635 /* ======================512+32 bytes======================== */
Nick Chengcdd3cb12010-07-13 20:03:04 +0800636 uint32_t reserved; /*8 byte*/
637 #endif
Nick Chengae52e7f2010-06-18 15:39:12 +0800638 /* ======================================================= */
639 struct ARCMSR_CDB arcmsr_cdb;
Erich Chen1c57e862006-07-12 08:59:32 -0700640};
641/*
642*******************************************************************************
643** ARECA SCSI sense data
644*******************************************************************************
645*/
646struct SENSE_DATA
647{
648 uint8_t ErrorCode:7;
649#define SCSI_SENSE_CURRENT_ERRORS 0x70
650#define SCSI_SENSE_DEFERRED_ERRORS 0x71
651 uint8_t Valid:1;
652 uint8_t SegmentNumber;
653 uint8_t SenseKey:4;
654 uint8_t Reserved:1;
655 uint8_t IncorrectLength:1;
656 uint8_t EndOfMedia:1;
657 uint8_t FileMark:1;
658 uint8_t Information[4];
659 uint8_t AdditionalSenseLength;
660 uint8_t CommandSpecificInformation[4];
661 uint8_t AdditionalSenseCode;
662 uint8_t AdditionalSenseCodeQualifier;
663 uint8_t FieldReplaceableUnitCode;
664 uint8_t SenseKeySpecific[3];
665};
666/*
667*******************************************************************************
668** Outbound Interrupt Status Register - OISR
669*******************************************************************************
670*/
671#define ARCMSR_MU_OUTBOUND_INTERRUPT_STATUS_REG 0x30
672#define ARCMSR_MU_OUTBOUND_PCI_INT 0x10
673#define ARCMSR_MU_OUTBOUND_POSTQUEUE_INT 0x08
674#define ARCMSR_MU_OUTBOUND_DOORBELL_INT 0x04
675#define ARCMSR_MU_OUTBOUND_MESSAGE1_INT 0x02
676#define ARCMSR_MU_OUTBOUND_MESSAGE0_INT 0x01
677#define ARCMSR_MU_OUTBOUND_HANDLE_INT \
678 (ARCMSR_MU_OUTBOUND_MESSAGE0_INT \
679 |ARCMSR_MU_OUTBOUND_MESSAGE1_INT \
680 |ARCMSR_MU_OUTBOUND_DOORBELL_INT \
681 |ARCMSR_MU_OUTBOUND_POSTQUEUE_INT \
682 |ARCMSR_MU_OUTBOUND_PCI_INT)
683/*
684*******************************************************************************
685** Outbound Interrupt Mask Register - OIMR
686*******************************************************************************
687*/
688#define ARCMSR_MU_OUTBOUND_INTERRUPT_MASK_REG 0x34
689#define ARCMSR_MU_OUTBOUND_PCI_INTMASKENABLE 0x10
690#define ARCMSR_MU_OUTBOUND_POSTQUEUE_INTMASKENABLE 0x08
691#define ARCMSR_MU_OUTBOUND_DOORBELL_INTMASKENABLE 0x04
692#define ARCMSR_MU_OUTBOUND_MESSAGE1_INTMASKENABLE 0x02
693#define ARCMSR_MU_OUTBOUND_MESSAGE0_INTMASKENABLE 0x01
694#define ARCMSR_MU_OUTBOUND_ALL_INTMASKENABLE 0x1F
695
Nick Cheng1a4f5502007-09-13 17:26:40 +0800696extern void arcmsr_post_ioctldata2iop(struct AdapterControlBlock *);
697extern void arcmsr_iop_message_read(struct AdapterControlBlock *);
Al Viro80da1ad2007-10-29 05:08:28 +0000698extern struct QBUFFER __iomem *arcmsr_get_iop_rqbuffer(struct AdapterControlBlock *);
Tony Jonesee959b02008-02-22 00:13:36 +0100699extern struct device_attribute *arcmsr_host_attrs[];
Nick Cheng1a4f5502007-09-13 17:26:40 +0800700extern int arcmsr_alloc_sysfs_attr(struct AdapterControlBlock *);
Erich Chen1c57e862006-07-12 08:59:32 -0700701void arcmsr_free_sysfs_attr(struct AdapterControlBlock *acb);